blob: 15e745f7ea1a0fed37ef62f99c5d4b3bae43a5f6 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsISelDAGToDAG.cpp - A Dag to Dag Inst Selector for Mips --------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines an instruction selector for the MIPS target.
11//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
14#define DEBUG_TYPE "mips-isel"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "Mips.h"
Akira Hatanaka57fa3822012-01-25 03:01:35 +000016#include "MipsAnalyzeImmediate.h"
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsRegisterInfo.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
Akira Hatanaka648f00c2012-02-24 22:34:47 +000021#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000022#include "llvm/GlobalValue.h"
23#include "llvm/Instructions.h"
24#include "llvm/Intrinsics.h"
25#include "llvm/Support/CFG.h"
26#include "llvm/Type.h"
27#include "llvm/CodeGen/MachineConstantPool.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Akira Hatanaka44b6c712012-02-28 02:55:02 +000033#include "llvm/CodeGen/SelectionDAGNodes.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Target/TargetMachine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000040//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041// Instruction Selector Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000042//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000043
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000044//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000045// MipsDAGToDAGISel - MIPS specific code to select MIPS machine
46// instructions for SelectionDAG operations.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000047//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048namespace {
49
Nick Lewycky6726b6d2009-10-25 06:33:48 +000050class MipsDAGToDAGISel : public SelectionDAGISel {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051
52 /// TM - Keep a reference to MipsTargetMachine.
53 MipsTargetMachine &TM;
54
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000055 /// Subtarget - Keep a pointer to the MipsSubtarget around so that we can
56 /// make the right decision when generating code for different targets.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000057 const MipsSubtarget &Subtarget;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000058
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059public:
Dan Gohman1002c022008-07-07 18:00:37 +000060 explicit MipsDAGToDAGISel(MipsTargetMachine &tm) :
Dan Gohman79ce2762009-01-15 19:20:50 +000061 SelectionDAGISel(tm),
Dan Gohmanda8ac5f2008-10-03 16:55:19 +000062 TM(tm), Subtarget(tm.getSubtarget<MipsSubtarget>()) {}
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000063
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000064 // Pass Name
65 virtual const char *getPassName() const {
66 return "MIPS DAG->DAG Pattern Instruction Selection";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000067 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000068
Akira Hatanaka648f00c2012-02-24 22:34:47 +000069 virtual bool runOnMachineFunction(MachineFunction &MF);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000070
71private:
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000072 // Include the pieces autogenerated from the target description.
73 #include "MipsGenDAGISel.inc"
74
Dan Gohman99114052009-06-03 20:30:14 +000075 /// getTargetMachine - Return a reference to the TargetMachine, casted
76 /// to the target-specific type.
77 const MipsTargetMachine &getTargetMachine() {
78 return static_cast<const MipsTargetMachine &>(TM);
79 }
80
81 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
82 /// to the target-specific type.
83 const MipsInstrInfo *getInstrInfo() {
84 return getTargetMachine().getInstrInfo();
85 }
86
87 SDNode *getGlobalBaseReg();
Akira Hatanaka2fd04752011-12-20 23:10:57 +000088
89 std::pair<SDNode*, SDNode*> SelectMULT(SDNode *N, unsigned Opc, DebugLoc dl,
90 EVT Ty, bool HasLo, bool HasHi);
91
Dan Gohmaneeb3a002010-01-05 01:24:18 +000092 SDNode *Select(SDNode *N);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093
94 // Complex Pattern.
Akira Hatanaka44b6c712012-02-28 02:55:02 +000095 bool SelectAddr(SDNode *Parent, SDValue N, SDValue &Base, SDValue &Offset);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000096
Akira Hatanakabd150902011-12-07 20:15:01 +000097 // getImm - Return a target constant with the specified value.
Akira Hatanaka4d0eb632011-12-07 20:10:24 +000098 inline SDValue getImm(const SDNode *Node, unsigned Imm) {
99 return CurDAG->getTargetConstant(Imm, Node->getValueType(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100 }
Akira Hatanaka21afc632011-06-21 00:40:49 +0000101
Akira Hatanaka7065b7b2012-03-08 01:51:59 +0000102 void ProcessFunctionAfterISel(MachineFunction &MF);
103 bool ReplaceUsesWithZeroReg(MachineRegisterInfo *MRI, const MachineInstr&);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000104 void InitGlobalBaseReg(MachineFunction &MF);
105
Akira Hatanaka21afc632011-06-21 00:40:49 +0000106 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
107 char ConstraintCode,
108 std::vector<SDValue> &OutOps);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000109};
110
111}
112
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000113// Insert instructions to initialize the global base register in the
114// first MBB of the function. When the ABI is O32 and the relocation model is
115// PIC, the necessary instructions are emitted later to prevent optimization
116// passes from moving them.
117void MipsDAGToDAGISel::InitGlobalBaseReg(MachineFunction &MF) {
118 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Jia Liubb481f82012-02-28 07:46:26 +0000119
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000120 MachineBasicBlock &MBB = MF.front();
121 MachineBasicBlock::iterator I = MBB.begin();
122 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Akira Hatanaka4654e582012-06-14 01:16:15 +0000123 const MipsRegisterInfo *TargetRegInfo = TM.getRegisterInfo();
124 const MipsInstrInfo *MII = TM.getInstrInfo();
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000125 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
126 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
127 unsigned V0, V1, GlobalBaseReg = MipsFI->getGlobalBaseReg();
Akira Hatanaka54c5bc82012-06-21 20:39:10 +0000128 int FI; // should initialize this to some kind of null
129
130 if (!Subtarget.inMips16Mode())
131 FI= MipsFI->initGlobalRegFI();
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000132
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000133 const TargetRegisterClass *RC = Subtarget.isABI_N64() ?
134 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass :
135 (const TargetRegisterClass*)&Mips::CPURegsRegClass;
Jia Liubb481f82012-02-28 07:46:26 +0000136
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000137 V0 = RegInfo.createVirtualRegister(RC);
138 V1 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000139
140 if (Subtarget.isABI_N64()) {
141 MF.getRegInfo().addLiveIn(Mips::T9_64);
Akira Hatanaka56e1ed52012-03-27 02:46:25 +0000142 MBB.addLiveIn(Mips::T9_64);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000143
144 // lui $v0, %hi(%neg(%gp_rel(fname)))
145 // daddu $v1, $v0, $t9
146 // daddiu $globalbasereg, $v1, %lo(%neg(%gp_rel(fname)))
147 const GlobalValue *FName = MF.getFunction();
148 BuildMI(MBB, I, DL, TII.get(Mips::LUi64), V0)
149 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_HI);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000150 BuildMI(MBB, I, DL, TII.get(Mips::DADDu), V1).addReg(V0)
151 .addReg(Mips::T9_64);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000152 BuildMI(MBB, I, DL, TII.get(Mips::DADDiu), GlobalBaseReg).addReg(V1)
153 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_LO);
Akira Hatanaka4654e582012-06-14 01:16:15 +0000154 MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC,
155 TargetRegInfo);
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000156 return;
157 }
158
159 if (MF.getTarget().getRelocationModel() == Reloc::Static) {
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000160 // Set global register to __gnu_local_gp.
161 //
162 // lui $v0, %hi(__gnu_local_gp)
163 // addiu $globalbasereg, $v0, %lo(__gnu_local_gp)
164 BuildMI(MBB, I, DL, TII.get(Mips::LUi), V0)
165 .addExternalSymbol("__gnu_local_gp", MipsII::MO_ABS_HI);
166 BuildMI(MBB, I, DL, TII.get(Mips::ADDiu), GlobalBaseReg).addReg(V0)
167 .addExternalSymbol("__gnu_local_gp", MipsII::MO_ABS_LO);
Akira Hatanaka4654e582012-06-14 01:16:15 +0000168 MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC,
169 TargetRegInfo);
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000170 return;
Jia Liubb481f82012-02-28 07:46:26 +0000171 }
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000172
173 MF.getRegInfo().addLiveIn(Mips::T9);
174 MBB.addLiveIn(Mips::T9);
175
176 if (Subtarget.isABI_N32()) {
177 // lui $v0, %hi(%neg(%gp_rel(fname)))
178 // addu $v1, $v0, $t9
179 // addiu $globalbasereg, $v1, %lo(%neg(%gp_rel(fname)))
180 const GlobalValue *FName = MF.getFunction();
181 BuildMI(MBB, I, DL, TII.get(Mips::LUi), V0)
182 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_HI);
183 BuildMI(MBB, I, DL, TII.get(Mips::ADDu), V1).addReg(V0).addReg(Mips::T9);
184 BuildMI(MBB, I, DL, TII.get(Mips::ADDiu), GlobalBaseReg).addReg(V1)
185 .addGlobalAddress(FName, 0, MipsII::MO_GPOFF_LO);
Akira Hatanaka4654e582012-06-14 01:16:15 +0000186 MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC,
187 TargetRegInfo);
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000188 return;
189 }
190
191 assert(Subtarget.isABI_O32());
192
Akira Hatanaka54c5bc82012-06-21 20:39:10 +0000193 if (Subtarget.inMips16Mode())
194 return; // no need to load GP. It can be calculated anywhere
195
196
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000197 // For O32 ABI, the following instruction sequence is emitted to initialize
198 // the global base register:
199 //
200 // 0. lui $2, %hi(_gp_disp)
201 // 1. addiu $2, $2, %lo(_gp_disp)
202 // 2. addu $globalbasereg, $2, $t9
203 //
204 // We emit only the last instruction here.
205 //
206 // GNU linker requires that the first two instructions appear at the beginning
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000207 // of a function and no instructions be inserted before or between them.
Akira Hatanaka27ba61d2012-05-12 00:17:17 +0000208 // The two instructions are emitted during lowering to MC layer in order to
209 // avoid any reordering.
210 //
211 // Register $2 (Mips::V0) is added to the list of live-in registers to ensure
212 // the value instruction 1 (addiu) defines is valid when instruction 2 (addu)
213 // reads it.
214 MF.getRegInfo().addLiveIn(Mips::V0);
215 MBB.addLiveIn(Mips::V0);
216 BuildMI(MBB, I, DL, TII.get(Mips::ADDu), GlobalBaseReg)
217 .addReg(Mips::V0).addReg(Mips::T9);
Akira Hatanaka4654e582012-06-14 01:16:15 +0000218 MII->storeRegToStackSlot(MBB, I, GlobalBaseReg, false, FI, RC, TargetRegInfo);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000219}
220
Akira Hatanaka7065b7b2012-03-08 01:51:59 +0000221bool MipsDAGToDAGISel::ReplaceUsesWithZeroReg(MachineRegisterInfo *MRI,
222 const MachineInstr& MI) {
223 unsigned DstReg = 0, ZeroReg = 0;
224
225 // Check if MI is "addiu $dst, $zero, 0" or "daddiu $dst, $zero, 0".
226 if ((MI.getOpcode() == Mips::ADDiu) &&
227 (MI.getOperand(1).getReg() == Mips::ZERO) &&
228 (MI.getOperand(2).getImm() == 0)) {
229 DstReg = MI.getOperand(0).getReg();
230 ZeroReg = Mips::ZERO;
231 } else if ((MI.getOpcode() == Mips::DADDiu) &&
232 (MI.getOperand(1).getReg() == Mips::ZERO_64) &&
233 (MI.getOperand(2).getImm() == 0)) {
234 DstReg = MI.getOperand(0).getReg();
235 ZeroReg = Mips::ZERO_64;
236 }
237
238 if (!DstReg)
239 return false;
240
241 // Replace uses with ZeroReg.
242 for (MachineRegisterInfo::use_iterator U = MRI->use_begin(DstReg),
243 E = MRI->use_end(); U != E; ++U) {
244 MachineOperand &MO = U.getOperand();
245 MachineInstr *MI = MO.getParent();
246
247 // Do not replace if it is a phi's operand or is tied to def operand.
Akira Hatanaka3011a332012-05-11 23:22:18 +0000248 if (MI->isPHI() || MI->isRegTiedToDefOperand(U.getOperandNo()) ||
249 MI->isPseudo())
Akira Hatanaka7065b7b2012-03-08 01:51:59 +0000250 continue;
251
252 MO.setReg(ZeroReg);
253 }
254
255 return true;
256}
257
258void MipsDAGToDAGISel::ProcessFunctionAfterISel(MachineFunction &MF) {
259 InitGlobalBaseReg(MF);
260
261 MachineRegisterInfo *MRI = &MF.getRegInfo();
262
263 for (MachineFunction::iterator MFI = MF.begin(), MFE = MF.end(); MFI != MFE;
264 ++MFI)
265 for (MachineBasicBlock::iterator I = MFI->begin(); I != MFI->end(); ++I)
266 ReplaceUsesWithZeroReg(MRI, *I);
267}
268
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000269bool MipsDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
270 bool Ret = SelectionDAGISel::runOnMachineFunction(MF);
Jia Liubb481f82012-02-28 07:46:26 +0000271
Akira Hatanaka7065b7b2012-03-08 01:51:59 +0000272 ProcessFunctionAfterISel(MF);
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000273
274 return Ret;
275}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000276
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000277/// getGlobalBaseReg - Output the instructions required to put the
278/// GOT address into a register.
Dan Gohman99114052009-06-03 20:30:14 +0000279SDNode *MipsDAGToDAGISel::getGlobalBaseReg() {
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000280 unsigned GlobalBaseReg = MF->getInfo<MipsFunctionInfo>()->getGlobalBaseReg();
Dan Gohman99114052009-06-03 20:30:14 +0000281 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000282}
283
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000284/// ComplexPattern used on MipsInstrInfo
285/// Used on Mips Load/Store instructions
286bool MipsDAGToDAGISel::
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000287SelectAddr(SDNode *Parent, SDValue Addr, SDValue &Base, SDValue &Offset) {
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000288 EVT ValTy = Addr.getValueType();
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000289
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000290 // If Parent is an unaligned f32 load or store, select a (base + index)
291 // floating point load/store instruction (luxc1 or suxc1).
Akira Hatanaka864f6602012-06-14 21:10:56 +0000292 const LSBaseSDNode *LS = 0;
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000293
294 if (Parent && (LS = dyn_cast<LSBaseSDNode>(Parent))) {
295 EVT VT = LS->getMemoryVT();
296
297 if (VT.getSizeInBits() / 8 > LS->getAlignment()) {
298 assert(TLI.allowsUnalignedMemoryAccesses(VT) &&
299 "Unaligned loads/stores not supported for this type.");
300 if (VT == MVT::f32)
301 return false;
302 }
303 }
304
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000305 // if Address is FI, get the TargetFrameIndex.
306 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000307 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), ValTy);
308 Offset = CurDAG->getTargetConstant(0, ValTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000309 return true;
310 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000311
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000312 // on PIC code Load GA
Akira Hatanaka6df7e232011-12-09 01:53:17 +0000313 if (Addr.getOpcode() == MipsISD::Wrapper) {
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000314 Base = Addr.getOperand(0);
315 Offset = Addr.getOperand(1);
Akira Hatanakaca074792011-12-08 20:34:32 +0000316 return true;
317 }
318
319 if (TM.getRelocationModel() != Reloc::PIC_) {
Bill Wendling056292f2008-09-16 21:48:12 +0000320 if ((Addr.getOpcode() == ISD::TargetExternalSymbol ||
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000321 Addr.getOpcode() == ISD::TargetGlobalAddress))
322 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000323 }
324
Akira Hatanaka5e069032011-06-02 01:03:14 +0000325 // Addresses of the form FI+const or FI|const
326 if (CurDAG->isBaseWithConstantOffset(Addr)) {
327 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1));
328 if (isInt<16>(CN->getSExtValue())) {
329
330 // If the first operand is a FI, get the TargetFI Node
331 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>
332 (Addr.getOperand(0)))
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000333 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), ValTy);
Akira Hatanaka5e069032011-06-02 01:03:14 +0000334 else
335 Base = Addr.getOperand(0);
336
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000337 Offset = CurDAG->getTargetConstant(CN->getZExtValue(), ValTy);
Akira Hatanaka5e069032011-06-02 01:03:14 +0000338 return true;
339 }
340 }
341
Bruno Cardoso Lopes7ff6fa22007-08-18 02:16:30 +0000342 // Operand is a result from an ADD.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000343 if (Addr.getOpcode() == ISD::ADD) {
Bruno Cardoso Lopes6e0b6582009-11-16 04:33:42 +0000344 // When loading from constant pools, load the lower address part in
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000345 // the instruction itself. Example, instead of:
Bruno Cardoso Lopes6e0b6582009-11-16 04:33:42 +0000346 // lui $2, %hi($CPI1_0)
347 // addiu $2, $2, %lo($CPI1_0)
348 // lwc1 $f0, 0($2)
349 // Generate:
350 // lui $2, %hi($CPI1_0)
351 // lwc1 $f0, %lo($CPI1_0)($2)
Akira Hatanaka89dc8d72011-12-19 19:28:37 +0000352 if (Addr.getOperand(1).getOpcode() == MipsISD::Lo) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000353 SDValue LoVal = Addr.getOperand(1), Opnd0 = LoVal.getOperand(0);
354 if (isa<ConstantPoolSDNode>(Opnd0) || isa<GlobalAddressSDNode>(Opnd0) ||
355 isa<JumpTableSDNode>(Opnd0)) {
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000356 Base = Addr.getOperand(0);
Akira Hatanaka87827072012-06-13 20:33:18 +0000357 Offset = Opnd0;
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000358 return true;
Bruno Cardoso Lopes6e0b6582009-11-16 04:33:42 +0000359 }
360 }
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000361
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000362 // If an indexed floating point load/store can be emitted, return false.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000363 if (LS &&
364 (LS->getMemoryVT() == MVT::f32 || LS->getMemoryVT() == MVT::f64) &&
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000365 Subtarget.hasMips32r2Or64())
366 return false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000367 }
368
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000369 Base = Addr;
Akira Hatanaka381e97d2011-10-11 00:44:20 +0000370 Offset = CurDAG->getTargetConstant(0, ValTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000371 return true;
372}
373
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000374/// Select multiply instructions.
375std::pair<SDNode*, SDNode*>
Jia Liubb481f82012-02-28 07:46:26 +0000376MipsDAGToDAGISel::SelectMULT(SDNode *N, unsigned Opc, DebugLoc dl, EVT Ty,
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000377 bool HasLo, bool HasHi) {
Chad Rosiera32a08c2012-01-06 20:02:49 +0000378 SDNode *Lo = 0, *Hi = 0;
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000379 SDNode *Mul = CurDAG->getMachineNode(Opc, dl, MVT::Glue, N->getOperand(0),
380 N->getOperand(1));
381 SDValue InFlag = SDValue(Mul, 0);
382
383 if (HasLo) {
384 Lo = CurDAG->getMachineNode(Ty == MVT::i32 ? Mips::MFLO : Mips::MFLO64, dl,
385 Ty, MVT::Glue, InFlag);
386 InFlag = SDValue(Lo, 1);
387 }
388 if (HasHi)
389 Hi = CurDAG->getMachineNode(Ty == MVT::i32 ? Mips::MFHI : Mips::MFHI64, dl,
390 Ty, InFlag);
Jia Liubb481f82012-02-28 07:46:26 +0000391
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000392 return std::make_pair(Lo, Hi);
393}
394
395
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000396/// Select instructions not customized! Used for
397/// expanded, promoted and normal instructions
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000398SDNode* MipsDAGToDAGISel::Select(SDNode *Node) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000399 unsigned Opcode = Node->getOpcode();
Dale Johannesena05dca42009-02-04 23:02:30 +0000400 DebugLoc dl = Node->getDebugLoc();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000401
402 // Dump information about the Node being selected
Chris Lattner7c306da2010-03-02 06:34:30 +0000403 DEBUG(errs() << "Selecting: "; Node->dump(CurDAG); errs() << "\n");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000404
405 // If we have a custom node, we already have selected!
Dan Gohmane8be6c62008-07-17 19:10:17 +0000406 if (Node->isMachineOpcode()) {
Chris Lattner7c306da2010-03-02 06:34:30 +0000407 DEBUG(errs() << "== "; Node->dump(CurDAG); errs() << "\n");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000408 return NULL;
409 }
410
411 ///
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000412 // Instruction Selection not handled by the auto-generated
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000413 // tablegen selection should be handled here.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000414 ///
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000415 EVT NodeTy = Node->getValueType(0);
416 unsigned MultOpc;
417
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000418 switch(Opcode) {
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000419 default: break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000420
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000421 case ISD::SUBE:
422 case ISD::ADDE: {
423 SDValue InFlag = Node->getOperand(2), CmpLHS;
424 unsigned Opc = InFlag.getOpcode(); (void)Opc;
425 assert(((Opc == ISD::ADDC || Opc == ISD::ADDE) ||
426 (Opc == ISD::SUBC || Opc == ISD::SUBE)) &&
427 "(ADD|SUB)E flag operand must come from (ADD|SUB)C/E insn");
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000428
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000429 unsigned MOp;
430 if (Opcode == ISD::ADDE) {
431 CmpLHS = InFlag.getValue(0);
432 MOp = Mips::ADDu;
433 } else {
434 CmpLHS = InFlag.getOperand(0);
435 MOp = Mips::SUBu;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000436 }
437
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000438 SDValue Ops[] = { CmpLHS, InFlag.getOperand(1) };
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000439
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000440 SDValue LHS = Node->getOperand(0);
441 SDValue RHS = Node->getOperand(1);
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000442
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000443 EVT VT = LHS.getValueType();
444 SDNode *Carry = CurDAG->getMachineNode(Mips::SLTu, dl, VT, Ops, 2);
445 SDNode *AddCarry = CurDAG->getMachineNode(Mips::ADDu, dl, VT,
446 SDValue(Carry,0), RHS);
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000447
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000448 return CurDAG->SelectNodeTo(Node, MOp, VT, MVT::Glue,
449 LHS, SDValue(AddCarry,0));
450 }
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000451
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000452 /// Mul with two results
453 case ISD::SMUL_LOHI:
454 case ISD::UMUL_LOHI: {
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000455 if (NodeTy == MVT::i32)
456 MultOpc = (Opcode == ISD::UMUL_LOHI ? Mips::MULTu : Mips::MULT);
457 else
458 MultOpc = (Opcode == ISD::UMUL_LOHI ? Mips::DMULTu : Mips::DMULT);
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000459
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000460 std::pair<SDNode*, SDNode*> LoHi = SelectMULT(Node, MultOpc, dl, NodeTy,
461 true, true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000462
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000463 if (!SDValue(Node, 0).use_empty())
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000464 ReplaceUses(SDValue(Node, 0), SDValue(LoHi.first, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000465
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000466 if (!SDValue(Node, 1).use_empty())
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000467 ReplaceUses(SDValue(Node, 1), SDValue(LoHi.second, 0));
Bruno Cardoso Lopes0af5e092008-06-06 06:37:31 +0000468
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000469 return NULL;
470 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000471
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000472 /// Special Muls
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000473 case ISD::MUL: {
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000474 // Mips32 has a 32-bit three operand mul instruction.
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000475 if (Subtarget.hasMips32() && NodeTy == MVT::i32)
Bruno Cardoso Lopesa8173b92009-11-13 18:49:59 +0000476 break;
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000477 return SelectMULT(Node, NodeTy == MVT::i32 ? Mips::MULT : Mips::DMULT,
478 dl, NodeTy, true, false).first;
479 }
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000480 case ISD::MULHS:
481 case ISD::MULHU: {
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000482 if (NodeTy == MVT::i32)
483 MultOpc = (Opcode == ISD::MULHU ? Mips::MULTu : Mips::MULT);
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000484 else
Akira Hatanaka2fd04752011-12-20 23:10:57 +0000485 MultOpc = (Opcode == ISD::MULHU ? Mips::DMULTu : Mips::DMULT);
486
487 return SelectMULT(Node, MultOpc, dl, NodeTy, false, true).second;
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000488 }
Bruno Cardoso Lopesa8173b92009-11-13 18:49:59 +0000489
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000490 // Get target GOT address.
491 case ISD::GLOBAL_OFFSET_TABLE:
492 return getGlobalBaseReg();
Akira Hatanakaca074792011-12-08 20:34:32 +0000493
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000494 case ISD::ConstantFP: {
495 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(Node);
496 if (Node->getValueType(0) == MVT::f64 && CN->isExactlyValue(+0.0)) {
497 if (Subtarget.hasMips64()) {
498 SDValue Zero = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
499 Mips::ZERO_64, MVT::i64);
500 return CurDAG->getMachineNode(Mips::DMTC1, dl, MVT::f64, Zero);
Akira Hatanakaca074792011-12-08 20:34:32 +0000501 }
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000502
503 SDValue Zero = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
504 Mips::ZERO, MVT::i32);
505 return CurDAG->getMachineNode(Mips::BuildPairF64, dl, MVT::f64, Zero,
506 Zero);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000507 }
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000508 break;
509 }
510
Akira Hatanaka57fa3822012-01-25 03:01:35 +0000511 case ISD::Constant: {
512 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Node);
513 unsigned Size = CN->getValueSizeInBits(0);
514
515 if (Size == 32)
516 break;
517
518 MipsAnalyzeImmediate AnalyzeImm;
519 int64_t Imm = CN->getSExtValue();
520
521 const MipsAnalyzeImmediate::InstSeq &Seq =
522 AnalyzeImm.Analyze(Imm, Size, false);
Jia Liubb481f82012-02-28 07:46:26 +0000523
Akira Hatanaka57fa3822012-01-25 03:01:35 +0000524 MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin();
525 DebugLoc DL = CN->getDebugLoc();
526 SDNode *RegOpnd;
527 SDValue ImmOpnd = CurDAG->getTargetConstant(SignExtend64<16>(Inst->ImmOpnd),
528 MVT::i64);
529
530 // The first instruction can be a LUi which is different from other
531 // instructions (ADDiu, ORI and SLL) in that it does not have a register
532 // operand.
533 if (Inst->Opc == Mips::LUi64)
534 RegOpnd = CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64, ImmOpnd);
535 else
536 RegOpnd =
537 CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64,
538 CurDAG->getRegister(Mips::ZERO_64, MVT::i64),
539 ImmOpnd);
540
541 // The remaining instructions in the sequence are handled here.
542 for (++Inst; Inst != Seq.end(); ++Inst) {
543 ImmOpnd = CurDAG->getTargetConstant(SignExtend64<16>(Inst->ImmOpnd),
544 MVT::i64);
545 RegOpnd = CurDAG->getMachineNode(Inst->Opc, DL, MVT::i64,
546 SDValue(RegOpnd, 0), ImmOpnd);
547 }
548
549 return RegOpnd;
550 }
551
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000552 case MipsISD::ThreadPointer: {
553 EVT PtrVT = TLI.getPointerTy();
554 unsigned RdhwrOpc, SrcReg, DestReg;
555
556 if (PtrVT == MVT::i32) {
557 RdhwrOpc = Mips::RDHWR;
558 SrcReg = Mips::HWR29;
559 DestReg = Mips::V1;
560 } else {
561 RdhwrOpc = Mips::RDHWR64;
562 SrcReg = Mips::HWR29_64;
563 DestReg = Mips::V1_64;
564 }
Jia Liubb481f82012-02-28 07:46:26 +0000565
Akira Hatanaka49d534b2011-12-20 22:58:01 +0000566 SDNode *Rdhwr =
567 CurDAG->getMachineNode(RdhwrOpc, Node->getDebugLoc(),
568 Node->getValueType(0),
569 CurDAG->getRegister(SrcReg, PtrVT));
570 SDValue Chain = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, DestReg,
571 SDValue(Rdhwr, 0));
572 SDValue ResNode = CurDAG->getCopyFromReg(Chain, dl, DestReg, PtrVT);
573 ReplaceUses(SDValue(Node, 0), ResNode);
574 return ResNode.getNode();
575 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000576 }
577
578 // Select the default instruction
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000579 SDNode *ResNode = SelectCode(Node);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000580
Chris Lattner7c306da2010-03-02 06:34:30 +0000581 DEBUG(errs() << "=> ");
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000582 if (ResNode == NULL || ResNode == Node)
583 DEBUG(Node->dump(CurDAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000584 else
585 DEBUG(ResNode->dump(CurDAG));
Chris Lattner893e1c92009-08-23 06:49:22 +0000586 DEBUG(errs() << "\n");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000587 return ResNode;
588}
589
Akira Hatanaka21afc632011-06-21 00:40:49 +0000590bool MipsDAGToDAGISel::
591SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
592 std::vector<SDValue> &OutOps) {
593 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
594 OutOps.push_back(Op);
595 return false;
596}
597
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000598/// createMipsISelDag - This pass converts a legalized DAG into a
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000599/// MIPS-specific DAG, ready for instruction scheduling.
600FunctionPass *llvm::createMipsISelDag(MipsTargetMachine &TM) {
601 return new MipsDAGToDAGISel(TM);
602}