blob: 546292ce646fecfb95e75760f5e2ec4ae612003b [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- SparcInstrInfo.cpp - Sparc Instruction Information ----------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Brian Gaekee785e532004-02-25 19:28:19 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Brian Gaekee785e532004-02-25 19:28:19 +00008//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file contains the Sparc implementation of the TargetInstrInfo class.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner7c90f732006-02-05 05:50:24 +000014#include "SparcInstrInfo.h"
15#include "Sparc.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000016#include "SparcMachineFunctionInfo.h"
17#include "SparcSubtarget.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallVector.h"
Brian Gaekee785e532004-02-25 19:28:19 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnerdb486a62009-09-15 17:46:24 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000022#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000023#include "llvm/Support/TargetRegistry.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000024
Evan Cheng4db3cff2011-07-01 17:57:27 +000025#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000026#include "SparcGenInstrInfo.inc"
27
Chris Lattner1ddf4752004-02-29 05:59:33 +000028using namespace llvm;
Brian Gaekee785e532004-02-25 19:28:19 +000029
Chris Lattner7c90f732006-02-05 05:50:24 +000030SparcInstrInfo::SparcInstrInfo(SparcSubtarget &ST)
Evan Cheng4db3cff2011-07-01 17:57:27 +000031 : SparcGenInstrInfo(SP::ADJCALLSTACKDOWN, SP::ADJCALLSTACKUP),
Owen Andersond10fd972007-12-31 06:32:00 +000032 RI(ST, *this), Subtarget(ST) {
Brian Gaekee785e532004-02-25 19:28:19 +000033}
34
Chris Lattner5ccc7222006-02-03 06:44:54 +000035/// isLoadFromStackSlot - If the specified machine instruction is a direct
36/// load from a stack slot, return the virtual or physical register number of
37/// the destination along with the FrameIndex of the loaded stack slot. If
38/// not, return 0. This predicate must return 0 if the instruction has
39/// any side effects other than loading from the stack slot.
Dan Gohmancbad42c2008-11-18 19:49:32 +000040unsigned SparcInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner7c90f732006-02-05 05:50:24 +000041 int &FrameIndex) const {
42 if (MI->getOpcode() == SP::LDri ||
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +000043 MI->getOpcode() == SP::LDXri ||
Chris Lattner7c90f732006-02-05 05:50:24 +000044 MI->getOpcode() == SP::LDFri ||
45 MI->getOpcode() == SP::LDDFri) {
Dan Gohmand735b802008-10-03 15:45:36 +000046 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000047 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000048 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner5ccc7222006-02-03 06:44:54 +000049 return MI->getOperand(0).getReg();
50 }
51 }
52 return 0;
53}
54
55/// isStoreToStackSlot - If the specified machine instruction is a direct
56/// store to a stack slot, return the virtual or physical register number of
57/// the source reg along with the FrameIndex of the loaded stack slot. If
58/// not, return 0. This predicate must return 0 if the instruction has
59/// any side effects other than storing to the stack slot.
Dan Gohmancbad42c2008-11-18 19:49:32 +000060unsigned SparcInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner7c90f732006-02-05 05:50:24 +000061 int &FrameIndex) const {
62 if (MI->getOpcode() == SP::STri ||
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +000063 MI->getOpcode() == SP::STXri ||
Chris Lattner7c90f732006-02-05 05:50:24 +000064 MI->getOpcode() == SP::STFri ||
65 MI->getOpcode() == SP::STDFri) {
Dan Gohmand735b802008-10-03 15:45:36 +000066 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000067 MI->getOperand(1).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000068 FrameIndex = MI->getOperand(0).getIndex();
Chris Lattner5ccc7222006-02-03 06:44:54 +000069 return MI->getOperand(2).getReg();
70 }
71 }
72 return 0;
73}
Chris Lattnere87146a2006-10-24 16:39:19 +000074
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +000075static bool IsIntegerCC(unsigned CC)
76{
77 return (CC <= SPCC::ICC_VC);
78}
79
80
81static SPCC::CondCodes GetOppositeBranchCondition(SPCC::CondCodes CC)
82{
83 switch(CC) {
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +000084 case SPCC::ICC_NE: return SPCC::ICC_E;
85 case SPCC::ICC_E: return SPCC::ICC_NE;
86 case SPCC::ICC_G: return SPCC::ICC_LE;
87 case SPCC::ICC_LE: return SPCC::ICC_G;
88 case SPCC::ICC_GE: return SPCC::ICC_L;
89 case SPCC::ICC_L: return SPCC::ICC_GE;
90 case SPCC::ICC_GU: return SPCC::ICC_LEU;
91 case SPCC::ICC_LEU: return SPCC::ICC_GU;
92 case SPCC::ICC_CC: return SPCC::ICC_CS;
93 case SPCC::ICC_CS: return SPCC::ICC_CC;
94 case SPCC::ICC_POS: return SPCC::ICC_NEG;
95 case SPCC::ICC_NEG: return SPCC::ICC_POS;
96 case SPCC::ICC_VC: return SPCC::ICC_VS;
97 case SPCC::ICC_VS: return SPCC::ICC_VC;
98
99 case SPCC::FCC_U: return SPCC::FCC_O;
100 case SPCC::FCC_O: return SPCC::FCC_U;
101 case SPCC::FCC_G: return SPCC::FCC_LE;
102 case SPCC::FCC_LE: return SPCC::FCC_G;
103 case SPCC::FCC_UG: return SPCC::FCC_ULE;
104 case SPCC::FCC_ULE: return SPCC::FCC_UG;
105 case SPCC::FCC_L: return SPCC::FCC_GE;
106 case SPCC::FCC_GE: return SPCC::FCC_L;
107 case SPCC::FCC_UL: return SPCC::FCC_UGE;
108 case SPCC::FCC_UGE: return SPCC::FCC_UL;
109 case SPCC::FCC_LG: return SPCC::FCC_UE;
110 case SPCC::FCC_UE: return SPCC::FCC_LG;
111 case SPCC::FCC_NE: return SPCC::FCC_E;
112 case SPCC::FCC_E: return SPCC::FCC_NE;
113 }
Benjamin Kramere4ad5822012-01-10 20:47:20 +0000114 llvm_unreachable("Invalid cond code");
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000115}
116
Venkatraman Govindaraju55caf9c2011-12-25 18:50:24 +0000117MachineInstr *
118SparcInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
119 int FrameIx,
120 uint64_t Offset,
121 const MDNode *MDPtr,
122 DebugLoc dl) const {
123 MachineInstrBuilder MIB = BuildMI(MF, dl, get(SP::DBG_VALUE))
124 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
125 return &*MIB;
126}
127
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000128
129bool SparcInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
130 MachineBasicBlock *&TBB,
131 MachineBasicBlock *&FBB,
132 SmallVectorImpl<MachineOperand> &Cond,
133 bool AllowModify) const
134{
135
136 MachineBasicBlock::iterator I = MBB.end();
137 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
138 while (I != MBB.begin()) {
139 --I;
140
141 if (I->isDebugValue())
142 continue;
143
144 //When we see a non-terminator, we are done
145 if (!isUnpredicatedTerminator(I))
146 break;
147
148 //Terminator is not a branch
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000149 if (!I->isBranch())
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000150 return true;
151
152 //Handle Unconditional branches
153 if (I->getOpcode() == SP::BA) {
154 UnCondBrIter = I;
155
156 if (!AllowModify) {
157 TBB = I->getOperand(0).getMBB();
158 continue;
159 }
160
161 while (llvm::next(I) != MBB.end())
162 llvm::next(I)->eraseFromParent();
163
164 Cond.clear();
165 FBB = 0;
166
167 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
168 TBB = 0;
169 I->eraseFromParent();
170 I = MBB.end();
171 UnCondBrIter = MBB.end();
172 continue;
173 }
174
175 TBB = I->getOperand(0).getMBB();
176 continue;
177 }
178
179 unsigned Opcode = I->getOpcode();
180 if (Opcode != SP::BCOND && Opcode != SP::FBCOND)
181 return true; //Unknown Opcode
182
183 SPCC::CondCodes BranchCode = (SPCC::CondCodes)I->getOperand(1).getImm();
184
185 if (Cond.empty()) {
186 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
187 if (AllowModify && UnCondBrIter != MBB.end() &&
188 MBB.isLayoutSuccessor(TargetBB)) {
189
190 //Transform the code
191 //
192 // brCC L1
193 // ba L2
194 // L1:
195 // ..
196 // L2:
197 //
198 // into
199 //
200 // brnCC L2
201 // L1:
202 // ...
203 // L2:
204 //
205 BranchCode = GetOppositeBranchCondition(BranchCode);
206 MachineBasicBlock::iterator OldInst = I;
207 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(Opcode))
208 .addMBB(UnCondBrIter->getOperand(0).getMBB()).addImm(BranchCode);
209 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(SP::BA))
210 .addMBB(TargetBB);
Venkatraman Govindaraju80b1ae92011-12-03 21:24:48 +0000211
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000212 OldInst->eraseFromParent();
213 UnCondBrIter->eraseFromParent();
214
215 UnCondBrIter = MBB.end();
216 I = MBB.end();
217 continue;
218 }
219 FBB = TBB;
220 TBB = I->getOperand(0).getMBB();
221 Cond.push_back(MachineOperand::CreateImm(BranchCode));
222 continue;
223 }
224 //FIXME: Handle subsequent conditional branches
225 //For now, we can't handle multiple conditional branches
226 return true;
227 }
228 return false;
229}
230
Evan Cheng6ae36262007-05-18 00:18:17 +0000231unsigned
232SparcInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
233 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000234 const SmallVectorImpl<MachineOperand> &Cond,
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +0000235 DebugLoc DL) const {
236 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
237 assert((Cond.size() == 1 || Cond.size() == 0) &&
238 "Sparc branch conditions should have one component!");
239
240 if (Cond.empty()) {
241 assert(!FBB && "Unconditional branch with multiple successors!");
242 BuildMI(&MBB, DL, get(SP::BA)).addMBB(TBB);
243 return 1;
244 }
245
246 //Conditional branch
247 unsigned CC = Cond[0].getImm();
248
249 if (IsIntegerCC(CC))
250 BuildMI(&MBB, DL, get(SP::BCOND)).addMBB(TBB).addImm(CC);
251 else
252 BuildMI(&MBB, DL, get(SP::FBCOND)).addMBB(TBB).addImm(CC);
253 if (!FBB)
254 return 1;
255
256 BuildMI(&MBB, DL, get(SP::BA)).addMBB(FBB);
257 return 2;
258}
259
260unsigned SparcInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const
261{
262 MachineBasicBlock::iterator I = MBB.end();
263 unsigned Count = 0;
264 while (I != MBB.begin()) {
265 --I;
266
267 if (I->isDebugValue())
268 continue;
269
270 if (I->getOpcode() != SP::BA
271 && I->getOpcode() != SP::BCOND
272 && I->getOpcode() != SP::FBCOND)
273 break; // Not a branch
274
275 I->eraseFromParent();
276 I = MBB.end();
277 ++Count;
278 }
279 return Count;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000280}
Owen Andersond10fd972007-12-31 06:32:00 +0000281
Jakob Stoklund Olesen8e18a1a2010-07-11 07:56:09 +0000282void SparcInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
283 MachineBasicBlock::iterator I, DebugLoc DL,
284 unsigned DestReg, unsigned SrcReg,
285 bool KillSrc) const {
286 if (SP::IntRegsRegClass.contains(DestReg, SrcReg))
287 BuildMI(MBB, I, DL, get(SP::ORrr), DestReg).addReg(SP::G0)
288 .addReg(SrcReg, getKillRegState(KillSrc));
289 else if (SP::FPRegsRegClass.contains(DestReg, SrcReg))
290 BuildMI(MBB, I, DL, get(SP::FMOVS), DestReg)
291 .addReg(SrcReg, getKillRegState(KillSrc));
292 else if (SP::DFPRegsRegClass.contains(DestReg, SrcReg))
293 BuildMI(MBB, I, DL, get(Subtarget.isV9() ? SP::FMOVD : SP::FpMOVD), DestReg)
294 .addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000295 else
Jakob Stoklund Olesen8e18a1a2010-07-11 07:56:09 +0000296 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000297}
Owen Andersonf6372aa2008-01-01 21:11:32 +0000298
299void SparcInstrInfo::
300storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
301 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000302 const TargetRegisterClass *RC,
303 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000304 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000305 if (I != MBB.end()) DL = I->getDebugLoc();
306
Owen Andersonf6372aa2008-01-01 21:11:32 +0000307 // On the order of operands here: think "[FrameIdx + 0] = SrcReg".
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +0000308 if (RC == &SP::I64RegsRegClass)
309 BuildMI(MBB, I, DL, get(SP::STXri)).addFrameIndex(FI).addImm(0)
310 .addReg(SrcReg, getKillRegState(isKill));
311 else if (RC == &SP::IntRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000312 BuildMI(MBB, I, DL, get(SP::STri)).addFrameIndex(FI).addImm(0)
Bill Wendling587daed2009-05-13 21:33:08 +0000313 .addReg(SrcReg, getKillRegState(isKill));
Craig Topperc9099502012-04-20 06:31:50 +0000314 else if (RC == &SP::FPRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000315 BuildMI(MBB, I, DL, get(SP::STFri)).addFrameIndex(FI).addImm(0)
Bill Wendling587daed2009-05-13 21:33:08 +0000316 .addReg(SrcReg, getKillRegState(isKill));
Craig Topperc9099502012-04-20 06:31:50 +0000317 else if (RC == &SP::DFPRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000318 BuildMI(MBB, I, DL, get(SP::STDFri)).addFrameIndex(FI).addImm(0)
Bill Wendling587daed2009-05-13 21:33:08 +0000319 .addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000320 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000321 llvm_unreachable("Can't store this register to stack slot");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000322}
323
Owen Andersonf6372aa2008-01-01 21:11:32 +0000324void SparcInstrInfo::
325loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
326 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000327 const TargetRegisterClass *RC,
328 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000329 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000330 if (I != MBB.end()) DL = I->getDebugLoc();
331
Jakob Stoklund Olesen5e5b78c2013-05-20 00:53:25 +0000332 if (RC == &SP::I64RegsRegClass)
333 BuildMI(MBB, I, DL, get(SP::LDXri), DestReg).addFrameIndex(FI).addImm(0);
334 else if (RC == &SP::IntRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000335 BuildMI(MBB, I, DL, get(SP::LDri), DestReg).addFrameIndex(FI).addImm(0);
Craig Topperc9099502012-04-20 06:31:50 +0000336 else if (RC == &SP::FPRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000337 BuildMI(MBB, I, DL, get(SP::LDFri), DestReg).addFrameIndex(FI).addImm(0);
Craig Topperc9099502012-04-20 06:31:50 +0000338 else if (RC == &SP::DFPRegsRegClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000339 BuildMI(MBB, I, DL, get(SP::LDDFri), DestReg).addFrameIndex(FI).addImm(0);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000340 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000341 llvm_unreachable("Can't load this register from stack slot");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000342}
343
Chris Lattnerdb486a62009-09-15 17:46:24 +0000344unsigned SparcInstrInfo::getGlobalBaseReg(MachineFunction *MF) const
345{
346 SparcMachineFunctionInfo *SparcFI = MF->getInfo<SparcMachineFunctionInfo>();
347 unsigned GlobalBaseReg = SparcFI->getGlobalBaseReg();
348 if (GlobalBaseReg != 0)
349 return GlobalBaseReg;
350
351 // Insert the set of GlobalBaseReg into the first MBB of the function
352 MachineBasicBlock &FirstMBB = MF->front();
353 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
354 MachineRegisterInfo &RegInfo = MF->getRegInfo();
355
356 GlobalBaseReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
357
358
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000359 DebugLoc dl;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000360
361 BuildMI(FirstMBB, MBBI, dl, get(SP::GETPCX), GlobalBaseReg);
362 SparcFI->setGlobalBaseReg(GlobalBaseReg);
363 return GlobalBaseReg;
364}