Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1 | //===- SparcInstrInfo.cpp - Sparc Instruction Information -------*- C++ -*-===// |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 2 | // |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 7 | // |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 10 | // This file contains the Sparc implementation of the TargetInstrInfo class. |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 14 | #include "SparcInstrInfo.h" |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 15 | #include "SparcSubtarget.h" |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 16 | #include "Sparc.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/STLExtras.h" |
Dan Gohman | d68a076 | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/SmallVector.h" |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 20 | #include "SparcGenInstrInfo.inc" |
Chris Lattner | 1ddf475 | 2004-02-29 05:59:33 +0000 | [diff] [blame] | 21 | using namespace llvm; |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 22 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 23 | SparcInstrInfo::SparcInstrInfo(SparcSubtarget &ST) |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 24 | : TargetInstrInfoImpl(SparcInsts, array_lengthof(SparcInsts)), |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 25 | RI(ST, *this), Subtarget(ST) { |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 26 | } |
| 27 | |
Chris Lattner | 69d3909 | 2006-02-04 06:58:46 +0000 | [diff] [blame] | 28 | static bool isZeroImm(const MachineOperand &op) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 29 | return op.isImm() && op.getImm() == 0; |
Brian Gaeke | 4658ba1 | 2004-12-11 05:19:03 +0000 | [diff] [blame] | 30 | } |
| 31 | |
Chris Lattner | 1d6dc97 | 2004-07-25 06:19:04 +0000 | [diff] [blame] | 32 | /// Return true if the instruction is a register to register move and |
| 33 | /// leave the source and dest operands in the passed parameters. |
| 34 | /// |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 35 | bool SparcInstrInfo::isMoveInstr(const MachineInstr &MI, |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 36 | unsigned &SrcReg, unsigned &DstReg, |
| 37 | unsigned &SrcSR, unsigned &DstSR) const { |
| 38 | SrcSR = DstSR = 0; // No sub-registers. |
| 39 | |
Brian Gaeke | 4658ba1 | 2004-12-11 05:19:03 +0000 | [diff] [blame] | 40 | // We look for 3 kinds of patterns here: |
| 41 | // or with G0 or 0 |
| 42 | // add with G0 or 0 |
| 43 | // fmovs or FpMOVD (pseudo double move). |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 44 | if (MI.getOpcode() == SP::ORrr || MI.getOpcode() == SP::ADDrr) { |
| 45 | if (MI.getOperand(1).getReg() == SP::G0) { |
Chris Lattner | 1d6dc97 | 2004-07-25 06:19:04 +0000 | [diff] [blame] | 46 | DstReg = MI.getOperand(0).getReg(); |
| 47 | SrcReg = MI.getOperand(2).getReg(); |
Brian Gaeke | 9b8ed0e | 2004-09-29 03:28:15 +0000 | [diff] [blame] | 48 | return true; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 49 | } else if (MI.getOperand(2).getReg() == SP::G0) { |
Brian Gaeke | 4658ba1 | 2004-12-11 05:19:03 +0000 | [diff] [blame] | 50 | DstReg = MI.getOperand(0).getReg(); |
| 51 | SrcReg = MI.getOperand(1).getReg(); |
| 52 | return true; |
| 53 | } |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 54 | } else if ((MI.getOpcode() == SP::ORri || MI.getOpcode() == SP::ADDri) && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 55 | isZeroImm(MI.getOperand(2)) && MI.getOperand(1).isReg()) { |
Chris Lattner | 69d3909 | 2006-02-04 06:58:46 +0000 | [diff] [blame] | 56 | DstReg = MI.getOperand(0).getReg(); |
| 57 | SrcReg = MI.getOperand(1).getReg(); |
| 58 | return true; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 59 | } else if (MI.getOpcode() == SP::FMOVS || MI.getOpcode() == SP::FpMOVD || |
| 60 | MI.getOpcode() == SP::FMOVD) { |
Chris Lattner | 1d6dc97 | 2004-07-25 06:19:04 +0000 | [diff] [blame] | 61 | SrcReg = MI.getOperand(1).getReg(); |
| 62 | DstReg = MI.getOperand(0).getReg(); |
| 63 | return true; |
| 64 | } |
| 65 | return false; |
| 66 | } |
Chris Lattner | 5ccc722 | 2006-02-03 06:44:54 +0000 | [diff] [blame] | 67 | |
| 68 | /// isLoadFromStackSlot - If the specified machine instruction is a direct |
| 69 | /// load from a stack slot, return the virtual or physical register number of |
| 70 | /// the destination along with the FrameIndex of the loaded stack slot. If |
| 71 | /// not, return 0. This predicate must return 0 if the instruction has |
| 72 | /// any side effects other than loading from the stack slot. |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 73 | unsigned SparcInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 74 | int &FrameIndex) const { |
| 75 | if (MI->getOpcode() == SP::LDri || |
| 76 | MI->getOpcode() == SP::LDFri || |
| 77 | MI->getOpcode() == SP::LDDFri) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 78 | if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 79 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 80 | FrameIndex = MI->getOperand(1).getIndex(); |
Chris Lattner | 5ccc722 | 2006-02-03 06:44:54 +0000 | [diff] [blame] | 81 | return MI->getOperand(0).getReg(); |
| 82 | } |
| 83 | } |
| 84 | return 0; |
| 85 | } |
| 86 | |
| 87 | /// isStoreToStackSlot - If the specified machine instruction is a direct |
| 88 | /// store to a stack slot, return the virtual or physical register number of |
| 89 | /// the source reg along with the FrameIndex of the loaded stack slot. If |
| 90 | /// not, return 0. This predicate must return 0 if the instruction has |
| 91 | /// any side effects other than storing to the stack slot. |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 92 | unsigned SparcInstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 93 | int &FrameIndex) const { |
| 94 | if (MI->getOpcode() == SP::STri || |
| 95 | MI->getOpcode() == SP::STFri || |
| 96 | MI->getOpcode() == SP::STDFri) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 97 | if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 98 | MI->getOperand(1).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 99 | FrameIndex = MI->getOperand(0).getIndex(); |
Chris Lattner | 5ccc722 | 2006-02-03 06:44:54 +0000 | [diff] [blame] | 100 | return MI->getOperand(2).getReg(); |
| 101 | } |
| 102 | } |
| 103 | return 0; |
| 104 | } |
Chris Lattner | e87146a | 2006-10-24 16:39:19 +0000 | [diff] [blame] | 105 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 106 | unsigned |
| 107 | SparcInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB, |
| 108 | MachineBasicBlock *FBB, |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 109 | const SmallVectorImpl<MachineOperand> &Cond)const{ |
Chris Lattner | e87146a | 2006-10-24 16:39:19 +0000 | [diff] [blame] | 110 | // Can only insert uncond branches so far. |
| 111 | assert(Cond.empty() && !FBB && TBB && "Can only handle uncond branches!"); |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 112 | BuildMI(&MBB, get(SP::BA)).addMBB(TBB); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 113 | return 1; |
Rafael Espindola | 3d7d39a | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 114 | } |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 115 | |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 116 | bool SparcInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 117 | MachineBasicBlock::iterator I, |
| 118 | unsigned DestReg, unsigned SrcReg, |
| 119 | const TargetRegisterClass *DestRC, |
| 120 | const TargetRegisterClass *SrcRC) const { |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 121 | if (DestRC != SrcRC) { |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 122 | // Not yet supported! |
| 123 | return false; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 124 | } |
| 125 | |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 126 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 127 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 128 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 129 | if (DestRC == SP::IntRegsRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 130 | BuildMI(MBB, I, DL, get(SP::ORrr), DestReg).addReg(SP::G0).addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 131 | else if (DestRC == SP::FPRegsRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 132 | BuildMI(MBB, I, DL, get(SP::FMOVS), DestReg).addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 133 | else if (DestRC == SP::DFPRegsRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 134 | BuildMI(MBB, I, DL, get(Subtarget.isV9() ? SP::FMOVD : SP::FpMOVD),DestReg) |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 135 | .addReg(SrcReg); |
| 136 | else |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 137 | // Can't copy this register |
| 138 | return false; |
| 139 | |
| 140 | return true; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 141 | } |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 142 | |
| 143 | void SparcInstrInfo:: |
| 144 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 145 | unsigned SrcReg, bool isKill, int FI, |
| 146 | const TargetRegisterClass *RC) const { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 147 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 148 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 149 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 150 | // On the order of operands here: think "[FrameIdx + 0] = SrcReg". |
| 151 | if (RC == SP::IntRegsRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 152 | BuildMI(MBB, I, DL, get(SP::STri)).addFrameIndex(FI).addImm(0) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 153 | .addReg(SrcReg, false, false, isKill); |
| 154 | else if (RC == SP::FPRegsRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 155 | BuildMI(MBB, I, DL, get(SP::STFri)).addFrameIndex(FI).addImm(0) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 156 | .addReg(SrcReg, false, false, isKill); |
| 157 | else if (RC == SP::DFPRegsRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 158 | BuildMI(MBB, I, DL, get(SP::STDFri)).addFrameIndex(FI).addImm(0) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 159 | .addReg(SrcReg, false, false, isKill); |
| 160 | else |
| 161 | assert(0 && "Can't store this register to stack slot"); |
| 162 | } |
| 163 | |
| 164 | void SparcInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 165 | bool isKill, |
| 166 | SmallVectorImpl<MachineOperand> &Addr, |
| 167 | const TargetRegisterClass *RC, |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 168 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 169 | unsigned Opc = 0; |
| 170 | if (RC == SP::IntRegsRegisterClass) |
| 171 | Opc = SP::STri; |
| 172 | else if (RC == SP::FPRegsRegisterClass) |
| 173 | Opc = SP::STFri; |
| 174 | else if (RC == SP::DFPRegsRegisterClass) |
| 175 | Opc = SP::STDFri; |
| 176 | else |
| 177 | assert(0 && "Can't load this register"); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 178 | MachineInstrBuilder MIB = BuildMI(MF, get(Opc)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 179 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) { |
| 180 | MachineOperand &MO = Addr[i]; |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 181 | if (MO.isReg()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 182 | MIB.addReg(MO.getReg()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 183 | else if (MO.isImm()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 184 | MIB.addImm(MO.getImm()); |
| 185 | else { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 186 | assert(MO.isFI()); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 187 | MIB.addFrameIndex(MO.getIndex()); |
| 188 | } |
| 189 | } |
| 190 | MIB.addReg(SrcReg, false, false, isKill); |
| 191 | NewMIs.push_back(MIB); |
| 192 | return; |
| 193 | } |
| 194 | |
| 195 | void SparcInstrInfo:: |
| 196 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 197 | unsigned DestReg, int FI, |
| 198 | const TargetRegisterClass *RC) const { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 199 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 200 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 201 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 202 | if (RC == SP::IntRegsRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 203 | BuildMI(MBB, I, DL, get(SP::LDri), DestReg).addFrameIndex(FI).addImm(0); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 204 | else if (RC == SP::FPRegsRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 205 | BuildMI(MBB, I, DL, get(SP::LDFri), DestReg).addFrameIndex(FI).addImm(0); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 206 | else if (RC == SP::DFPRegsRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 207 | BuildMI(MBB, I, DL, get(SP::LDDFri), DestReg).addFrameIndex(FI).addImm(0); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 208 | else |
| 209 | assert(0 && "Can't load this register from stack slot"); |
| 210 | } |
| 211 | |
| 212 | void SparcInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 213 | SmallVectorImpl<MachineOperand> &Addr, |
| 214 | const TargetRegisterClass *RC, |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 215 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 216 | unsigned Opc = 0; |
| 217 | if (RC == SP::IntRegsRegisterClass) |
| 218 | Opc = SP::LDri; |
| 219 | else if (RC == SP::FPRegsRegisterClass) |
| 220 | Opc = SP::LDFri; |
| 221 | else if (RC == SP::DFPRegsRegisterClass) |
| 222 | Opc = SP::LDDFri; |
| 223 | else |
| 224 | assert(0 && "Can't load this register"); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 225 | MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 226 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) { |
| 227 | MachineOperand &MO = Addr[i]; |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 228 | if (MO.isReg()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 229 | MIB.addReg(MO.getReg()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 230 | else if (MO.isImm()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 231 | MIB.addImm(MO.getImm()); |
| 232 | else { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 233 | assert(MO.isFI()); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 234 | MIB.addFrameIndex(MO.getIndex()); |
| 235 | } |
| 236 | } |
| 237 | NewMIs.push_back(MIB); |
| 238 | return; |
| 239 | } |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 240 | |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 241 | MachineInstr *SparcInstrInfo::foldMemoryOperandImpl(MachineFunction &MF, |
| 242 | MachineInstr* MI, |
Dan Gohman | 8e8b8a2 | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 243 | const SmallVectorImpl<unsigned> &Ops, |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 244 | int FI) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 245 | if (Ops.size() != 1) return NULL; |
| 246 | |
| 247 | unsigned OpNum = Ops[0]; |
| 248 | bool isFloat = false; |
| 249 | MachineInstr *NewMI = NULL; |
| 250 | switch (MI->getOpcode()) { |
| 251 | case SP::ORrr: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 252 | if (MI->getOperand(1).isReg() && MI->getOperand(1).getReg() == SP::G0&& |
| 253 | MI->getOperand(0).isReg() && MI->getOperand(2).isReg()) { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 254 | if (OpNum == 0) // COPY -> STORE |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 255 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(SP::STri)) |
| 256 | .addFrameIndex(FI) |
| 257 | .addImm(0) |
| 258 | .addReg(MI->getOperand(2).getReg()); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 259 | else // COPY -> LOAD |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 260 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(SP::LDri), |
| 261 | MI->getOperand(0).getReg()) |
| 262 | .addFrameIndex(FI) |
| 263 | .addImm(0); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 264 | } |
| 265 | break; |
| 266 | case SP::FMOVS: |
| 267 | isFloat = true; |
| 268 | // FALLTHROUGH |
| 269 | case SP::FMOVD: |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 270 | if (OpNum == 0) { // COPY -> STORE |
| 271 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 272 | bool isKill = MI->getOperand(1).isKill(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 273 | NewMI = BuildMI(MF, MI->getDebugLoc(), |
| 274 | get(isFloat ? SP::STFri : SP::STDFri)) |
| 275 | .addFrameIndex(FI) |
| 276 | .addImm(0) |
| 277 | .addReg(SrcReg, false, false, isKill); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 278 | } else { // COPY -> LOAD |
| 279 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 280 | bool isDead = MI->getOperand(0).isDead(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame^] | 281 | NewMI = BuildMI(MF, MI->getDebugLoc(), |
| 282 | get(isFloat ? SP::LDFri : SP::LDDFri)) |
| 283 | .addReg(DstReg, true, false, false, isDead) |
| 284 | .addFrameIndex(FI) |
| 285 | .addImm(0); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 286 | } |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 287 | break; |
| 288 | } |
| 289 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 290 | return NewMI; |
Duncan Sands | 9c5525f | 2008-01-07 19:13:36 +0000 | [diff] [blame] | 291 | } |