Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 1 | //===- SPUInstrInfo.cpp - Cell SPU Instruction Information ----------------===// |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Cell SPU implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "SPURegisterNames.h" |
| 15 | #include "SPUInstrInfo.h" |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 16 | #include "SPUInstrBuilder.h" |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 17 | #include "SPUTargetMachine.h" |
| 18 | #include "SPUGenInstrInfo.inc" |
| 19 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 20 | #include <iostream> |
| 21 | |
| 22 | using namespace llvm; |
| 23 | |
| 24 | SPUInstrInfo::SPUInstrInfo(SPUTargetMachine &tm) |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 25 | : TargetInstrInfoImpl(SPUInsts, sizeof(SPUInsts)/sizeof(SPUInsts[0])), |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 26 | TM(tm), |
| 27 | RI(*TM.getSubtargetImpl(), *this) |
| 28 | { |
| 29 | /* NOP */ |
| 30 | } |
| 31 | |
| 32 | /// getPointerRegClass - Return the register class to use to hold pointers. |
| 33 | /// This is used for addressing modes. |
| 34 | const TargetRegisterClass * |
| 35 | SPUInstrInfo::getPointerRegClass() const |
| 36 | { |
| 37 | return &SPU::R32CRegClass; |
| 38 | } |
| 39 | |
| 40 | bool |
| 41 | SPUInstrInfo::isMoveInstr(const MachineInstr& MI, |
| 42 | unsigned& sourceReg, |
| 43 | unsigned& destReg) const { |
| 44 | // Primarily, ORI and OR are generated by copyRegToReg. But, there are other |
| 45 | // cases where we can safely say that what's being done is really a move |
| 46 | // (see how PowerPC does this -- it's the model for this code too.) |
| 47 | switch (MI.getOpcode()) { |
| 48 | default: |
| 49 | break; |
| 50 | case SPU::ORIv4i32: |
| 51 | case SPU::ORIr32: |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 52 | case SPU::ORIr64: |
| 53 | case SPU::ORHIv8i16: |
| 54 | case SPU::ORHIr16: |
Scott Michel | 504c369 | 2007-12-17 22:32:34 +0000 | [diff] [blame] | 55 | case SPU::ORHI1To2: |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 56 | case SPU::ORBIv16i8: |
Scott Michel | 504c369 | 2007-12-17 22:32:34 +0000 | [diff] [blame] | 57 | case SPU::ORBIr8: |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 58 | case SPU::ORI2To4: |
Scott Michel | 504c369 | 2007-12-17 22:32:34 +0000 | [diff] [blame] | 59 | case SPU::ORI1To4: |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 60 | case SPU::AHIvec: |
| 61 | case SPU::AHIr16: |
| 62 | case SPU::AIvec: |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 63 | assert(MI.getNumOperands() == 3 && |
| 64 | MI.getOperand(0).isRegister() && |
| 65 | MI.getOperand(1).isRegister() && |
| 66 | MI.getOperand(2).isImmediate() && |
| 67 | "invalid SPU ORI/ORHI/ORBI/AHI/AI/SFI/SFHI instruction!"); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 68 | if (MI.getOperand(2).getImm() == 0) { |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 69 | sourceReg = MI.getOperand(1).getReg(); |
| 70 | destReg = MI.getOperand(0).getReg(); |
| 71 | return true; |
| 72 | } |
| 73 | break; |
Scott Michel | 9999e68 | 2007-12-19 07:35:06 +0000 | [diff] [blame] | 74 | case SPU::AIr32: |
| 75 | assert(MI.getNumOperands() == 3 && |
| 76 | "wrong number of operands to AIr32"); |
| 77 | if (MI.getOperand(0).isRegister() && |
| 78 | (MI.getOperand(1).isRegister() || |
| 79 | MI.getOperand(1).isFrameIndex()) && |
| 80 | (MI.getOperand(2).isImmediate() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 81 | MI.getOperand(2).getImm() == 0)) { |
Scott Michel | 9999e68 | 2007-12-19 07:35:06 +0000 | [diff] [blame] | 82 | sourceReg = MI.getOperand(1).getReg(); |
| 83 | destReg = MI.getOperand(0).getReg(); |
| 84 | return true; |
| 85 | } |
| 86 | break; |
Scott Michel | 170783a | 2007-12-19 20:15:47 +0000 | [diff] [blame] | 87 | case SPU::ORv16i8_i8: |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 88 | case SPU::ORv8i16_i16: |
| 89 | case SPU::ORv4i32_i32: |
| 90 | case SPU::ORv2i64_i64: |
| 91 | case SPU::ORv4f32_f32: |
| 92 | case SPU::ORv2f64_f64: |
Scott Michel | 170783a | 2007-12-19 20:15:47 +0000 | [diff] [blame] | 93 | case SPU::ORi8_v16i8: |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 94 | case SPU::ORi16_v8i16: |
| 95 | case SPU::ORi32_v4i32: |
| 96 | case SPU::ORi64_v2i64: |
| 97 | case SPU::ORf32_v4f32: |
| 98 | case SPU::ORf64_v2f64: |
| 99 | case SPU::ORv16i8: |
| 100 | case SPU::ORv8i16: |
| 101 | case SPU::ORv4i32: |
| 102 | case SPU::ORr32: |
| 103 | case SPU::ORr64: |
Scott Michel | 86c041f | 2007-12-20 00:44:13 +0000 | [diff] [blame] | 104 | case SPU::ORf32: |
| 105 | case SPU::ORf64: |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 106 | case SPU::ORgprc: |
| 107 | assert(MI.getNumOperands() == 3 && |
| 108 | MI.getOperand(0).isRegister() && |
| 109 | MI.getOperand(1).isRegister() && |
| 110 | MI.getOperand(2).isRegister() && |
| 111 | "invalid SPU OR(vec|r32|r64|gprc) instruction!"); |
| 112 | if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) { |
| 113 | sourceReg = MI.getOperand(1).getReg(); |
| 114 | destReg = MI.getOperand(0).getReg(); |
| 115 | return true; |
| 116 | } |
| 117 | break; |
| 118 | } |
| 119 | |
| 120 | return false; |
| 121 | } |
| 122 | |
| 123 | unsigned |
| 124 | SPUInstrInfo::isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const { |
| 125 | switch (MI->getOpcode()) { |
| 126 | default: break; |
| 127 | case SPU::LQDv16i8: |
| 128 | case SPU::LQDv8i16: |
| 129 | case SPU::LQDv4i32: |
| 130 | case SPU::LQDv4f32: |
| 131 | case SPU::LQDv2f64: |
| 132 | case SPU::LQDr128: |
| 133 | case SPU::LQDr64: |
| 134 | case SPU::LQDr32: |
| 135 | case SPU::LQDr16: |
| 136 | case SPU::LQXv4i32: |
| 137 | case SPU::LQXr128: |
| 138 | case SPU::LQXr64: |
| 139 | case SPU::LQXr32: |
| 140 | case SPU::LQXr16: |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 141 | if (MI->getOperand(1).isImmediate() && !MI->getOperand(1).getImm() && |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 142 | MI->getOperand(2).isFrameIndex()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 143 | FrameIndex = MI->getOperand(2).getIndex(); |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 144 | return MI->getOperand(0).getReg(); |
| 145 | } |
| 146 | break; |
| 147 | } |
| 148 | return 0; |
| 149 | } |
| 150 | |
| 151 | unsigned |
| 152 | SPUInstrInfo::isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const { |
| 153 | switch (MI->getOpcode()) { |
| 154 | default: break; |
| 155 | case SPU::STQDv16i8: |
| 156 | case SPU::STQDv8i16: |
| 157 | case SPU::STQDv4i32: |
| 158 | case SPU::STQDv4f32: |
| 159 | case SPU::STQDv2f64: |
| 160 | case SPU::STQDr128: |
| 161 | case SPU::STQDr64: |
| 162 | case SPU::STQDr32: |
| 163 | case SPU::STQDr16: |
| 164 | // case SPU::STQDr8: |
| 165 | case SPU::STQXv16i8: |
| 166 | case SPU::STQXv8i16: |
| 167 | case SPU::STQXv4i32: |
| 168 | case SPU::STQXv4f32: |
| 169 | case SPU::STQXv2f64: |
| 170 | case SPU::STQXr128: |
| 171 | case SPU::STQXr64: |
| 172 | case SPU::STQXr32: |
| 173 | case SPU::STQXr16: |
| 174 | // case SPU::STQXr8: |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 175 | if (MI->getOperand(1).isImmediate() && !MI->getOperand(1).getImm() && |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 176 | MI->getOperand(2).isFrameIndex()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 177 | FrameIndex = MI->getOperand(2).getIndex(); |
Scott Michel | 6637752 | 2007-12-04 22:35:58 +0000 | [diff] [blame] | 178 | return MI->getOperand(0).getReg(); |
| 179 | } |
| 180 | break; |
| 181 | } |
| 182 | return 0; |
| 183 | } |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 184 | |
| 185 | void SPUInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
| 186 | MachineBasicBlock::iterator MI, |
| 187 | unsigned DestReg, unsigned SrcReg, |
| 188 | const TargetRegisterClass *DestRC, |
| 189 | const TargetRegisterClass *SrcRC) const |
| 190 | { |
| 191 | if (DestRC != SrcRC) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 192 | cerr << "SPUInstrInfo::copyRegToReg(): DestRC != SrcRC not supported!\n"; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 193 | abort(); |
| 194 | } |
| 195 | |
| 196 | if (DestRC == SPU::R8CRegisterClass) { |
| 197 | BuildMI(MBB, MI, get(SPU::ORBIr8), DestReg).addReg(SrcReg).addImm(0); |
| 198 | } else if (DestRC == SPU::R16CRegisterClass) { |
| 199 | BuildMI(MBB, MI, get(SPU::ORHIr16), DestReg).addReg(SrcReg).addImm(0); |
| 200 | } else if (DestRC == SPU::R32CRegisterClass) { |
| 201 | BuildMI(MBB, MI, get(SPU::ORIr32), DestReg).addReg(SrcReg).addImm(0); |
| 202 | } else if (DestRC == SPU::R32FPRegisterClass) { |
| 203 | BuildMI(MBB, MI, get(SPU::ORf32), DestReg).addReg(SrcReg) |
| 204 | .addReg(SrcReg); |
| 205 | } else if (DestRC == SPU::R64CRegisterClass) { |
| 206 | BuildMI(MBB, MI, get(SPU::ORIr64), DestReg).addReg(SrcReg).addImm(0); |
| 207 | } else if (DestRC == SPU::R64FPRegisterClass) { |
| 208 | BuildMI(MBB, MI, get(SPU::ORf64), DestReg).addReg(SrcReg) |
| 209 | .addReg(SrcReg); |
| 210 | } else if (DestRC == SPU::GPRCRegisterClass) { |
| 211 | BuildMI(MBB, MI, get(SPU::ORgprc), DestReg).addReg(SrcReg) |
| 212 | .addReg(SrcReg); |
| 213 | } else if (DestRC == SPU::VECREGRegisterClass) { |
| 214 | BuildMI(MBB, MI, get(SPU::ORv4i32), DestReg).addReg(SrcReg) |
| 215 | .addReg(SrcReg); |
| 216 | } else { |
| 217 | std::cerr << "Attempt to copy unknown/unsupported register class!\n"; |
| 218 | abort(); |
| 219 | } |
| 220 | } |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 221 | |
| 222 | void |
| 223 | SPUInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, |
| 224 | MachineBasicBlock::iterator MI, |
| 225 | unsigned SrcReg, bool isKill, int FrameIdx, |
| 226 | const TargetRegisterClass *RC) const |
| 227 | { |
Chris Lattner | cc8cd0c | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 228 | unsigned opc; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 229 | if (RC == SPU::GPRCRegisterClass) { |
| 230 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 231 | ? SPU::STQDr128 |
| 232 | : SPU::STQXr128; |
| 233 | } else if (RC == SPU::R64CRegisterClass) { |
| 234 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 235 | ? SPU::STQDr64 |
| 236 | : SPU::STQXr64; |
| 237 | } else if (RC == SPU::R64FPRegisterClass) { |
| 238 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 239 | ? SPU::STQDr64 |
| 240 | : SPU::STQXr64; |
| 241 | } else if (RC == SPU::R32CRegisterClass) { |
| 242 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 243 | ? SPU::STQDr32 |
| 244 | : SPU::STQXr32; |
| 245 | } else if (RC == SPU::R32FPRegisterClass) { |
| 246 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 247 | ? SPU::STQDr32 |
| 248 | : SPU::STQXr32; |
| 249 | } else if (RC == SPU::R16CRegisterClass) { |
| 250 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) ? |
| 251 | SPU::STQDr16 |
| 252 | : SPU::STQXr16; |
| 253 | } else { |
| 254 | assert(0 && "Unknown regclass!"); |
| 255 | abort(); |
| 256 | } |
| 257 | |
| 258 | addFrameReference(BuildMI(MBB, MI, get(opc)) |
| 259 | .addReg(SrcReg, false, false, isKill), FrameIdx); |
| 260 | } |
| 261 | |
| 262 | void SPUInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
| 263 | bool isKill, |
| 264 | SmallVectorImpl<MachineOperand> &Addr, |
| 265 | const TargetRegisterClass *RC, |
| 266 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 267 | cerr << "storeRegToAddr() invoked!\n"; |
| 268 | abort(); |
| 269 | |
| 270 | if (Addr[0].isFrameIndex()) { |
| 271 | /* do what storeRegToStackSlot does here */ |
| 272 | } else { |
| 273 | unsigned Opc = 0; |
| 274 | if (RC == SPU::GPRCRegisterClass) { |
| 275 | /* Opc = PPC::STW; */ |
| 276 | } else if (RC == SPU::R16CRegisterClass) { |
| 277 | /* Opc = PPC::STD; */ |
| 278 | } else if (RC == SPU::R32CRegisterClass) { |
| 279 | /* Opc = PPC::STFD; */ |
| 280 | } else if (RC == SPU::R32FPRegisterClass) { |
| 281 | /* Opc = PPC::STFD; */ |
| 282 | } else if (RC == SPU::R64FPRegisterClass) { |
| 283 | /* Opc = PPC::STFS; */ |
| 284 | } else if (RC == SPU::VECREGRegisterClass) { |
| 285 | /* Opc = PPC::STVX; */ |
| 286 | } else { |
| 287 | assert(0 && "Unknown regclass!"); |
| 288 | abort(); |
| 289 | } |
| 290 | MachineInstrBuilder MIB = BuildMI(get(Opc)) |
| 291 | .addReg(SrcReg, false, false, isKill); |
| 292 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) { |
| 293 | MachineOperand &MO = Addr[i]; |
| 294 | if (MO.isRegister()) |
| 295 | MIB.addReg(MO.getReg()); |
| 296 | else if (MO.isImmediate()) |
| 297 | MIB.addImm(MO.getImm()); |
| 298 | else |
| 299 | MIB.addFrameIndex(MO.getIndex()); |
| 300 | } |
| 301 | NewMIs.push_back(MIB); |
| 302 | } |
| 303 | } |
| 304 | |
| 305 | void |
| 306 | SPUInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 307 | MachineBasicBlock::iterator MI, |
| 308 | unsigned DestReg, int FrameIdx, |
| 309 | const TargetRegisterClass *RC) const |
| 310 | { |
Chris Lattner | cc8cd0c | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 311 | unsigned opc; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 312 | if (RC == SPU::GPRCRegisterClass) { |
| 313 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 314 | ? SPU::LQDr128 |
| 315 | : SPU::LQXr128; |
| 316 | } else if (RC == SPU::R64CRegisterClass) { |
| 317 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 318 | ? SPU::LQDr64 |
| 319 | : SPU::LQXr64; |
| 320 | } else if (RC == SPU::R64FPRegisterClass) { |
| 321 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 322 | ? SPU::LQDr64 |
| 323 | : SPU::LQXr64; |
| 324 | } else if (RC == SPU::R32CRegisterClass) { |
| 325 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 326 | ? SPU::LQDr32 |
| 327 | : SPU::LQXr32; |
| 328 | } else if (RC == SPU::R32FPRegisterClass) { |
| 329 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 330 | ? SPU::LQDr32 |
| 331 | : SPU::LQXr32; |
| 332 | } else if (RC == SPU::R16CRegisterClass) { |
| 333 | opc = (FrameIdx < SPUFrameInfo::maxFrameOffset()) |
| 334 | ? SPU::LQDr16 |
| 335 | : SPU::LQXr16; |
| 336 | } else { |
| 337 | assert(0 && "Unknown regclass in loadRegFromStackSlot!"); |
| 338 | abort(); |
| 339 | } |
| 340 | |
| 341 | addFrameReference(BuildMI(MBB, MI, get(opc)).addReg(DestReg), FrameIdx); |
| 342 | } |
| 343 | |
| 344 | /*! |
| 345 | \note We are really pessimistic here about what kind of a load we're doing. |
| 346 | */ |
| 347 | void SPUInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 348 | SmallVectorImpl<MachineOperand> &Addr, |
| 349 | const TargetRegisterClass *RC, |
| 350 | SmallVectorImpl<MachineInstr*> &NewMIs) |
| 351 | const { |
| 352 | cerr << "loadRegToAddr() invoked!\n"; |
| 353 | abort(); |
| 354 | |
| 355 | if (Addr[0].isFrameIndex()) { |
| 356 | /* do what loadRegFromStackSlot does here... */ |
| 357 | } else { |
| 358 | unsigned Opc = 0; |
| 359 | if (RC == SPU::R8CRegisterClass) { |
| 360 | /* do brilliance here */ |
| 361 | } else if (RC == SPU::R16CRegisterClass) { |
| 362 | /* Opc = PPC::LWZ; */ |
| 363 | } else if (RC == SPU::R32CRegisterClass) { |
| 364 | /* Opc = PPC::LD; */ |
| 365 | } else if (RC == SPU::R32FPRegisterClass) { |
| 366 | /* Opc = PPC::LFD; */ |
| 367 | } else if (RC == SPU::R64FPRegisterClass) { |
| 368 | /* Opc = PPC::LFS; */ |
| 369 | } else if (RC == SPU::VECREGRegisterClass) { |
| 370 | /* Opc = PPC::LVX; */ |
| 371 | } else if (RC == SPU::GPRCRegisterClass) { |
| 372 | /* Opc = something else! */ |
| 373 | } else { |
| 374 | assert(0 && "Unknown regclass!"); |
| 375 | abort(); |
| 376 | } |
| 377 | MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg); |
| 378 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) { |
| 379 | MachineOperand &MO = Addr[i]; |
| 380 | if (MO.isRegister()) |
| 381 | MIB.addReg(MO.getReg()); |
| 382 | else if (MO.isImmediate()) |
| 383 | MIB.addImm(MO.getImm()); |
| 384 | else |
| 385 | MIB.addFrameIndex(MO.getIndex()); |
| 386 | } |
| 387 | NewMIs.push_back(MIB); |
| 388 | } |
| 389 | } |
| 390 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 391 | /// foldMemoryOperand - SPU, like PPC, can only fold spills into |
| 392 | /// copy instructions, turning them into load/store instructions. |
| 393 | MachineInstr * |
Evan Cheng | 5fd79d0 | 2008-02-08 21:20:40 +0000 | [diff] [blame^] | 394 | SPUInstrInfo::foldMemoryOperand(MachineFunction &MF, |
| 395 | MachineInstr *MI, |
| 396 | SmallVectorImpl<unsigned> &Ops, |
| 397 | int FrameIndex) const |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 398 | { |
| 399 | #if SOMEDAY_SCOTT_LOOKS_AT_ME_AGAIN |
| 400 | if (Ops.size() != 1) return NULL; |
| 401 | |
| 402 | unsigned OpNum = Ops[0]; |
| 403 | unsigned Opc = MI->getOpcode(); |
| 404 | MachineInstr *NewMI = 0; |
| 405 | |
| 406 | if ((Opc == SPU::ORr32 |
| 407 | || Opc == SPU::ORv4i32) |
| 408 | && MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) { |
| 409 | if (OpNum == 0) { // move -> store |
| 410 | unsigned InReg = MI->getOperand(1).getReg(); |
| 411 | if (FrameIndex < SPUFrameInfo::maxFrameOffset()) { |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 412 | NewMI = addFrameReference(BuildMI(TII.get(SPU::STQDr32)).addReg(InReg), |
| 413 | FrameIndex); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 414 | } |
| 415 | } else { // move -> load |
| 416 | unsigned OutReg = MI->getOperand(0).getReg(); |
| 417 | Opc = (FrameIndex < SPUFrameInfo::maxFrameOffset()) ? SPU::STQDr32 : SPU::STQXr32; |
| 418 | NewMI = addFrameReference(BuildMI(TII.get(Opc), OutReg), FrameIndex); |
| 419 | } |
| 420 | } |
| 421 | |
| 422 | if (NewMI) |
| 423 | NewMI->copyKillDeadInfo(MI); |
| 424 | |
| 425 | return NewMI; |
| 426 | #else |
| 427 | return 0; |
| 428 | #endif |
| 429 | } |
| 430 | |