blob: 0eb0a4463e45e67545f8a25e0fb4bfd83891850d [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMSUBTARGET_H
15#define ARMSUBTARGET_H
16
Evan Cheng94ca42f2011-07-07 00:08:19 +000017#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "llvm/ADT/Triple.h"
Chandler Carrutha1514e22012-12-04 07:12:27 +000019#include "llvm/MC/MCInstrItineraries.h"
20#include "llvm/Target/TargetSubtargetInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include <string>
22
Evan Cheng94214702011-07-01 20:45:01 +000023#define GET_SUBTARGETINFO_HEADER
Evan Cheng385e9302011-07-01 22:36:09 +000024#include "ARMGenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026namespace llvm {
Evan Chenge4e4ed32009-08-28 23:18:09 +000027class GlobalValue;
Evan Cheng0ddff1b2011-07-07 07:07:08 +000028class StringRef;
Renato Golin3382a842013-03-21 18:47:47 +000029class TargetOptions;
Evan Chenga8e29892007-01-19 07:51:42 +000030
Evan Cheng94214702011-07-01 20:45:01 +000031class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Chenga8e29892007-01-19 07:51:42 +000032protected:
Evan Cheng3ef1c872010-09-10 01:29:16 +000033 enum ARMProcFamilyEnum {
Bernard Ogden0d1e2ae2013-10-14 13:17:07 +000034 Others, CortexA5, CortexA8, CortexA9, CortexA15, CortexR5, Swift, CortexA53, CortexA57
Evan Cheng3ef1c872010-09-10 01:29:16 +000035 };
Amara Emerson0f22c132013-09-23 14:26:15 +000036 enum ARMProcClassEnum {
37 None, AClass, RClass, MClass
38 };
Evan Cheng3ef1c872010-09-10 01:29:16 +000039
Evan Cheng3ef1c872010-09-10 01:29:16 +000040 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
41 ARMProcFamilyEnum ARMProcFamily;
42
Amara Emerson0f22c132013-09-23 14:26:15 +000043 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
44 ARMProcClassEnum ARMProcClass;
45
Joey Gouly849eedc2013-06-26 16:58:26 +000046 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Tim Northovercf3e4cb2013-10-07 11:10:47 +000047 /// HasV6Ops, HasV6MOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng39dfb0f2011-07-07 03:55:05 +000048 /// Specify whether target support specific ARM ISA variants.
49 bool HasV4TOps;
50 bool HasV5TOps;
51 bool HasV5TEOps;
52 bool HasV6Ops;
Tim Northovercf3e4cb2013-10-07 11:10:47 +000053 bool HasV6MOps;
Evan Cheng39dfb0f2011-07-07 03:55:05 +000054 bool HasV6T2Ops;
55 bool HasV7Ops;
Joey Gouly849eedc2013-06-26 16:58:26 +000056 bool HasV8Ops;
Evan Cheng39dfb0f2011-07-07 03:55:05 +000057
Joey Gouly2a9af9f2013-09-13 13:46:57 +000058 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +000059 /// floating point ISAs are supported.
Evan Cheng39dfb0f2011-07-07 03:55:05 +000060 bool HasVFPv2;
61 bool HasVFPv3;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +000062 bool HasVFPv4;
Joey Gouly2a9af9f2013-09-13 13:46:57 +000063 bool HasFPARMv8;
Evan Cheng39dfb0f2011-07-07 03:55:05 +000064 bool HasNEON;
Evan Chenga8e29892007-01-19 07:51:42 +000065
David Goodwin1f0e4042009-08-05 16:01:19 +000066 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
67 /// specified. Use the method useNEONForSinglePrecisionFP() to
68 /// determine if NEON should actually be used.
David Goodwin42a83f22009-08-04 17:53:06 +000069 bool UseNEONForSinglePrecisionFP;
70
Bob Wilsoneb1641d2012-09-29 21:43:49 +000071 /// UseMulOps - True if non-microcoded fused integer multiply-add and
72 /// multiply-subtract instructions should be used.
73 bool UseMulOps;
74
Evan Cheng48575f62010-12-05 22:04:16 +000075 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
76 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
77 bool SlowFPVMLx;
Jim Grosbach26767372010-03-24 22:31:46 +000078
Evan Cheng463d3582011-03-31 19:38:48 +000079 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
80 /// forwarding to allow mul + mla being issued back to back.
81 bool HasVMLxForwarding;
82
Evan Cheng7a415992010-07-13 19:21:50 +000083 /// SlowFPBrcc - True if floating point compare + branch is slow.
84 bool SlowFPBrcc;
85
Evan Cheng4761a8d2011-07-07 19:09:06 +000086 /// InThumbMode - True if compiling for Thumb, false for ARM.
Evan Cheng963b03c2011-07-07 19:05:12 +000087 bool InThumbMode;
Anton Korobeynikov70459be2009-06-01 20:00:48 +000088
Evan Cheng94ca42f2011-07-07 00:08:19 +000089 /// HasThumb2 - True if Thumb2 instructions are supported.
90 bool HasThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Evan Cheng7b4d3112010-08-11 07:17:46 +000092 /// NoARM - True if subtarget does not support ARM mode execution.
93 bool NoARM;
94
David Goodwin0dad89f2009-09-30 00:10:16 +000095 /// PostRAScheduler - True if using post-register-allocation scheduler.
96 bool PostRAScheduler;
97
Evan Chenga8e29892007-01-19 07:51:42 +000098 /// IsR9Reserved - True if R9 is a not available as general purpose register.
99 bool IsR9Reserved;
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000100
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000101 /// UseMovt - True if MOVT / MOVW pairs are used for materialization of 32-bit
102 /// imms (including global addresses).
103 bool UseMovt;
104
Bob Wilson6d2f9ce2011-10-07 17:17:49 +0000105 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
106 /// must be able to synthesize call stubs for interworking between ARM and
107 /// Thumb.
108 bool SupportsTailCall;
109
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000110 /// HasFP16 - True if subtarget supports half-precision FP (We support VFP+HF
111 /// only so far)
112 bool HasFP16;
113
Bob Wilson77f42b52010-10-12 16:22:47 +0000114 /// HasD16 - True if subtarget is limited to 16 double precision
115 /// FP registers for VFPv3.
116 bool HasD16;
117
Jim Grosbach29402132010-05-05 23:44:43 +0000118 /// HasHardwareDivide - True if subtarget supports [su]div
119 bool HasHardwareDivide;
120
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000121 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
122 bool HasHardwareDivideInARM;
123
Jim Grosbach29402132010-05-05 23:44:43 +0000124 /// HasT2ExtractPack - True if subtarget supports thumb2 extract/pack
125 /// instructions.
126 bool HasT2ExtractPack;
127
Evan Cheng11db0682010-08-11 06:22:01 +0000128 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
129 /// instructions.
130 bool HasDataBarrier;
131
Evan Chenge44be632010-08-09 18:35:19 +0000132 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
133 /// over 16-bit ones.
134 bool Pref32BitThumb;
135
Bob Wilson5dde8932011-04-19 18:11:49 +0000136 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
137 /// that partially update CPSR and add false dependency on the previous
138 /// CPSR setting instruction.
139 bool AvoidCPSRPartialUpdate;
140
Evan Cheng139e4072012-12-20 19:59:30 +0000141 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
142 /// movs with shifter operand (i.e. asr, lsl, lsr).
143 bool AvoidMOVsShifterOperand;
144
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000145 /// HasRAS - Some processors perform return stack prediction. CodeGen should
146 /// avoid issue "normal" call instructions to callees which do not return.
147 bool HasRAS;
148
Evan Chengdfed19f2010-11-03 06:34:55 +0000149 /// HasMPExtension - True if the subtarget supports Multiprocessing
150 /// extension (ARMv7 only).
151 bool HasMPExtension;
152
Bradley Smith6186de52013-11-01 13:27:35 +0000153 /// HasVirtualization - True if the subtarget supports the Virtualization
154 /// extension.
155 bool HasVirtualization;
156
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000157 /// FPOnlySP - If true, the floating point unit only supports single
158 /// precision.
159 bool FPOnlySP;
160
Tim Northoverb94a3532013-05-23 19:11:14 +0000161 /// If true, the processor supports the Performance Monitor Extensions. These
162 /// include a generic cycle-counter as well as more fine-grained (often
163 /// implementation-specific) events.
164 bool HasPerfMon;
165
Tim Northover8c9e52a2013-04-10 12:08:35 +0000166 /// HasTrustZone - if true, processor supports TrustZone security extensions
167 bool HasTrustZone;
168
Amara Emerson5df37da2013-09-19 11:59:01 +0000169 /// HasCrypto - if true, processor supports Cryptography extensions
170 bool HasCrypto;
171
Bernard Ogden47c6d172013-10-29 09:47:35 +0000172 /// HasCRC - if true, processor supports CRC instructions
173 bool HasCRC;
174
Bob Wilson02aba732010-09-28 04:09:35 +0000175 /// AllowsUnalignedMem - If true, the subtarget allows unaligned memory
176 /// accesses for some types. For details, see
177 /// ARMTargetLowering::allowsUnalignedMemoryAccesses().
178 bool AllowsUnalignedMem;
179
Jim Grosbacha7603982011-07-01 21:12:19 +0000180 /// Thumb2DSP - If true, the subtarget supports the v7 DSP (saturating arith
181 /// and such) instructions in Thumb2 code.
182 bool Thumb2DSP;
183
Eli Bendersky0f156af2013-01-30 16:30:19 +0000184 /// NaCl TRAP instruction is generated instead of the regular TRAP.
185 bool UseNaClTrap;
186
Renato Golin3382a842013-03-21 18:47:47 +0000187 /// Target machine allowed unsafe FP math (such as use of NEON fp)
188 bool UnsafeFPMath;
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190 /// stackAlignment - The minimum alignment known to hold of the stack frame on
191 /// entry to the function and which must be maintained by every function.
192 unsigned stackAlignment;
193
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000194 /// CPUString - String name of used CPU.
195 std::string CPUString;
196
Evan Chengb72d2a92011-01-11 21:46:47 +0000197 /// TargetTriple - What processor and OS we're targeting.
198 Triple TargetTriple;
199
Andrew Trickd43b5c92012-08-08 02:44:16 +0000200 /// SchedModel - Processor specific instruction costs.
201 const MCSchedModel *SchedModel;
202
Evan Cheng8557c2b2009-06-19 01:51:50 +0000203 /// Selected instruction itineraries (one entry per itinerary class.)
204 InstrItineraryData InstrItins;
Jim Grosbach764ab522009-08-11 15:33:49 +0000205
Renato Golin3382a842013-03-21 18:47:47 +0000206 /// Options passed via command line that could influence the target
207 const TargetOptions &Options;
208
Evan Chenga8e29892007-01-19 07:51:42 +0000209 public:
Evan Cheng1a3771e2007-01-19 19:22:40 +0000210 enum {
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000211 ARM_ABI_APCS,
212 ARM_ABI_AAPCS // ARM EABI
213 } TargetABI;
214
Evan Chenga8e29892007-01-19 07:51:42 +0000215 /// This constructor initializes the data members to match that
Daniel Dunbar3be03402009-08-02 22:11:08 +0000216 /// of the specified triple.
Evan Chenga8e29892007-01-19 07:51:42 +0000217 ///
Evan Cheng276365d2011-06-30 01:53:36 +0000218 ARMSubtarget(const std::string &TT, const std::string &CPU,
Renato Golin3382a842013-03-21 18:47:47 +0000219 const std::string &FS, const TargetOptions &Options);
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Dan Gohman707e0182008-04-12 04:36:06 +0000221 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
222 /// that still makes it profitable to inline the call.
Rafael Espindolae0703c82007-10-31 14:39:58 +0000223 unsigned getMaxInlineSizeThreshold() const {
Bob Wilson4d6113e2010-03-11 00:20:49 +0000224 // FIXME: For now, we don't lower memcpy's to loads / stores for Thumb1.
225 // Change this once Thumb1 ldmia / stmia support is added.
226 return isThumb1Only() ? 0 : 64;
Rafael Espindolae0703c82007-10-31 14:39:58 +0000227 }
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000228 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Chenga8e29892007-01-19 07:51:42 +0000229 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng0ddff1b2011-07-07 07:07:08 +0000230 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Chenga8e29892007-01-19 07:51:42 +0000231
Renato Golinb26f98f2013-02-16 19:14:59 +0000232 /// \brief Reset the features for the ARM target.
Bill Wendling4788d142013-02-15 22:41:25 +0000233 virtual void resetSubtargetFeatures(const MachineFunction *MF);
Bill Wendling901d8002013-02-16 01:36:26 +0000234private:
235 void initializeEnvironment();
Bill Wendling4788d142013-02-15 22:41:25 +0000236 void resetSubtargetFeatures(StringRef CPU, StringRef FS);
Bill Wendling901d8002013-02-16 01:36:26 +0000237public:
Andrew Trick2da8bc82010-12-24 05:03:26 +0000238 void computeIssueWidth();
239
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000240 bool hasV4TOps() const { return HasV4TOps; }
241 bool hasV5TOps() const { return HasV5TOps; }
242 bool hasV5TEOps() const { return HasV5TEOps; }
243 bool hasV6Ops() const { return HasV6Ops; }
Amara Emersonca7b2d02013-10-07 16:55:23 +0000244 bool hasV6MOps() const { return HasV6MOps; }
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000245 bool hasV6T2Ops() const { return HasV6T2Ops; }
246 bool hasV7Ops() const { return HasV7Ops; }
Joey Gouly849eedc2013-06-26 16:58:26 +0000247 bool hasV8Ops() const { return HasV8Ops; }
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Quentin Colombet8facb9e2012-11-29 19:48:01 +0000249 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Evan Cheng3ef1c872010-09-10 01:29:16 +0000250 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
251 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Baranga616471d2012-09-13 15:05:10 +0000252 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000253 bool isSwift() const { return ARMProcFamily == Swift; }
Evan Cheng44ee4712011-11-09 01:57:03 +0000254 bool isCortexM3() const { return CPUString == "cortex-m3"; }
Silviu Baranga616471d2012-09-13 15:05:10 +0000255 bool isLikeA9() const { return isCortexA9() || isCortexA15(); }
Quentin Colombete0f1d712012-12-21 04:35:05 +0000256 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Evan Cheng3ef1c872010-09-10 01:29:16 +0000257
Evan Cheng7b4d3112010-08-11 07:17:46 +0000258 bool hasARMOps() const { return !NoARM; }
259
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000260 bool hasVFP2() const { return HasVFPv2; }
261 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000262 bool hasVFP4() const { return HasVFPv4; }
Joey Gouly2a9af9f2013-09-13 13:46:57 +0000263 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000264 bool hasNEON() const { return HasNEON; }
Amara Emerson5df37da2013-09-19 11:59:01 +0000265 bool hasCrypto() const { return HasCrypto; }
Bernard Ogden47c6d172013-10-29 09:47:35 +0000266 bool hasCRC() const { return HasCRC; }
Bradley Smith6186de52013-11-01 13:27:35 +0000267 bool hasVirtualization() const { return HasVirtualization; }
Jim Grosbach764ab522009-08-11 15:33:49 +0000268 bool useNEONForSinglePrecisionFP() const {
David Goodwin42a83f22009-08-04 17:53:06 +0000269 return hasNEON() && UseNEONForSinglePrecisionFP; }
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000270
Shantonu Seneae216c2010-05-06 14:57:47 +0000271 bool hasDivide() const { return HasHardwareDivide; }
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000272 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Shantonu Seneae216c2010-05-06 14:57:47 +0000273 bool hasT2ExtractPack() const { return HasT2ExtractPack; }
Evan Cheng11db0682010-08-11 06:22:01 +0000274 bool hasDataBarrier() const { return HasDataBarrier; }
Tim Northover214c37d2013-10-25 09:30:24 +0000275 bool hasAnyDataBarrier() const {
276 return HasDataBarrier || (hasV6Ops() && !isThumb());
277 }
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000278 bool useMulOps() const { return UseMulOps; }
Evan Cheng48575f62010-12-05 22:04:16 +0000279 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng463d3582011-03-31 19:38:48 +0000280 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng7a415992010-07-13 19:21:50 +0000281 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000282 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northoverb94a3532013-05-23 19:11:14 +0000283 bool hasPerfMon() const { return HasPerfMon; }
Tim Northover8c9e52a2013-04-10 12:08:35 +0000284 bool hasTrustZone() const { return HasTrustZone; }
Evan Chenge44be632010-08-09 18:35:19 +0000285 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilson5dde8932011-04-19 18:11:49 +0000286 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Evan Cheng139e4072012-12-20 19:59:30 +0000287 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000288 bool hasRAS() const { return HasRAS; }
Evan Chengdfed19f2010-11-03 06:34:55 +0000289 bool hasMPExtension() const { return HasMPExtension; }
Jim Grosbacha7603982011-07-01 21:12:19 +0000290 bool hasThumb2DSP() const { return Thumb2DSP; }
Eli Bendersky0f156af2013-01-30 16:30:19 +0000291 bool useNaClTrap() const { return UseNaClTrap; }
Jim Grosbach764ab522009-08-11 15:33:49 +0000292
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000293 bool hasFP16() const { return HasFP16; }
Bob Wilson77f42b52010-10-12 16:22:47 +0000294 bool hasD16() const { return HasD16; }
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000295
Evan Chengc8578942011-04-20 22:20:12 +0000296 const Triple &getTargetTriple() const { return TargetTriple; }
297
Cameron Esfahani441c5572013-08-29 20:23:14 +0000298 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Daniel Dunbar912225e2011-04-19 21:14:45 +0000299 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Cameron Esfahani441c5572013-08-29 20:23:14 +0000300 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
301 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Evan Chengb72d2a92011-01-11 21:46:47 +0000302 bool isTargetELF() const { return !isTargetDarwin(); }
Renato Golin103ba842013-07-16 09:32:17 +0000303 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
304 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
305 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
306 // even for GNUEABI, so we can make a distinction here and still conform to
307 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
308 bool isTargetAEABI() const {
309 return TargetTriple.getEnvironment() == Triple::EABI;
310 }
Evan Cheng1a3771e2007-01-19 19:22:40 +0000311
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000312 bool isAPCS_ABI() const { return TargetABI == ARM_ABI_APCS; }
313 bool isAAPCS_ABI() const { return TargetABI == ARM_ABI_AAPCS; }
314
Evan Cheng963b03c2011-07-07 19:05:12 +0000315 bool isThumb() const { return InThumbMode; }
316 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
317 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng94ca42f2011-07-07 00:08:19 +0000318 bool hasThumb2() const { return HasThumb2; }
Amara Emerson0f22c132013-09-23 14:26:15 +0000319 bool isMClass() const { return ARMProcClass == MClass; }
320 bool isRClass() const { return ARMProcClass == RClass; }
321 bool isAClass() const { return ARMProcClass == AClass; }
Evan Chenga8e29892007-01-19 07:51:42 +0000322
Evan Chenga8e29892007-01-19 07:51:42 +0000323 bool isR9Reserved() const { return IsR9Reserved; }
324
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000325 bool useMovt() const { return UseMovt && hasV6T2Ops(); }
Bob Wilson6d2f9ce2011-10-07 17:17:49 +0000326 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000327
Bob Wilson02aba732010-09-28 04:09:35 +0000328 bool allowsUnalignedMem() const { return AllowsUnalignedMem; }
329
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000330 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000331
Owen Anderson654d5442010-09-28 21:57:50 +0000332 unsigned getMispredictionPenalty() const;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000333
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000334 /// enablePostRAScheduler - True at 'More' optimization.
David Goodwin4c3715c2009-10-22 23:19:17 +0000335 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000336 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000337 RegClassVector& CriticalPathRCs) const;
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000338
Jim Grosbach764ab522009-08-11 15:33:49 +0000339 /// getInstrItins - Return the instruction itineraies based on subtarget
Evan Cheng8557c2b2009-06-19 01:51:50 +0000340 /// selection.
341 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
342
Evan Chenga8e29892007-01-19 07:51:42 +0000343 /// getStackAlignment - Returns the minimum alignment known to hold of the
344 /// stack frame on entry to the function and which must be maintained by every
345 /// function for this subtarget.
346 unsigned getStackAlignment() const { return stackAlignment; }
Evan Chenge4e4ed32009-08-28 23:18:09 +0000347
348 /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect
349 /// symbol.
Dan Gohman46510a72010-04-15 01:51:59 +0000350 bool GVIsIndirectSymbol(const GlobalValue *GV, Reloc::Model RelocM) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000351};
352} // End llvm namespace
353
354#endif // ARMSUBTARGET_H