blob: eb58853452fc9068238e0154060902e201b4c821 [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
18#include "R600ISelLowering.h"
19#include "R600InstrInfo.h"
Vincent Lejeune62f38ca2013-03-05 18:41:32 +000020#include "R600MachineScheduler.h"
Tom Stellardf98f2ce2012-12-11 21:25:42 +000021#include "SIISelLowering.h"
22#include "SIInstrInfo.h"
23#include "llvm/Analysis/Passes.h"
24#include "llvm/Analysis/Verifier.h"
25#include "llvm/CodeGen/MachineFunctionAnalysis.h"
26#include "llvm/CodeGen/MachineModuleInfo.h"
27#include "llvm/CodeGen/Passes.h"
28#include "llvm/MC/MCAsmInfo.h"
29#include "llvm/PassManager.h"
30#include "llvm/Support/TargetRegistry.h"
31#include "llvm/Support/raw_os_ostream.h"
32#include "llvm/Transforms/IPO.h"
33#include "llvm/Transforms/Scalar.h"
34#include <llvm/CodeGen/Passes.h>
35
36using namespace llvm;
37
38extern "C" void LLVMInitializeR600Target() {
39 // Register the target
40 RegisterTargetMachine<AMDGPUTargetMachine> X(TheAMDGPUTarget);
41}
42
Vincent Lejeune62f38ca2013-03-05 18:41:32 +000043static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
44 return new ScheduleDAGMI(C, new R600SchedStrategy());
45}
46
47static MachineSchedRegistry
48SchedCustomRegistry("r600", "Run R600's custom scheduler",
49 createR600MachineScheduler);
50
Tom Stellardf98f2ce2012-12-11 21:25:42 +000051AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, StringRef TT,
52 StringRef CPU, StringRef FS,
53 TargetOptions Options,
54 Reloc::Model RM, CodeModel::Model CM,
55 CodeGenOpt::Level OptLevel
56)
57:
58 LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OptLevel),
59 Subtarget(TT, CPU, FS),
60 Layout(Subtarget.getDataLayout()),
61 FrameLowering(TargetFrameLowering::StackGrowsUp,
62 Subtarget.device()->getStackAlignment(), 0),
63 IntrinsicInfo(this),
64 InstrItins(&Subtarget.getInstrItineraryData()) {
65 // TLInfo uses InstrInfo so it must be initialized after.
66 if (Subtarget.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX) {
67 InstrInfo = new R600InstrInfo(*this);
68 TLInfo = new R600TargetLowering(*this);
69 } else {
70 InstrInfo = new SIInstrInfo(*this);
71 TLInfo = new SITargetLowering(*this);
72 }
73}
74
75AMDGPUTargetMachine::~AMDGPUTargetMachine() {
76}
77
78namespace {
79class AMDGPUPassConfig : public TargetPassConfig {
80public:
81 AMDGPUPassConfig(AMDGPUTargetMachine *TM, PassManagerBase &PM)
Vincent Lejeune62f38ca2013-03-05 18:41:32 +000082 : TargetPassConfig(TM, PM) {
83 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
84 if (ST.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX) {
85 enablePass(&MachineSchedulerID);
86 MachineSchedRegistry::setDefault(createR600MachineScheduler);
87 }
88 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +000089
90 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
91 return getTM<AMDGPUTargetMachine>();
92 }
93
94 virtual bool addPreISel();
95 virtual bool addInstSelector();
96 virtual bool addPreRegAlloc();
97 virtual bool addPostRegAlloc();
98 virtual bool addPreSched2();
99 virtual bool addPreEmitPass();
100};
101} // End of anonymous namespace
102
103TargetPassConfig *AMDGPUTargetMachine::createPassConfig(PassManagerBase &PM) {
104 return new AMDGPUPassConfig(this, PM);
105}
106
107bool
108AMDGPUPassConfig::addPreISel() {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000109 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
110 if (ST.device()->getGeneration() > AMDGPUDeviceInfo::HD6XXX) {
111 addPass(createAMDGPUStructurizeCFGPass());
112 addPass(createSIAnnotateControlFlowPass());
113 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000114 return false;
115}
116
117bool AMDGPUPassConfig::addInstSelector() {
118 addPass(createAMDGPUPeepholeOpt(*TM));
119 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
Tom Stellardc0b0c672013-02-06 17:32:29 +0000120
121 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
122 if (ST.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX) {
123 // This callbacks this pass uses are not implemented yet on SI.
124 addPass(createAMDGPUIndirectAddressingPass(*TM));
125 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000126 return false;
127}
128
129bool AMDGPUPassConfig::addPreRegAlloc() {
130 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
131
132 if (ST.device()->getGeneration() > AMDGPUDeviceInfo::HD6XXX) {
133 addPass(createSIAssignInterpRegsPass(*TM));
134 }
135 addPass(createAMDGPUConvertToISAPass(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000136 return false;
137}
138
139bool AMDGPUPassConfig::addPostRegAlloc() {
Tom Stellard82d3d452013-01-18 21:15:53 +0000140 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
141
142 if (ST.device()->getGeneration() > AMDGPUDeviceInfo::HD6XXX) {
143 addPass(createSIInsertWaits(*TM));
144 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000145 return false;
146}
147
148bool AMDGPUPassConfig::addPreSched2() {
149
150 addPass(&IfConverterID);
151 return false;
152}
153
154bool AMDGPUPassConfig::addPreEmitPass() {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000155 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
156 if (ST.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000157 addPass(createAMDGPUCFGPreparationPass(*TM));
158 addPass(createAMDGPUCFGStructurizerPass(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000159 addPass(createR600ExpandSpecialInstrsPass(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000160 addPass(&FinalizeMachineBundlesID);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000161 } else {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000162 addPass(createSILowerControlFlowPass(*TM));
163 }
164
165 return false;
166}
167