Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 1 | ; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2 | |
| 3 | define <4 x i16> @vpadals8(<4 x i16>* %A, <8 x i8>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 4 | ;CHECK: vpadals8: |
| 5 | ;CHECK: vpadal.s8 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 6 | %tmp1 = load <4 x i16>* %A |
| 7 | %tmp2 = load <8 x i8>* %B |
| 8 | %tmp3 = call <4 x i16> @llvm.arm.neon.vpadals.v4i16.v8i8(<4 x i16> %tmp1, <8 x i8> %tmp2) |
| 9 | ret <4 x i16> %tmp3 |
| 10 | } |
| 11 | |
| 12 | define <2 x i32> @vpadals16(<2 x i32>* %A, <4 x i16>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 13 | ;CHECK: vpadals16: |
| 14 | ;CHECK: vpadal.s16 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 15 | %tmp1 = load <2 x i32>* %A |
| 16 | %tmp2 = load <4 x i16>* %B |
| 17 | %tmp3 = call <2 x i32> @llvm.arm.neon.vpadals.v2i32.v4i16(<2 x i32> %tmp1, <4 x i16> %tmp2) |
| 18 | ret <2 x i32> %tmp3 |
| 19 | } |
| 20 | |
| 21 | define <1 x i64> @vpadals32(<1 x i64>* %A, <2 x i32>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 22 | ;CHECK: vpadals32: |
| 23 | ;CHECK: vpadal.s32 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 24 | %tmp1 = load <1 x i64>* %A |
| 25 | %tmp2 = load <2 x i32>* %B |
| 26 | %tmp3 = call <1 x i64> @llvm.arm.neon.vpadals.v1i64.v2i32(<1 x i64> %tmp1, <2 x i32> %tmp2) |
| 27 | ret <1 x i64> %tmp3 |
| 28 | } |
| 29 | |
| 30 | define <4 x i16> @vpadalu8(<4 x i16>* %A, <8 x i8>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 31 | ;CHECK: vpadalu8: |
| 32 | ;CHECK: vpadal.u8 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 33 | %tmp1 = load <4 x i16>* %A |
| 34 | %tmp2 = load <8 x i8>* %B |
| 35 | %tmp3 = call <4 x i16> @llvm.arm.neon.vpadalu.v4i16.v8i8(<4 x i16> %tmp1, <8 x i8> %tmp2) |
| 36 | ret <4 x i16> %tmp3 |
| 37 | } |
| 38 | |
| 39 | define <2 x i32> @vpadalu16(<2 x i32>* %A, <4 x i16>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 40 | ;CHECK: vpadalu16: |
| 41 | ;CHECK: vpadal.u16 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 42 | %tmp1 = load <2 x i32>* %A |
| 43 | %tmp2 = load <4 x i16>* %B |
| 44 | %tmp3 = call <2 x i32> @llvm.arm.neon.vpadalu.v2i32.v4i16(<2 x i32> %tmp1, <4 x i16> %tmp2) |
| 45 | ret <2 x i32> %tmp3 |
| 46 | } |
| 47 | |
| 48 | define <1 x i64> @vpadalu32(<1 x i64>* %A, <2 x i32>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 49 | ;CHECK: vpadalu32: |
| 50 | ;CHECK: vpadal.u32 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 51 | %tmp1 = load <1 x i64>* %A |
| 52 | %tmp2 = load <2 x i32>* %B |
| 53 | %tmp3 = call <1 x i64> @llvm.arm.neon.vpadalu.v1i64.v2i32(<1 x i64> %tmp1, <2 x i32> %tmp2) |
| 54 | ret <1 x i64> %tmp3 |
| 55 | } |
| 56 | |
| 57 | define <8 x i16> @vpadalQs8(<8 x i16>* %A, <16 x i8>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 58 | ;CHECK: vpadalQs8: |
| 59 | ;CHECK: vpadal.s8 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 60 | %tmp1 = load <8 x i16>* %A |
| 61 | %tmp2 = load <16 x i8>* %B |
| 62 | %tmp3 = call <8 x i16> @llvm.arm.neon.vpadals.v8i16.v16i8(<8 x i16> %tmp1, <16 x i8> %tmp2) |
| 63 | ret <8 x i16> %tmp3 |
| 64 | } |
| 65 | |
| 66 | define <4 x i32> @vpadalQs16(<4 x i32>* %A, <8 x i16>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 67 | ;CHECK: vpadalQs16: |
| 68 | ;CHECK: vpadal.s16 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 69 | %tmp1 = load <4 x i32>* %A |
| 70 | %tmp2 = load <8 x i16>* %B |
| 71 | %tmp3 = call <4 x i32> @llvm.arm.neon.vpadals.v4i32.v8i16(<4 x i32> %tmp1, <8 x i16> %tmp2) |
| 72 | ret <4 x i32> %tmp3 |
| 73 | } |
| 74 | |
| 75 | define <2 x i64> @vpadalQs32(<2 x i64>* %A, <4 x i32>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 76 | ;CHECK: vpadalQs32: |
| 77 | ;CHECK: vpadal.s32 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 78 | %tmp1 = load <2 x i64>* %A |
| 79 | %tmp2 = load <4 x i32>* %B |
| 80 | %tmp3 = call <2 x i64> @llvm.arm.neon.vpadals.v2i64.v4i32(<2 x i64> %tmp1, <4 x i32> %tmp2) |
| 81 | ret <2 x i64> %tmp3 |
| 82 | } |
| 83 | |
| 84 | define <8 x i16> @vpadalQu8(<8 x i16>* %A, <16 x i8>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 85 | ;CHECK: vpadalQu8: |
| 86 | ;CHECK: vpadal.u8 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 87 | %tmp1 = load <8 x i16>* %A |
| 88 | %tmp2 = load <16 x i8>* %B |
| 89 | %tmp3 = call <8 x i16> @llvm.arm.neon.vpadalu.v8i16.v16i8(<8 x i16> %tmp1, <16 x i8> %tmp2) |
| 90 | ret <8 x i16> %tmp3 |
| 91 | } |
| 92 | |
| 93 | define <4 x i32> @vpadalQu16(<4 x i32>* %A, <8 x i16>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 94 | ;CHECK: vpadalQu16: |
| 95 | ;CHECK: vpadal.u16 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 96 | %tmp1 = load <4 x i32>* %A |
| 97 | %tmp2 = load <8 x i16>* %B |
| 98 | %tmp3 = call <4 x i32> @llvm.arm.neon.vpadalu.v4i32.v8i16(<4 x i32> %tmp1, <8 x i16> %tmp2) |
| 99 | ret <4 x i32> %tmp3 |
| 100 | } |
| 101 | |
| 102 | define <2 x i64> @vpadalQu32(<2 x i64>* %A, <4 x i32>* %B) nounwind { |
Bob Wilson | 67a6103 | 2009-10-08 06:02:10 +0000 | [diff] [blame^] | 103 | ;CHECK: vpadalQu32: |
| 104 | ;CHECK: vpadal.u32 |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 105 | %tmp1 = load <2 x i64>* %A |
| 106 | %tmp2 = load <4 x i32>* %B |
| 107 | %tmp3 = call <2 x i64> @llvm.arm.neon.vpadalu.v2i64.v4i32(<2 x i64> %tmp1, <4 x i32> %tmp2) |
| 108 | ret <2 x i64> %tmp3 |
| 109 | } |
| 110 | |
| 111 | declare <4 x i16> @llvm.arm.neon.vpadals.v4i16.v8i8(<4 x i16>, <8 x i8>) nounwind readnone |
| 112 | declare <2 x i32> @llvm.arm.neon.vpadals.v2i32.v4i16(<2 x i32>, <4 x i16>) nounwind readnone |
| 113 | declare <1 x i64> @llvm.arm.neon.vpadals.v1i64.v2i32(<1 x i64>, <2 x i32>) nounwind readnone |
| 114 | |
| 115 | declare <4 x i16> @llvm.arm.neon.vpadalu.v4i16.v8i8(<4 x i16>, <8 x i8>) nounwind readnone |
| 116 | declare <2 x i32> @llvm.arm.neon.vpadalu.v2i32.v4i16(<2 x i32>, <4 x i16>) nounwind readnone |
| 117 | declare <1 x i64> @llvm.arm.neon.vpadalu.v1i64.v2i32(<1 x i64>, <2 x i32>) nounwind readnone |
| 118 | |
| 119 | declare <8 x i16> @llvm.arm.neon.vpadals.v8i16.v16i8(<8 x i16>, <16 x i8>) nounwind readnone |
| 120 | declare <4 x i32> @llvm.arm.neon.vpadals.v4i32.v8i16(<4 x i32>, <8 x i16>) nounwind readnone |
| 121 | declare <2 x i64> @llvm.arm.neon.vpadals.v2i64.v4i32(<2 x i64>, <4 x i32>) nounwind readnone |
| 122 | |
| 123 | declare <8 x i16> @llvm.arm.neon.vpadalu.v8i16.v16i8(<8 x i16>, <16 x i8>) nounwind readnone |
| 124 | declare <4 x i32> @llvm.arm.neon.vpadalu.v4i32.v8i16(<4 x i32>, <8 x i16>) nounwind readnone |
| 125 | declare <2 x i64> @llvm.arm.neon.vpadalu.v2i64.v4i32(<2 x i64>, <4 x i32>) nounwind readnone |