blob: 5078893acf0e32d28f3db4d626597e60997ac919 [file] [log] [blame]
Misha Brukmanbc9ccf62005-02-04 20:25:52 +00001//===- AlphaInstrInfo.td - The Alpha Instruction Set -------*- tablegen -*-===//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00007//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13include "AlphaInstrFormats.td"
14
Andrew Lenharth4907d222005-10-20 00:28:31 +000015//********************
Andrew Lenharth7f0db912005-11-30 07:19:56 +000016//Custom DAG Nodes
17//********************
18
19def SDTFPUnaryOpUnC : SDTypeProfile<1, 1, [
20 SDTCisFP<1>, SDTCisFP<0>
21]>;
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000022def Alpha_cvtqt : SDNode<"AlphaISD::CVTQT_", SDTFPUnaryOpUnC, []>;
23def Alpha_cvtqs : SDNode<"AlphaISD::CVTQS_", SDTFPUnaryOpUnC, []>;
24def Alpha_cvttq : SDNode<"AlphaISD::CVTTQ_" , SDTFPUnaryOp, []>;
25def Alpha_gprello : SDNode<"AlphaISD::GPRelLo", SDTIntBinOp, []>;
26def Alpha_gprelhi : SDNode<"AlphaISD::GPRelHi", SDTIntBinOp, []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +000027def Alpha_rellit : SDNode<"AlphaISD::RelLit", SDTIntBinOp, [SDNPMayLoad]>;
Andrew Lenharth7f0db912005-11-30 07:19:56 +000028
Chris Lattner48be23c2008-01-15 22:02:54 +000029def retflag : SDNode<"AlphaISD::RET_FLAG", SDTNone,
Bill Wendling6ef781f2008-02-27 06:33:05 +000030 [SDNPHasChain, SDNPOptInFlag]>;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +000031
Andrew Lenharth79620652005-12-05 20:50:53 +000032// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +000033def SDT_AlphaCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i64> ]>;
34def SDT_AlphaCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i64>,
35 SDTCisVT<1, i64> ]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000036
Bill Wendlingc69107c2007-11-13 09:19:02 +000037def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_AlphaCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000038 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000039def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_AlphaCallSeqEnd,
Bill Wendling0f8d9c02007-11-13 00:44:25 +000040 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Andrew Lenharth79620652005-12-05 20:50:53 +000041
Andrew Lenharth7f0db912005-11-30 07:19:56 +000042//********************
Andrew Lenharth4907d222005-10-20 00:28:31 +000043//Paterns for matching
44//********************
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000045def invX : SDNodeXForm<imm, [{ //invert
Andrew Lenhartheda80a02005-12-06 00:33:53 +000046 return getI64Imm(~N->getValue());
47}]>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000048def negX : SDNodeXForm<imm, [{ //negate
49 return getI64Imm(~N->getValue() + 1);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000050}]>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000051def SExt32 : SDNodeXForm<imm, [{ //signed extend int to long
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +000052 return getI64Imm(((int64_t)N->getValue() << 32) >> 32);
53}]>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000054def SExt16 : SDNodeXForm<imm, [{ //signed extend int to long
55 return getI64Imm(((int64_t)N->getValue() << 48) >> 48);
Andrew Lenharthfe9234d2005-10-21 01:24:05 +000056}]>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000057def LL16 : SDNodeXForm<imm, [{ //lda part of constant
58 return getI64Imm(get_lda16(N->getValue()));
59}]>;
60def LH16 : SDNodeXForm<imm, [{ //ldah part of constant (or more if too big)
61 return getI64Imm(get_ldah16(N->getValue()));
62}]>;
Chris Lattnerd615ded2006-10-11 05:13:56 +000063def iZAPX : SDNodeXForm<and, [{ // get imm to ZAPi
64 ConstantSDNode *RHS = cast<ConstantSDNode>(N->getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +000065 return getI64Imm(get_zapImm(SDValue(), RHS->getValue()));
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000066}]>;
Andrew Lenharthafe3f492006-04-03 03:18:59 +000067def nearP2X : SDNodeXForm<imm, [{
68 return getI64Imm(Log2_64(getNearPower2((uint64_t)N->getValue())));
69}]>;
Andrew Lenharthf87e7932006-04-03 04:19:17 +000070def nearP2RemX : SDNodeXForm<imm, [{
71 uint64_t x = abs(N->getValue() - getNearPower2((uint64_t)N->getValue()));
72 return getI64Imm(Log2_64(x));
73}]>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000074
75def immUExt8 : PatLeaf<(imm), [{ //imm fits in 8 bit zero extended field
76 return (uint64_t)N->getValue() == (uint8_t)N->getValue();
77}]>;
78def immUExt8inv : PatLeaf<(imm), [{ //inverted imm fits in 8 bit zero extended field
79 return (uint64_t)~N->getValue() == (uint8_t)~N->getValue();
80}], invX>;
81def immUExt8neg : PatLeaf<(imm), [{ //negated imm fits in 8 bit zero extended field
82 return ((uint64_t)~N->getValue() + 1) == (uint8_t)((uint64_t)~N->getValue() + 1);
83}], negX>;
84def immSExt16 : PatLeaf<(imm), [{ //imm fits in 16 bit sign extended field
85 return ((int64_t)N->getValue() << 48) >> 48 == (int64_t)N->getValue();
86}]>;
87def immSExt16int : PatLeaf<(imm), [{ //(int)imm fits in a 16 bit sign extended field
88 return ((int64_t)N->getValue() << 48) >> 48 == ((int64_t)N->getValue() << 32) >> 32;
89}], SExt16>;
Chris Lattnerd615ded2006-10-11 05:13:56 +000090
91def zappat : PatFrag<(ops node:$LHS), (and node:$LHS, imm:$L), [{
92 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
93 uint64_t build = get_zapImm(N->getOperand(0), (uint64_t)RHS->getValue());
94 return build != 0;
95 }
96 return false;
97}]>;
98
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000099def immFPZ : PatLeaf<(fpimm), [{ //the only fpconstant nodes are +/- 0.0
Chris Lattner1331dec2006-11-03 01:18:29 +0000100 (void)N; // silence warning.
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000101 return true;
102}]>;
Andrew Lenharth956a4312006-10-31 19:52:12 +0000103
104def immRem1 : PatLeaf<(imm), [{return chkRemNearPower2(N->getValue(),1, 0);}]>;
105def immRem2 : PatLeaf<(imm), [{return chkRemNearPower2(N->getValue(),2, 0);}]>;
106def immRem3 : PatLeaf<(imm), [{return chkRemNearPower2(N->getValue(),3, 0);}]>;
107def immRem4 : PatLeaf<(imm), [{return chkRemNearPower2(N->getValue(),4, 0);}]>;
108def immRem5 : PatLeaf<(imm), [{return chkRemNearPower2(N->getValue(),5, 0);}]>;
109def immRem1n : PatLeaf<(imm), [{return chkRemNearPower2(N->getValue(),1, 1);}]>;
110def immRem2n : PatLeaf<(imm), [{return chkRemNearPower2(N->getValue(),2, 1);}]>;
111def immRem3n : PatLeaf<(imm), [{return chkRemNearPower2(N->getValue(),3, 1);}]>;
112def immRem4n : PatLeaf<(imm), [{return chkRemNearPower2(N->getValue(),4, 1);}]>;
113def immRem5n : PatLeaf<(imm), [{return chkRemNearPower2(N->getValue(),5, 1);}]>;
114
Andrew Lenharthf87e7932006-04-03 04:19:17 +0000115def immRemP2n : PatLeaf<(imm), [{
116 return isPowerOf2_64(getNearPower2((uint64_t)N->getValue()) - N->getValue());
117}]>;
118def immRemP2 : PatLeaf<(imm), [{
119 return isPowerOf2_64(N->getValue() - getNearPower2((uint64_t)N->getValue()));
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000120}]>;
121def immUExt8ME : PatLeaf<(imm), [{ //use this imm for mulqi
Andrew Lenharthf87e7932006-04-03 04:19:17 +0000122 int64_t d = abs((int64_t)N->getValue() - (int64_t)getNearPower2((uint64_t)N->getValue()));
123 if (isPowerOf2_64(d)) return false;
124 switch (d) {
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000125 case 1: case 3: case 5: return false;
126 default: return (uint64_t)N->getValue() == (uint8_t)N->getValue();
127 };
128}]>;
Andrew Lenharthfe9234d2005-10-21 01:24:05 +0000129
Andrew Lenharthfe9234d2005-10-21 01:24:05 +0000130def intop : PatFrag<(ops node:$op), (sext_inreg node:$op, i32)>;
131def add4 : PatFrag<(ops node:$op1, node:$op2),
132 (add (shl node:$op1, 2), node:$op2)>;
133def sub4 : PatFrag<(ops node:$op1, node:$op2),
134 (sub (shl node:$op1, 2), node:$op2)>;
135def add8 : PatFrag<(ops node:$op1, node:$op2),
136 (add (shl node:$op1, 3), node:$op2)>;
137def sub8 : PatFrag<(ops node:$op1, node:$op2),
138 (sub (shl node:$op1, 3), node:$op2)>;
Andrew Lenharth956a4312006-10-31 19:52:12 +0000139class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000140class CmpOpFrag<dag res> : PatFrag<(ops node:$R), res>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000141
142//Pseudo ops for selection
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000143
Evan Cheng64d80e32007-07-19 01:14:50 +0000144def WTF : PseudoInstAlpha<(outs), (ins variable_ops), "#wtf", [], s_pseudo>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000145
Chris Lattner834f1ce2008-01-06 23:38:27 +0000146let hasCtrlDep = 1, Defs = [R30], Uses = [R30] in {
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000147def ADJUSTSTACKUP : PseudoInstAlpha<(outs), (ins s64imm:$amt),
148 "; ADJUP $amt",
Evan Cheng071a2792007-09-11 19:55:27 +0000149 [(callseq_start imm:$amt)], s_pseudo>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000150def ADJUSTSTACKDOWN : PseudoInstAlpha<(outs), (ins s64imm:$amt1, s64imm:$amt2),
151 "; ADJDOWN $amt1",
152 [(callseq_end imm:$amt1, imm:$amt2)], s_pseudo>;
Andrew Lenharth8a3a5fc2005-12-05 23:41:45 +0000153}
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000154
Evan Cheng64d80e32007-07-19 01:14:50 +0000155def ALTENT : PseudoInstAlpha<(outs), (ins s64imm:$TARGET), "$$$TARGET..ng:\n", [], s_pseudo>;
156def PCLABEL : PseudoInstAlpha<(outs), (ins s64imm:$num), "PCMARKER_$num:\n",[], s_pseudo>;
157def MEMLABEL : PseudoInstAlpha<(outs), (ins s64imm:$i, s64imm:$j, s64imm:$k, s64imm:$m),
Andrew Lenharth017c5562006-03-09 17:16:45 +0000158 "LSMARKER$$$i$$$j$$$k$$$m:", [], s_pseudo>;
Andrew Lenharth95762122005-03-31 21:24:06 +0000159
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000160
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000161let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
162def CAS32 : PseudoInstAlpha<(outs GPRC:$dst), (ins GPRC:$ptr, GPRC:$cmp, GPRC:$swp), "",
Mon P Wang28873102008-06-25 08:15:39 +0000163 [(set GPRC:$dst, (atomic_cmp_swap_32 GPRC:$ptr, GPRC:$cmp, GPRC:$swp))], s_pseudo>;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000164def CAS64 : PseudoInstAlpha<(outs GPRC:$dst), (ins GPRC:$ptr, GPRC:$cmp, GPRC:$swp), "",
Mon P Wang28873102008-06-25 08:15:39 +0000165 [(set GPRC:$dst, (atomic_cmp_swap_64 GPRC:$ptr, GPRC:$cmp, GPRC:$swp))], s_pseudo>;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000166
167def LAS32 : PseudoInstAlpha<(outs GPRC:$dst), (ins GPRC:$ptr, GPRC:$swp), "",
Mon P Wang28873102008-06-25 08:15:39 +0000168 [(set GPRC:$dst, (atomic_load_add_32 GPRC:$ptr, GPRC:$swp))], s_pseudo>;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000169def LAS64 :PseudoInstAlpha<(outs GPRC:$dst), (ins GPRC:$ptr, GPRC:$swp), "",
Mon P Wang28873102008-06-25 08:15:39 +0000170 [(set GPRC:$dst, (atomic_load_add_64 GPRC:$ptr, GPRC:$swp))], s_pseudo>;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000171
172def SWAP32 : PseudoInstAlpha<(outs GPRC:$dst), (ins GPRC:$ptr, GPRC:$swp), "",
173 [(set GPRC:$dst, (atomic_swap_32 GPRC:$ptr, GPRC:$swp))], s_pseudo>;
174def SWAP64 :PseudoInstAlpha<(outs GPRC:$dst), (ins GPRC:$ptr, GPRC:$swp), "",
175 [(set GPRC:$dst, (atomic_swap_64 GPRC:$ptr, GPRC:$swp))], s_pseudo>;
176}
177
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000178//***********************
179//Real instructions
180//***********************
181
182//Operation Form:
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000183
Andrew Lenharthd4bdd542005-02-05 16:41:03 +0000184//conditional moves, int
Andrew Lenharthd4bdd542005-02-05 16:41:03 +0000185
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000186multiclass cmov_inst<bits<7> fun, string asmstr, PatFrag OpNode> {
187def r : OForm4<0x11, fun, !strconcat(asmstr, " $RCOND,$RTRUE,$RDEST"),
188 [(set GPRC:$RDEST, (select (OpNode GPRC:$RCOND), GPRC:$RTRUE, GPRC:$RFALSE))], s_cmov>;
189def i : OForm4L<0x11, fun, !strconcat(asmstr, " $RCOND,$RTRUE,$RDEST"),
190 [(set GPRC:$RDEST, (select (OpNode GPRC:$RCOND), immUExt8:$RTRUE, GPRC:$RFALSE))], s_cmov>;
191}
Andrew Lenharth77f08852006-02-01 19:37:33 +0000192
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000193defm CMOVEQ : cmov_inst<0x24, "cmoveq", CmpOpFrag<(seteq node:$R, 0)>>;
194defm CMOVNE : cmov_inst<0x26, "cmovne", CmpOpFrag<(setne node:$R, 0)>>;
195defm CMOVLT : cmov_inst<0x44, "cmovlt", CmpOpFrag<(setlt node:$R, 0)>>;
196defm CMOVLE : cmov_inst<0x64, "cmovle", CmpOpFrag<(setle node:$R, 0)>>;
197defm CMOVGT : cmov_inst<0x66, "cmovgt", CmpOpFrag<(setgt node:$R, 0)>>;
198defm CMOVGE : cmov_inst<0x46, "cmovge", CmpOpFrag<(setge node:$R, 0)>>;
199defm CMOVLBC : cmov_inst<0x16, "cmovlbc", CmpOpFrag<(xor node:$R, 1)>>;
200defm CMOVLBS : cmov_inst<0x14, "cmovlbs", CmpOpFrag<(and node:$R, 1)>>;
Andrew Lenharth5de36f92005-12-05 23:19:44 +0000201
Andrew Lenharth133d3102006-02-03 03:07:37 +0000202//General pattern for cmov
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000203def : Pat<(select GPRC:$which, GPRC:$src1, GPRC:$src2),
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000204 (CMOVNEr GPRC:$src2, GPRC:$src1, GPRC:$which)>;
Andrew Lenharth77f08852006-02-01 19:37:33 +0000205def : Pat<(select GPRC:$which, GPRC:$src1, immUExt8:$src2),
206 (CMOVEQi GPRC:$src1, immUExt8:$src2, GPRC:$which)>;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000207
Andrew Lenharth6b634032006-09-20 15:05:49 +0000208//Invert sense when we can for constants:
Andrew Lenharth15b78232007-04-17 04:07:59 +0000209def : Pat<(select (setne GPRC:$RCOND, 0), GPRC:$RTRUE, immUExt8:$RFALSE),
210 (CMOVEQi GPRC:$RCOND, immUExt8:$RFALSE, GPRC:$RTRUE)>;
211def : Pat<(select (setgt GPRC:$RCOND, 0), GPRC:$RTRUE, immUExt8:$RFALSE),
212 (CMOVLEi GPRC:$RCOND, immUExt8:$RFALSE, GPRC:$RTRUE)>;
213def : Pat<(select (setge GPRC:$RCOND, 0), GPRC:$RTRUE, immUExt8:$RFALSE),
214 (CMOVLTi GPRC:$RCOND, immUExt8:$RFALSE, GPRC:$RTRUE)>;
215def : Pat<(select (setlt GPRC:$RCOND, 0), GPRC:$RTRUE, immUExt8:$RFALSE),
216 (CMOVGEi GPRC:$RCOND, immUExt8:$RFALSE, GPRC:$RTRUE)>;
217def : Pat<(select (setle GPRC:$RCOND, 0), GPRC:$RTRUE, immUExt8:$RFALSE),
218 (CMOVGTi GPRC:$RCOND, immUExt8:$RFALSE, GPRC:$RTRUE)>;
Andrew Lenharth6b634032006-09-20 15:05:49 +0000219
Andrew Lenharth956a4312006-10-31 19:52:12 +0000220multiclass all_inst<bits<6> opc, bits<7> funl, bits<7> funq,
221 string asmstr, PatFrag OpNode, InstrItinClass itin> {
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000222 def Lr : OForm< opc, funl, !strconcat(asmstr, "l $RA,$RB,$RC"),
Andrew Lenharth956a4312006-10-31 19:52:12 +0000223 [(set GPRC:$RC, (intop (OpNode GPRC:$RA, GPRC:$RB)))], itin>;
224 def Li : OFormL<opc, funl, !strconcat(asmstr, "l $RA,$L,$RC"),
225 [(set GPRC:$RC, (intop (OpNode GPRC:$RA, immUExt8:$L)))], itin>;
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000226 def Qr : OForm< opc, funq, !strconcat(asmstr, "q $RA,$RB,$RC"),
Andrew Lenharth956a4312006-10-31 19:52:12 +0000227 [(set GPRC:$RC, (OpNode GPRC:$RA, GPRC:$RB))], itin>;
228 def Qi : OFormL<opc, funq, !strconcat(asmstr, "q $RA,$L,$RC"),
229 [(set GPRC:$RC, (OpNode GPRC:$RA, immUExt8:$L))], itin>;
230}
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000231
Andrew Lenharth956a4312006-10-31 19:52:12 +0000232defm MUL : all_inst<0x13, 0x00, 0x20, "mul", BinOpFrag<(mul node:$LHS, node:$RHS)>, s_imul>;
233defm ADD : all_inst<0x10, 0x00, 0x20, "add", BinOpFrag<(add node:$LHS, node:$RHS)>, s_iadd>;
234defm S4ADD : all_inst<0x10, 0x02, 0x22, "s4add", add4, s_iadd>;
235defm S8ADD : all_inst<0x10, 0x12, 0x32, "s8add", add8, s_iadd>;
236defm S4SUB : all_inst<0x10, 0x0B, 0x2B, "s4sub", sub4, s_iadd>;
237defm S8SUB : all_inst<0x10, 0x1B, 0x3B, "s8sub", sub8, s_iadd>;
238defm SUB : all_inst<0x10, 0x09, 0x29, "sub", BinOpFrag<(sub node:$LHS, node:$RHS)>, s_iadd>;
239//Const cases since legalize does sub x, int -> add x, inv(int) + 1
240def : Pat<(intop (add GPRC:$RA, immUExt8neg:$L)), (SUBLi GPRC:$RA, immUExt8neg:$L)>;
241def : Pat<(add GPRC:$RA, immUExt8neg:$L), (SUBQi GPRC:$RA, immUExt8neg:$L)>;
242def : Pat<(intop (add4 GPRC:$RA, immUExt8neg:$L)), (S4SUBLi GPRC:$RA, immUExt8neg:$L)>;
243def : Pat<(add4 GPRC:$RA, immUExt8neg:$L), (S4SUBQi GPRC:$RA, immUExt8neg:$L)>;
244def : Pat<(intop (add8 GPRC:$RA, immUExt8neg:$L)), (S8SUBLi GPRC:$RA, immUExt8neg:$L)>;
245def : Pat<(add8 GPRC:$RA, immUExt8neg:$L), (S8SUBQi GPRC:$RA, immUExt8neg:$L)>;
246
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000247multiclass log_inst<bits<6> opc, bits<7> fun, string asmstr, SDNode OpNode, InstrItinClass itin> {
248def r : OForm<opc, fun, !strconcat(asmstr, " $RA,$RB,$RC"),
249 [(set GPRC:$RC, (OpNode GPRC:$RA, GPRC:$RB))], itin>;
250def i : OFormL<opc, fun, !strconcat(asmstr, " $RA,$L,$RC"),
251 [(set GPRC:$RC, (OpNode GPRC:$RA, immUExt8:$L))], itin>;
252}
253multiclass inv_inst<bits<6> opc, bits<7> fun, string asmstr, SDNode OpNode, InstrItinClass itin> {
254def r : OForm<opc, fun, !strconcat(asmstr, " $RA,$RB,$RC"),
255 [(set GPRC:$RC, (OpNode GPRC:$RA, (not GPRC:$RB)))], itin>;
256def i : OFormL<opc, fun, !strconcat(asmstr, " $RA,$L,$RC"),
257 [(set GPRC:$RC, (OpNode GPRC:$RA, immUExt8inv:$L))], itin>;
258}
Andrew Lenharth956a4312006-10-31 19:52:12 +0000259
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000260defm AND : log_inst<0x11, 0x00, "and", and, s_ilog>;
261defm BIC : inv_inst<0x11, 0x08, "bic", and, s_ilog>;
262defm BIS : log_inst<0x11, 0x20, "bis", or, s_ilog>;
263defm ORNOT : inv_inst<0x11, 0x28, "ornot", or, s_ilog>;
264defm XOR : log_inst<0x11, 0x40, "xor", xor, s_ilog>;
265defm EQV : inv_inst<0x11, 0x48, "eqv", xor, s_ilog>;
266
267defm SL : log_inst<0x12, 0x39, "sll", shl, s_ishf>;
268defm SRA : log_inst<0x12, 0x3c, "sra", sra, s_ishf>;
269defm SRL : log_inst<0x12, 0x34, "srl", srl, s_ishf>;
270defm UMULH : log_inst<0x13, 0x30, "umulh", mulhu, s_imul>;
271
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000272def CTLZ : OForm2<0x1C, 0x32, "CTLZ $RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000273 [(set GPRC:$RC, (ctlz GPRC:$RB))], s_imisc>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000274def CTPOP : OForm2<0x1C, 0x30, "CTPOP $RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000275 [(set GPRC:$RC, (ctpop GPRC:$RB))], s_imisc>;
Andrew Lenharth1f347a32005-10-20 23:58:36 +0000276def CTTZ : OForm2<0x1C, 0x33, "CTTZ $RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000277 [(set GPRC:$RC, (cttz GPRC:$RB))], s_imisc>;
Andrew Lenharthc6a335b2006-01-19 20:49:37 +0000278def EXTBL : OForm< 0x12, 0x06, "EXTBL $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000279 [(set GPRC:$RC, (and (srl GPRC:$RA, (shl GPRC:$RB, 3)), 255))], s_ishf>;
Andrew Lenharthc6a335b2006-01-19 20:49:37 +0000280def EXTWL : OForm< 0x12, 0x16, "EXTWL $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000281 [(set GPRC:$RC, (and (srl GPRC:$RA, (shl GPRC:$RB, 3)), 65535))], s_ishf>;
Andrew Lenharthc6a335b2006-01-19 20:49:37 +0000282def EXTLL : OForm< 0x12, 0x26, "EXTLL $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000283 [(set GPRC:$RC, (and (srl GPRC:$RA, (shl GPRC:$RB, 3)), 4294967295))], s_ishf>;
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000284def SEXTB : OForm2<0x1C, 0x00, "sextb $RB,$RC",
285 [(set GPRC:$RC, (sext_inreg GPRC:$RB, i8))], s_ishf>;
286def SEXTW : OForm2<0x1C, 0x01, "sextw $RB,$RC",
287 [(set GPRC:$RC, (sext_inreg GPRC:$RB, i16))], s_ishf>;
Andrew Lenharthc6a335b2006-01-19 20:49:37 +0000288
Andrew Lenharth4907d222005-10-20 00:28:31 +0000289//def EXTBLi : OFormL<0x12, 0x06, "EXTBL $RA,$L,$RC", []>; //Extract byte low
290//def EXTLH : OForm< 0x12, 0x6A, "EXTLH $RA,$RB,$RC", []>; //Extract longword high
291//def EXTLHi : OFormL<0x12, 0x6A, "EXTLH $RA,$L,$RC", []>; //Extract longword high
Andrew Lenharth4907d222005-10-20 00:28:31 +0000292//def EXTLLi : OFormL<0x12, 0x26, "EXTLL $RA,$L,$RC", []>; //Extract longword low
293//def EXTQH : OForm< 0x12, 0x7A, "EXTQH $RA,$RB,$RC", []>; //Extract quadword high
294//def EXTQHi : OFormL<0x12, 0x7A, "EXTQH $RA,$L,$RC", []>; //Extract quadword high
295//def EXTQ : OForm< 0x12, 0x36, "EXTQ $RA,$RB,$RC", []>; //Extract quadword low
296//def EXTQi : OFormL<0x12, 0x36, "EXTQ $RA,$L,$RC", []>; //Extract quadword low
297//def EXTWH : OForm< 0x12, 0x5A, "EXTWH $RA,$RB,$RC", []>; //Extract word high
298//def EXTWHi : OFormL<0x12, 0x5A, "EXTWH $RA,$L,$RC", []>; //Extract word high
Andrew Lenharth4907d222005-10-20 00:28:31 +0000299//def EXTWLi : OFormL<0x12, 0x16, "EXTWL $RA,$L,$RC", []>; //Extract word low
Andrew Lenharthc6a335b2006-01-19 20:49:37 +0000300
Andrew Lenharth4907d222005-10-20 00:28:31 +0000301//def INSBL : OForm< 0x12, 0x0B, "INSBL $RA,$RB,$RC", []>; //Insert byte low
302//def INSBLi : OFormL<0x12, 0x0B, "INSBL $RA,$L,$RC", []>; //Insert byte low
303//def INSLH : OForm< 0x12, 0x67, "INSLH $RA,$RB,$RC", []>; //Insert longword high
304//def INSLHi : OFormL<0x12, 0x67, "INSLH $RA,$L,$RC", []>; //Insert longword high
305//def INSLL : OForm< 0x12, 0x2B, "INSLL $RA,$RB,$RC", []>; //Insert longword low
306//def INSLLi : OFormL<0x12, 0x2B, "INSLL $RA,$L,$RC", []>; //Insert longword low
307//def INSQH : OForm< 0x12, 0x77, "INSQH $RA,$RB,$RC", []>; //Insert quadword high
308//def INSQHi : OFormL<0x12, 0x77, "INSQH $RA,$L,$RC", []>; //Insert quadword high
309//def INSQL : OForm< 0x12, 0x3B, "INSQL $RA,$RB,$RC", []>; //Insert quadword low
310//def INSQLi : OFormL<0x12, 0x3B, "INSQL $RA,$L,$RC", []>; //Insert quadword low
311//def INSWH : OForm< 0x12, 0x57, "INSWH $RA,$RB,$RC", []>; //Insert word high
312//def INSWHi : OFormL<0x12, 0x57, "INSWH $RA,$L,$RC", []>; //Insert word high
313//def INSWL : OForm< 0x12, 0x1B, "INSWL $RA,$RB,$RC", []>; //Insert word low
314//def INSWLi : OFormL<0x12, 0x1B, "INSWL $RA,$L,$RC", []>; //Insert word low
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000315
Andrew Lenharth4907d222005-10-20 00:28:31 +0000316//def MSKBL : OForm< 0x12, 0x02, "MSKBL $RA,$RB,$RC", []>; //Mask byte low
317//def MSKBLi : OFormL<0x12, 0x02, "MSKBL $RA,$L,$RC", []>; //Mask byte low
318//def MSKLH : OForm< 0x12, 0x62, "MSKLH $RA,$RB,$RC", []>; //Mask longword high
319//def MSKLHi : OFormL<0x12, 0x62, "MSKLH $RA,$L,$RC", []>; //Mask longword high
320//def MSKLL : OForm< 0x12, 0x22, "MSKLL $RA,$RB,$RC", []>; //Mask longword low
321//def MSKLLi : OFormL<0x12, 0x22, "MSKLL $RA,$L,$RC", []>; //Mask longword low
322//def MSKQH : OForm< 0x12, 0x72, "MSKQH $RA,$RB,$RC", []>; //Mask quadword high
323//def MSKQHi : OFormL<0x12, 0x72, "MSKQH $RA,$L,$RC", []>; //Mask quadword high
324//def MSKQL : OForm< 0x12, 0x32, "MSKQL $RA,$RB,$RC", []>; //Mask quadword low
325//def MSKQLi : OFormL<0x12, 0x32, "MSKQL $RA,$L,$RC", []>; //Mask quadword low
326//def MSKWH : OForm< 0x12, 0x52, "MSKWH $RA,$RB,$RC", []>; //Mask word high
327//def MSKWHi : OFormL<0x12, 0x52, "MSKWH $RA,$L,$RC", []>; //Mask word high
328//def MSKWL : OForm< 0x12, 0x12, "MSKWL $RA,$RB,$RC", []>; //Mask word low
329//def MSKWLi : OFormL<0x12, 0x12, "MSKWL $RA,$L,$RC", []>; //Mask word low
Chris Lattner78feeb02006-10-11 04:12:39 +0000330
Chris Lattnerd615ded2006-10-11 05:13:56 +0000331def ZAPNOTi : OFormL<0x12, 0x31, "zapnot $RA,$L,$RC", [], s_ishf>;
332
333// Define the pattern that produces ZAPNOTi.
334def : Pat<(i64 (zappat GPRC:$RA):$imm),
335 (ZAPNOTi GPRC:$RA, (iZAPX GPRC:$imm))>;
336
Andrew Lenharth2d6f0222005-01-24 19:44:07 +0000337
Andrew Lenharth3d65d312005-01-27 03:49:45 +0000338//Comparison, int
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000339//So this is a waste of what this instruction can do, but it still saves something
340def CMPBGE : OForm< 0x10, 0x0F, "cmpbge $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000341 [(set GPRC:$RC, (setuge (and GPRC:$RA, 255), (and GPRC:$RB, 255)))], s_ilog>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000342def CMPBGEi : OFormL<0x10, 0x0F, "cmpbge $RA,$L,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000343 [(set GPRC:$RC, (setuge (and GPRC:$RA, 255), immUExt8:$L))], s_ilog>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000344def CMPEQ : OForm< 0x10, 0x2D, "cmpeq $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000345 [(set GPRC:$RC, (seteq GPRC:$RA, GPRC:$RB))], s_iadd>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000346def CMPEQi : OFormL<0x10, 0x2D, "cmpeq $RA,$L,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000347 [(set GPRC:$RC, (seteq GPRC:$RA, immUExt8:$L))], s_iadd>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000348def CMPLE : OForm< 0x10, 0x6D, "cmple $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000349 [(set GPRC:$RC, (setle GPRC:$RA, GPRC:$RB))], s_iadd>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000350def CMPLEi : OFormL<0x10, 0x6D, "cmple $RA,$L,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000351 [(set GPRC:$RC, (setle GPRC:$RA, immUExt8:$L))], s_iadd>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000352def CMPLT : OForm< 0x10, 0x4D, "cmplt $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000353 [(set GPRC:$RC, (setlt GPRC:$RA, GPRC:$RB))], s_iadd>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000354def CMPLTi : OFormL<0x10, 0x4D, "cmplt $RA,$L,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000355 [(set GPRC:$RC, (setlt GPRC:$RA, immUExt8:$L))], s_iadd>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000356def CMPULE : OForm< 0x10, 0x3D, "cmpule $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000357 [(set GPRC:$RC, (setule GPRC:$RA, GPRC:$RB))], s_iadd>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000358def CMPULEi : OFormL<0x10, 0x3D, "cmpule $RA,$L,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000359 [(set GPRC:$RC, (setule GPRC:$RA, immUExt8:$L))], s_iadd>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000360def CMPULT : OForm< 0x10, 0x1D, "cmpult $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000361 [(set GPRC:$RC, (setult GPRC:$RA, GPRC:$RB))], s_iadd>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000362def CMPULTi : OFormL<0x10, 0x1D, "cmpult $RA,$L,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000363 [(set GPRC:$RC, (setult GPRC:$RA, immUExt8:$L))], s_iadd>;
Andrew Lenharth2012cc02005-10-26 18:44:45 +0000364
365//Patterns for unsupported int comparisons
366def : Pat<(setueq GPRC:$X, GPRC:$Y), (CMPEQ GPRC:$X, GPRC:$Y)>;
367def : Pat<(setueq GPRC:$X, immUExt8:$Y), (CMPEQi GPRC:$X, immUExt8:$Y)>;
368
369def : Pat<(setugt GPRC:$X, GPRC:$Y), (CMPULT GPRC:$Y, GPRC:$X)>;
370def : Pat<(setugt immUExt8:$X, GPRC:$Y), (CMPULTi GPRC:$Y, immUExt8:$X)>;
371
372def : Pat<(setuge GPRC:$X, GPRC:$Y), (CMPULE GPRC:$Y, GPRC:$X)>;
373def : Pat<(setuge immUExt8:$X, GPRC:$Y), (CMPULEi GPRC:$Y, immUExt8:$X)>;
374
375def : Pat<(setgt GPRC:$X, GPRC:$Y), (CMPLT GPRC:$Y, GPRC:$X)>;
376def : Pat<(setgt immUExt8:$X, GPRC:$Y), (CMPLTi GPRC:$Y, immUExt8:$X)>;
377
378def : Pat<(setge GPRC:$X, GPRC:$Y), (CMPLE GPRC:$Y, GPRC:$X)>;
379def : Pat<(setge immUExt8:$X, GPRC:$Y), (CMPLEi GPRC:$Y, immUExt8:$X)>;
380
381def : Pat<(setne GPRC:$X, GPRC:$Y), (CMPEQi (CMPEQ GPRC:$X, GPRC:$Y), 0)>;
382def : Pat<(setne GPRC:$X, immUExt8:$Y), (CMPEQi (CMPEQi GPRC:$X, immUExt8:$Y), 0)>;
383
384def : Pat<(setune GPRC:$X, GPRC:$Y), (CMPEQi (CMPEQ GPRC:$X, GPRC:$Y), 0)>;
385def : Pat<(setune GPRC:$X, immUExt8:$Y), (CMPEQi (CMPEQ GPRC:$X, immUExt8:$Y), 0)>;
386
Andrew Lenharth3d65d312005-01-27 03:49:45 +0000387
Evan Chengffbacca2007-07-21 00:34:19 +0000388let isReturn = 1, isTerminator = 1, Ra = 31, Rb = 26, disp = 1, Uses = [R26] in {
Andrew Lenharth017c5562006-03-09 17:16:45 +0000389 def RETDAG : MbrForm< 0x1A, 0x02, (ops), "ret $$31,($$26),1", s_jsr>; //Return from subroutine
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000390 def RETDAGp : MbrpForm< 0x1A, 0x02, (ops), "ret $$31,($$26),1", [(retflag)], s_jsr>; //Return from subroutine
391}
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000392
Owen Anderson20ab2902007-11-12 07:39:39 +0000393let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1, Ra = 31, disp = 0 in
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000394def JMP : MbrpForm< 0x1A, 0x00, (ops GPRC:$RS), "jmp $$31,($RS),0",
395 [(brind GPRC:$RS)], s_jsr>; //Jump
396
Evan Chengffbacca2007-07-21 00:34:19 +0000397let isCall = 1, Ra = 26,
Andrew Lenharth7b2a5272005-01-30 20:42:36 +0000398 Defs = [R0, R1, R2, R3, R4, R5, R6, R7, R8, R16, R17, R18, R19,
Andrew Lenhartheececba2005-12-25 17:36:48 +0000399 R20, R21, R22, R23, R24, R25, R26, R27, R28, R29,
Andrew Lenharth7b2a5272005-01-30 20:42:36 +0000400 F0, F1,
401 F10, F11, F12, F13, F14, F15, F16, F17, F18, F19,
Andrew Lenharth1e0d9bd2005-04-14 17:34:20 +0000402 F20, F21, F22, F23, F24, F25, F26, F27, F28, F29, F30], Uses = [R29] in {
Andrew Lenharth017c5562006-03-09 17:16:45 +0000403 def BSR : BFormD<0x34, "bsr $$26,$$$DISP..ng", [], s_jsr>; //Branch to subroutine
Andrew Lenharth7b2a5272005-01-30 20:42:36 +0000404}
Evan Chengffbacca2007-07-21 00:34:19 +0000405let isCall = 1, Ra = 26, Rb = 27, disp = 0,
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000406 Defs = [R0, R1, R2, R3, R4, R5, R6, R7, R8, R16, R17, R18, R19,
407 R20, R21, R22, R23, R24, R25, R26, R27, R28, R29,
408 F0, F1,
409 F10, F11, F12, F13, F14, F15, F16, F17, F18, F19,
410 F20, F21, F22, F23, F24, F25, F26, F27, F28, F29, F30], Uses = [R27, R29] in {
Andrew Lenharth017c5562006-03-09 17:16:45 +0000411 def JSR : MbrForm< 0x1A, 0x01, (ops ), "jsr $$26,($$27),0", s_jsr>; //Jump to subroutine
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000412}
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000413
Evan Chengffbacca2007-07-21 00:34:19 +0000414let isCall = 1, Ra = 23, Rb = 27, disp = 0,
Andrew Lenharth713b0b52005-12-27 06:25:50 +0000415 Defs = [R23, R24, R25, R27, R28], Uses = [R24, R25, R27] in
Andrew Lenharth017c5562006-03-09 17:16:45 +0000416 def JSRs : MbrForm< 0x1A, 0x01, (ops ), "jsr $$23,($$27),0", s_jsr>; //Jump to div or rem
Andrew Lenharthbbe12252005-12-06 23:27:39 +0000417
Andrew Lenharth53d89702005-12-25 01:34:27 +0000418
Andrew Lenharth017c5562006-03-09 17:16:45 +0000419def JSR_COROUTINE : MbrForm< 0x1A, 0x03, (ops GPRC:$RD, GPRC:$RS, s14imm:$DISP), "jsr_coroutine $RD,($RS),$DISP", s_jsr>; //Jump to subroutine return
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000420
Andrew Lenharthd079cdb2006-11-02 03:05:26 +0000421
Evan Cheng64d80e32007-07-19 01:14:50 +0000422let OutOperandList = (ops GPRC:$RA), InOperandList = (ops s64imm:$DISP, GPRC:$RB) in {
Chris Lattnerc8478d82008-01-06 06:44:58 +0000423def LDQ : MForm<0x29, 1, "ldq $RA,$DISP($RB)",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000424 [(set GPRC:$RA, (load (add GPRC:$RB, immSExt16:$DISP)))], s_ild>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000425def LDQr : MForm<0x29, 1, "ldq $RA,$DISP($RB)\t\t!gprellow",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000426 [(set GPRC:$RA, (load (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB)))], s_ild>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000427def LDL : MForm<0x28, 1, "ldl $RA,$DISP($RB)",
Evan Cheng466685d2006-10-09 20:57:25 +0000428 [(set GPRC:$RA, (sextloadi32 (add GPRC:$RB, immSExt16:$DISP)))], s_ild>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000429def LDLr : MForm<0x28, 1, "ldl $RA,$DISP($RB)\t\t!gprellow",
Evan Cheng466685d2006-10-09 20:57:25 +0000430 [(set GPRC:$RA, (sextloadi32 (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB)))], s_ild>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000431def LDBU : MForm<0x0A, 1, "ldbu $RA,$DISP($RB)",
Evan Cheng466685d2006-10-09 20:57:25 +0000432 [(set GPRC:$RA, (zextloadi8 (add GPRC:$RB, immSExt16:$DISP)))], s_ild>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000433def LDBUr : MForm<0x0A, 1, "ldbu $RA,$DISP($RB)\t\t!gprellow",
Evan Cheng466685d2006-10-09 20:57:25 +0000434 [(set GPRC:$RA, (zextloadi8 (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB)))], s_ild>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000435def LDWU : MForm<0x0C, 1, "ldwu $RA,$DISP($RB)",
Evan Cheng466685d2006-10-09 20:57:25 +0000436 [(set GPRC:$RA, (zextloadi16 (add GPRC:$RB, immSExt16:$DISP)))], s_ild>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000437def LDWUr : MForm<0x0C, 1, "ldwu $RA,$DISP($RB)\t\t!gprellow",
Evan Cheng466685d2006-10-09 20:57:25 +0000438 [(set GPRC:$RA, (zextloadi16 (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB)))], s_ild>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000439}
Andrew Lenharthd079cdb2006-11-02 03:05:26 +0000440
441
Evan Cheng64d80e32007-07-19 01:14:50 +0000442let OutOperandList = (ops), InOperandList = (ops GPRC:$RA, s64imm:$DISP, GPRC:$RB) in {
Chris Lattnerc8478d82008-01-06 06:44:58 +0000443def STB : MForm<0x0E, 0, "stb $RA,$DISP($RB)",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000444 [(truncstorei8 GPRC:$RA, (add GPRC:$RB, immSExt16:$DISP))], s_ist>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000445def STBr : MForm<0x0E, 0, "stb $RA,$DISP($RB)\t\t!gprellow",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000446 [(truncstorei8 GPRC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))], s_ist>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000447def STW : MForm<0x0D, 0, "stw $RA,$DISP($RB)",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000448 [(truncstorei16 GPRC:$RA, (add GPRC:$RB, immSExt16:$DISP))], s_ist>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000449def STWr : MForm<0x0D, 0, "stw $RA,$DISP($RB)\t\t!gprellow",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000450 [(truncstorei16 GPRC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))], s_ist>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000451def STL : MForm<0x2C, 0, "stl $RA,$DISP($RB)",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000452 [(truncstorei32 GPRC:$RA, (add GPRC:$RB, immSExt16:$DISP))], s_ist>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000453def STLr : MForm<0x2C, 0, "stl $RA,$DISP($RB)\t\t!gprellow",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000454 [(truncstorei32 GPRC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))], s_ist>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000455def STQ : MForm<0x2D, 0, "stq $RA,$DISP($RB)",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000456 [(store GPRC:$RA, (add GPRC:$RB, immSExt16:$DISP))], s_ist>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000457def STQr : MForm<0x2D, 0, "stq $RA,$DISP($RB)\t\t!gprellow",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000458 [(store GPRC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))], s_ist>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000459}
Andrew Lenharthc1faced2005-02-01 01:37:24 +0000460
461//Load address
Evan Cheng64d80e32007-07-19 01:14:50 +0000462let OutOperandList = (ops GPRC:$RA), InOperandList = (ops s64imm:$DISP, GPRC:$RB) in {
Chris Lattnerc8478d82008-01-06 06:44:58 +0000463def LDA : MForm<0x08, 0, "lda $RA,$DISP($RB)",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000464 [(set GPRC:$RA, (add GPRC:$RB, immSExt16:$DISP))], s_lda>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000465def LDAr : MForm<0x08, 0, "lda $RA,$DISP($RB)\t\t!gprellow",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000466 [(set GPRC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))], s_lda>; //Load address
Chris Lattnerc8478d82008-01-06 06:44:58 +0000467def LDAH : MForm<0x09, 0, "ldah $RA,$DISP($RB)",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000468 [], s_lda>; //Load address high
Chris Lattnerc8478d82008-01-06 06:44:58 +0000469def LDAHr : MForm<0x09, 0, "ldah $RA,$DISP($RB)\t\t!gprelhigh",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000470 [(set GPRC:$RA, (Alpha_gprelhi tglobaladdr:$DISP, GPRC:$RB))], s_lda>; //Load address high
Andrew Lenharth4e629512005-12-24 05:36:33 +0000471}
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000472
Evan Cheng64d80e32007-07-19 01:14:50 +0000473let OutOperandList = (ops), InOperandList = (ops F4RC:$RA, s64imm:$DISP, GPRC:$RB) in {
Chris Lattnerc8478d82008-01-06 06:44:58 +0000474def STS : MForm<0x26, 0, "sts $RA,$DISP($RB)",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000475 [(store F4RC:$RA, (add GPRC:$RB, immSExt16:$DISP))], s_fst>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000476def STSr : MForm<0x26, 0, "sts $RA,$DISP($RB)\t\t!gprellow",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000477 [(store F4RC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))], s_fst>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000478}
479let OutOperandList = (ops F4RC:$RA), InOperandList = (ops s64imm:$DISP, GPRC:$RB) in {
Chris Lattnerc8478d82008-01-06 06:44:58 +0000480def LDS : MForm<0x22, 1, "lds $RA,$DISP($RB)",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000481 [(set F4RC:$RA, (load (add GPRC:$RB, immSExt16:$DISP)))], s_fld>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000482def LDSr : MForm<0x22, 1, "lds $RA,$DISP($RB)\t\t!gprellow",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000483 [(set F4RC:$RA, (load (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB)))], s_fld>;
Andrew Lenharthb6718602005-12-24 07:34:33 +0000484}
Evan Cheng64d80e32007-07-19 01:14:50 +0000485let OutOperandList = (ops), InOperandList = (ops F8RC:$RA, s64imm:$DISP, GPRC:$RB) in {
Chris Lattnerc8478d82008-01-06 06:44:58 +0000486def STT : MForm<0x27, 0, "stt $RA,$DISP($RB)",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000487 [(store F8RC:$RA, (add GPRC:$RB, immSExt16:$DISP))], s_fst>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000488def STTr : MForm<0x27, 0, "stt $RA,$DISP($RB)\t\t!gprellow",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000489 [(store F8RC:$RA, (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB))], s_fst>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000490}
491let OutOperandList = (ops F8RC:$RA), InOperandList = (ops s64imm:$DISP, GPRC:$RB) in {
Chris Lattnerc8478d82008-01-06 06:44:58 +0000492def LDT : MForm<0x23, 1, "ldt $RA,$DISP($RB)",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000493 [(set F8RC:$RA, (load (add GPRC:$RB, immSExt16:$DISP)))], s_fld>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000494def LDTr : MForm<0x23, 1, "ldt $RA,$DISP($RB)\t\t!gprellow",
Bill Wendling6ef781f2008-02-27 06:33:05 +0000495 [(set F8RC:$RA, (load (Alpha_gprello tglobaladdr:$DISP, GPRC:$RB)))], s_fld>;
Andrew Lenharthb6718602005-12-24 07:34:33 +0000496}
497
Andrew Lenharthc687b482005-12-24 08:29:32 +0000498
499//constpool rels
500def : Pat<(i64 (load (Alpha_gprello tconstpool:$DISP, GPRC:$RB))),
501 (LDQr tconstpool:$DISP, GPRC:$RB)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000502def : Pat<(i64 (sextloadi32 (Alpha_gprello tconstpool:$DISP, GPRC:$RB))),
Andrew Lenharthc687b482005-12-24 08:29:32 +0000503 (LDLr tconstpool:$DISP, GPRC:$RB)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000504def : Pat<(i64 (zextloadi8 (Alpha_gprello tconstpool:$DISP, GPRC:$RB))),
Andrew Lenharthc687b482005-12-24 08:29:32 +0000505 (LDBUr tconstpool:$DISP, GPRC:$RB)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000506def : Pat<(i64 (zextloadi16 (Alpha_gprello tconstpool:$DISP, GPRC:$RB))),
Andrew Lenharthc687b482005-12-24 08:29:32 +0000507 (LDWUr tconstpool:$DISP, GPRC:$RB)>;
508def : Pat<(i64 (Alpha_gprello tconstpool:$DISP, GPRC:$RB)),
509 (LDAr tconstpool:$DISP, GPRC:$RB)>;
510def : Pat<(i64 (Alpha_gprelhi tconstpool:$DISP, GPRC:$RB)),
511 (LDAHr tconstpool:$DISP, GPRC:$RB)>;
512def : Pat<(f32 (load (Alpha_gprello tconstpool:$DISP, GPRC:$RB))),
513 (LDSr tconstpool:$DISP, GPRC:$RB)>;
514def : Pat<(f64 (load (Alpha_gprello tconstpool:$DISP, GPRC:$RB))),
515 (LDTr tconstpool:$DISP, GPRC:$RB)>;
516
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000517//jumptable rels
518def : Pat<(i64 (Alpha_gprelhi tjumptable:$DISP, GPRC:$RB)),
519 (LDAHr tjumptable:$DISP, GPRC:$RB)>;
520def : Pat<(i64 (Alpha_gprello tjumptable:$DISP, GPRC:$RB)),
521 (LDAr tjumptable:$DISP, GPRC:$RB)>;
522
Andrew Lenharthc687b482005-12-24 08:29:32 +0000523
Andrew Lenharthb6718602005-12-24 07:34:33 +0000524//misc ext patterns
Evan Cheng466685d2006-10-09 20:57:25 +0000525def : Pat<(i64 (extloadi8 (add GPRC:$RB, immSExt16:$DISP))),
Andrew Lenharthb6718602005-12-24 07:34:33 +0000526 (LDBU immSExt16:$DISP, GPRC:$RB)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000527def : Pat<(i64 (extloadi16 (add GPRC:$RB, immSExt16:$DISP))),
Andrew Lenharthb6718602005-12-24 07:34:33 +0000528 (LDWU immSExt16:$DISP, GPRC:$RB)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000529def : Pat<(i64 (extloadi32 (add GPRC:$RB, immSExt16:$DISP))),
Andrew Lenharthb6718602005-12-24 07:34:33 +0000530 (LDL immSExt16:$DISP, GPRC:$RB)>;
531
532//0 disp patterns
533def : Pat<(i64 (load GPRC:$addr)),
534 (LDQ 0, GPRC:$addr)>;
535def : Pat<(f64 (load GPRC:$addr)),
536 (LDT 0, GPRC:$addr)>;
537def : Pat<(f32 (load GPRC:$addr)),
538 (LDS 0, GPRC:$addr)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000539def : Pat<(i64 (sextloadi32 GPRC:$addr)),
Andrew Lenharthb6718602005-12-24 07:34:33 +0000540 (LDL 0, GPRC:$addr)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000541def : Pat<(i64 (zextloadi16 GPRC:$addr)),
Andrew Lenharthb6718602005-12-24 07:34:33 +0000542 (LDWU 0, GPRC:$addr)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000543def : Pat<(i64 (zextloadi8 GPRC:$addr)),
Andrew Lenharthb6718602005-12-24 07:34:33 +0000544 (LDBU 0, GPRC:$addr)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000545def : Pat<(i64 (extloadi8 GPRC:$addr)),
Andrew Lenharthb6718602005-12-24 07:34:33 +0000546 (LDBU 0, GPRC:$addr)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000547def : Pat<(i64 (extloadi16 GPRC:$addr)),
Andrew Lenharthb6718602005-12-24 07:34:33 +0000548 (LDWU 0, GPRC:$addr)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000549def : Pat<(i64 (extloadi32 GPRC:$addr)),
Andrew Lenharthb6718602005-12-24 07:34:33 +0000550 (LDL 0, GPRC:$addr)>;
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000551
Andrew Lenharthc687b482005-12-24 08:29:32 +0000552def : Pat<(store GPRC:$DATA, GPRC:$addr),
553 (STQ GPRC:$DATA, 0, GPRC:$addr)>;
554def : Pat<(store F8RC:$DATA, GPRC:$addr),
555 (STT F8RC:$DATA, 0, GPRC:$addr)>;
556def : Pat<(store F4RC:$DATA, GPRC:$addr),
557 (STS F4RC:$DATA, 0, GPRC:$addr)>;
Evan Cheng8b2794a2006-10-13 21:14:26 +0000558def : Pat<(truncstorei32 GPRC:$DATA, GPRC:$addr),
Andrew Lenharthc687b482005-12-24 08:29:32 +0000559 (STL GPRC:$DATA, 0, GPRC:$addr)>;
Evan Cheng8b2794a2006-10-13 21:14:26 +0000560def : Pat<(truncstorei16 GPRC:$DATA, GPRC:$addr),
Andrew Lenharthc687b482005-12-24 08:29:32 +0000561 (STW GPRC:$DATA, 0, GPRC:$addr)>;
Evan Cheng8b2794a2006-10-13 21:14:26 +0000562def : Pat<(truncstorei8 GPRC:$DATA, GPRC:$addr),
Andrew Lenharthc687b482005-12-24 08:29:32 +0000563 (STB GPRC:$DATA, 0, GPRC:$addr)>;
564
Andrew Lenharth4e629512005-12-24 05:36:33 +0000565
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000566//load address, rellocated gpdist form
Evan Cheng64d80e32007-07-19 01:14:50 +0000567let OutOperandList = (ops GPRC:$RA), InOperandList = (ops s16imm:$DISP, GPRC:$RB, s16imm:$NUM) in {
Chris Lattnerc8478d82008-01-06 06:44:58 +0000568def LDAg : MForm<0x08, 1, "lda $RA,0($RB)\t\t!gpdisp!$NUM", [], s_lda>; //Load address
569def LDAHg : MForm<0x09, 1, "ldah $RA,0($RB)\t\t!gpdisp!$NUM", [], s_lda>; //Load address
Andrew Lenharthb6718602005-12-24 07:34:33 +0000570}
Andrew Lenharthf3f951a2005-07-22 20:50:29 +0000571
Andrew Lenharthc7989ce2005-06-29 00:31:08 +0000572//Load quad, rellocated literal form
Evan Cheng64d80e32007-07-19 01:14:50 +0000573let OutOperandList = (ops GPRC:$RA), InOperandList = (ops s64imm:$DISP, GPRC:$RB) in
Chris Lattnerc8478d82008-01-06 06:44:58 +0000574def LDQl : MForm<0x29, 1, "ldq $RA,$DISP($RB)\t\t!literal",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000575 [(set GPRC:$RA, (Alpha_rellit tglobaladdr:$DISP, GPRC:$RB))], s_ild>;
Andrew Lenharth53d89702005-12-25 01:34:27 +0000576def : Pat<(Alpha_rellit texternalsym:$ext, GPRC:$RB),
577 (LDQl texternalsym:$ext, GPRC:$RB)>;
Andrew Lenharthfce587e2005-06-29 00:39:17 +0000578
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000579let OutOperandList = (outs GPRC:$RR),
580 InOperandList = (ins GPRC:$RA, s64imm:$DISP, GPRC:$RB),
581 Constraints = "$RA = $RR",
582 DisableEncoding = "$RR" in {
583def STQ_C : MForm<0x2F, 0, "stq_l $RA,$DISP($RB)", [], s_ist>;
584def STL_C : MForm<0x2E, 0, "stl_l $RA,$DISP($RB)", [], s_ist>;
585}
586let OutOperandList = (ops GPRC:$RA), InOperandList = (ops s64imm:$DISP, GPRC:$RB) in {
587def LDQ_L : MForm<0x2B, 1, "ldq_l $RA,$DISP($RB)", [], s_ild>;
588def LDL_L : MForm<0x2A, 1, "ldl_l $RA,$DISP($RB)", [], s_ild>;
589}
590
Andrew Lenharth017c5562006-03-09 17:16:45 +0000591def RPCC : MfcForm<0x18, 0xC000, "rpcc $RA", s_rpcc>; //Read process cycle counter
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +0000592def MB : MfcPForm<0x18, 0x4000, "mb", s_imisc>; //memory barrier
593def WMB : MfcPForm<0x18, 0x4400, "wmb", s_imisc>; //write memory barrier
594
595def : Pat<(membarrier (i64 imm:$ll), (i64 imm:$ls), (i64 imm:$sl), (i64 1), (i64 imm:$dev)),
596 (WMB)>;
597def : Pat<(membarrier (i64 imm:$ll), (i64 imm:$ls), (i64 imm:$sl), (i64 imm:$ss), (i64 imm:$dev)),
598 (MB)>;
Andrew Lenharth51b8d542005-11-11 16:47:30 +0000599
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000600//Basic Floating point ops
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000601
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000602//Floats
Andrew Lenharth98a32d02005-01-26 23:56:48 +0000603
Evan Cheng64d80e32007-07-19 01:14:50 +0000604let OutOperandList = (ops F4RC:$RC), InOperandList = (ops F4RC:$RB), Fa = 31 in
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000605def SQRTS : FPForm<0x14, 0x58B, "sqrts/su $RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000606 [(set F4RC:$RC, (fsqrt F4RC:$RB))], s_fsqrts>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000607
Evan Cheng64d80e32007-07-19 01:14:50 +0000608let OutOperandList = (ops F4RC:$RC), InOperandList = (ops F4RC:$RA, F4RC:$RB) in {
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000609def ADDS : FPForm<0x16, 0x580, "adds/su $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000610 [(set F4RC:$RC, (fadd F4RC:$RA, F4RC:$RB))], s_fadd>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000611def SUBS : FPForm<0x16, 0x581, "subs/su $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000612 [(set F4RC:$RC, (fsub F4RC:$RA, F4RC:$RB))], s_fadd>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000613def DIVS : FPForm<0x16, 0x583, "divs/su $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000614 [(set F4RC:$RC, (fdiv F4RC:$RA, F4RC:$RB))], s_fdivs>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000615def MULS : FPForm<0x16, 0x582, "muls/su $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000616 [(set F4RC:$RC, (fmul F4RC:$RA, F4RC:$RB))], s_fmul>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000617
Andrew Lenharth13beebb2006-03-09 14:58:25 +0000618def CPYSS : FPForm<0x17, 0x020, "cpys $RA,$RB,$RC",
Andrew Lenharth283f2222006-03-09 17:41:50 +0000619 [(set F4RC:$RC, (fcopysign F4RC:$RB, F4RC:$RA))], s_fadd>;
Andrew Lenharth017c5562006-03-09 17:16:45 +0000620def CPYSES : FPForm<0x17, 0x022, "cpyse $RA,$RB,$RC",[], s_fadd>; //Copy sign and exponent
Andrew Lenharth13beebb2006-03-09 14:58:25 +0000621def CPYSNS : FPForm<0x17, 0x021, "cpysn $RA,$RB,$RC",
Andrew Lenharth283f2222006-03-09 17:41:50 +0000622 [(set F4RC:$RC, (fneg (fcopysign F4RC:$RB, F4RC:$RA)))], s_fadd>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000623}
624
625//Doubles
626
Evan Cheng64d80e32007-07-19 01:14:50 +0000627let OutOperandList = (ops F8RC:$RC), InOperandList = (ops F8RC:$RB), Fa = 31 in
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000628def SQRTT : FPForm<0x14, 0x5AB, "sqrtt/su $RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000629 [(set F8RC:$RC, (fsqrt F8RC:$RB))], s_fsqrtt>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000630
Evan Cheng64d80e32007-07-19 01:14:50 +0000631let OutOperandList = (ops F8RC:$RC), InOperandList = (ops F8RC:$RA, F8RC:$RB) in {
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000632def ADDT : FPForm<0x16, 0x5A0, "addt/su $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000633 [(set F8RC:$RC, (fadd F8RC:$RA, F8RC:$RB))], s_fadd>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000634def SUBT : FPForm<0x16, 0x5A1, "subt/su $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000635 [(set F8RC:$RC, (fsub F8RC:$RA, F8RC:$RB))], s_fadd>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000636def DIVT : FPForm<0x16, 0x5A3, "divt/su $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000637 [(set F8RC:$RC, (fdiv F8RC:$RA, F8RC:$RB))], s_fdivt>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000638def MULT : FPForm<0x16, 0x5A2, "mult/su $RA,$RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000639 [(set F8RC:$RC, (fmul F8RC:$RA, F8RC:$RB))], s_fmul>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000640
Andrew Lenharth13beebb2006-03-09 14:58:25 +0000641def CPYST : FPForm<0x17, 0x020, "cpys $RA,$RB,$RC",
Andrew Lenharth283f2222006-03-09 17:41:50 +0000642 [(set F8RC:$RC, (fcopysign F8RC:$RB, F8RC:$RA))], s_fadd>;
Andrew Lenharth017c5562006-03-09 17:16:45 +0000643def CPYSET : FPForm<0x17, 0x022, "cpyse $RA,$RB,$RC",[], s_fadd>; //Copy sign and exponent
Andrew Lenharth13beebb2006-03-09 14:58:25 +0000644def CPYSNT : FPForm<0x17, 0x021, "cpysn $RA,$RB,$RC",
Andrew Lenharth283f2222006-03-09 17:41:50 +0000645 [(set F8RC:$RC, (fneg (fcopysign F8RC:$RB, F8RC:$RA)))], s_fadd>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000646
Andrew Lenharth017c5562006-03-09 17:16:45 +0000647def CMPTEQ : FPForm<0x16, 0x5A5, "cmpteq/su $RA,$RB,$RC", [], s_fadd>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000648// [(set F8RC:$RC, (seteq F8RC:$RA, F8RC:$RB))]>;
Andrew Lenharth017c5562006-03-09 17:16:45 +0000649def CMPTLE : FPForm<0x16, 0x5A7, "cmptle/su $RA,$RB,$RC", [], s_fadd>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000650// [(set F8RC:$RC, (setle F8RC:$RA, F8RC:$RB))]>;
Andrew Lenharth017c5562006-03-09 17:16:45 +0000651def CMPTLT : FPForm<0x16, 0x5A6, "cmptlt/su $RA,$RB,$RC", [], s_fadd>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000652// [(set F8RC:$RC, (setlt F8RC:$RA, F8RC:$RB))]>;
Andrew Lenharth017c5562006-03-09 17:16:45 +0000653def CMPTUN : FPForm<0x16, 0x5A4, "cmptun/su $RA,$RB,$RC", [], s_fadd>;
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000654// [(set F8RC:$RC, (setuo F8RC:$RA, F8RC:$RB))]>;
655}
Andrew Lenharthe5b71d02006-03-09 17:56:33 +0000656
657//More CPYS forms:
Evan Cheng64d80e32007-07-19 01:14:50 +0000658let OutOperandList = (ops F8RC:$RC), InOperandList = (ops F4RC:$RA, F8RC:$RB) in {
Andrew Lenharthe5b71d02006-03-09 17:56:33 +0000659def CPYSTs : FPForm<0x17, 0x020, "cpys $RA,$RB,$RC",
660 [(set F8RC:$RC, (fcopysign F8RC:$RB, F4RC:$RA))], s_fadd>;
661def CPYSNTs : FPForm<0x17, 0x021, "cpysn $RA,$RB,$RC",
662 [(set F8RC:$RC, (fneg (fcopysign F8RC:$RB, F4RC:$RA)))], s_fadd>;
663}
Evan Cheng64d80e32007-07-19 01:14:50 +0000664let OutOperandList = (ops F4RC:$RC), InOperandList = (ops F8RC:$RA, F4RC:$RB) in {
Andrew Lenharthe5b71d02006-03-09 17:56:33 +0000665def CPYSSt : FPForm<0x17, 0x020, "cpys $RA,$RB,$RC",
666 [(set F4RC:$RC, (fcopysign F4RC:$RB, F8RC:$RA))], s_fadd>;
667def CPYSESt : FPForm<0x17, 0x022, "cpyse $RA,$RB,$RC",[], s_fadd>; //Copy sign and exponent
668def CPYSNSt : FPForm<0x17, 0x021, "cpysn $RA,$RB,$RC",
669 [(set F4RC:$RC, (fneg (fcopysign F4RC:$RB, F8RC:$RA)))], s_fadd>;
670}
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000671
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000672//conditional moves, floats
Evan Cheng64d80e32007-07-19 01:14:50 +0000673let OutOperandList = (ops F4RC:$RDEST), InOperandList = (ops F4RC:$RFALSE, F4RC:$RTRUE, F8RC:$RCOND),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000674 isTwoAddress = 1 in {
Andrew Lenharth017c5562006-03-09 17:16:45 +0000675def FCMOVEQS : FPForm<0x17, 0x02A, "fcmoveq $RCOND,$RTRUE,$RDEST",[], s_fcmov>; //FCMOVE if = zero
676def FCMOVGES : FPForm<0x17, 0x02D, "fcmovge $RCOND,$RTRUE,$RDEST",[], s_fcmov>; //FCMOVE if >= zero
677def FCMOVGTS : FPForm<0x17, 0x02F, "fcmovgt $RCOND,$RTRUE,$RDEST",[], s_fcmov>; //FCMOVE if > zero
678def FCMOVLES : FPForm<0x17, 0x02E, "fcmovle $RCOND,$RTRUE,$RDEST",[], s_fcmov>; //FCMOVE if <= zero
679def FCMOVLTS : FPForm<0x17, 0x02C, "fcmovlt $RCOND,$RTRUE,$RDEST",[], s_fcmov>; // FCMOVE if < zero
680def FCMOVNES : FPForm<0x17, 0x02B, "fcmovne $RCOND,$RTRUE,$RDEST",[], s_fcmov>; //FCMOVE if != zero
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000681}
682//conditional moves, doubles
Evan Cheng64d80e32007-07-19 01:14:50 +0000683let OutOperandList = (ops F8RC:$RDEST), InOperandList = (ops F8RC:$RFALSE, F8RC:$RTRUE, F8RC:$RCOND),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000684 isTwoAddress = 1 in {
Andrew Lenharth017c5562006-03-09 17:16:45 +0000685def FCMOVEQT : FPForm<0x17, 0x02A, "fcmoveq $RCOND,$RTRUE,$RDEST", [], s_fcmov>;
686def FCMOVGET : FPForm<0x17, 0x02D, "fcmovge $RCOND,$RTRUE,$RDEST", [], s_fcmov>;
687def FCMOVGTT : FPForm<0x17, 0x02F, "fcmovgt $RCOND,$RTRUE,$RDEST", [], s_fcmov>;
688def FCMOVLET : FPForm<0x17, 0x02E, "fcmovle $RCOND,$RTRUE,$RDEST", [], s_fcmov>;
689def FCMOVLTT : FPForm<0x17, 0x02C, "fcmovlt $RCOND,$RTRUE,$RDEST", [], s_fcmov>;
690def FCMOVNET : FPForm<0x17, 0x02B, "fcmovne $RCOND,$RTRUE,$RDEST", [], s_fcmov>;
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000691}
692
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000693//misc FP selects
694//Select double
Andrew Lenharthd079cdb2006-11-02 03:05:26 +0000695
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000696def : Pat<(select (seteq F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000697 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000698def : Pat<(select (setoeq F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
699 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
700def : Pat<(select (setueq F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
701 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
702
Andrew Lenharth110f2242005-12-12 20:30:09 +0000703def : Pat<(select (setne F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
704 (FCMOVEQT F8RC:$sf, F8RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000705def : Pat<(select (setone F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
706 (FCMOVEQT F8RC:$sf, F8RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
707def : Pat<(select (setune F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
708 (FCMOVEQT F8RC:$sf, F8RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
709
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000710def : Pat<(select (setgt F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000711 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLT F8RC:$RB, F8RC:$RA))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000712def : Pat<(select (setogt F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
713 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLT F8RC:$RB, F8RC:$RA))>;
714def : Pat<(select (setugt F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
715 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLT F8RC:$RB, F8RC:$RA))>;
716
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000717def : Pat<(select (setge F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000718 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLE F8RC:$RB, F8RC:$RA))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000719def : Pat<(select (setoge F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
720 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLE F8RC:$RB, F8RC:$RA))>;
721def : Pat<(select (setuge F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
722 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLE F8RC:$RB, F8RC:$RA))>;
723
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000724def : Pat<(select (setlt F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000725 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLT F8RC:$RA, F8RC:$RB))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000726def : Pat<(select (setolt F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
727 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLT F8RC:$RA, F8RC:$RB))>;
728def : Pat<(select (setult F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
729 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLT F8RC:$RA, F8RC:$RB))>;
730
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000731def : Pat<(select (setle F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000732 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLE F8RC:$RA, F8RC:$RB))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000733def : Pat<(select (setole F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
734 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLE F8RC:$RA, F8RC:$RB))>;
735def : Pat<(select (setule F8RC:$RA, F8RC:$RB), F8RC:$st, F8RC:$sf),
736 (FCMOVNET F8RC:$sf, F8RC:$st, (CMPTLE F8RC:$RA, F8RC:$RB))>;
737
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000738//Select single
739def : Pat<(select (seteq F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000740 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000741def : Pat<(select (setoeq F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
742 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
743def : Pat<(select (setueq F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
744 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
745
Andrew Lenharth110f2242005-12-12 20:30:09 +0000746def : Pat<(select (setne F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
747 (FCMOVEQS F4RC:$sf, F4RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000748def : Pat<(select (setone F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
749 (FCMOVEQS F4RC:$sf, F4RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
750def : Pat<(select (setune F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
751 (FCMOVEQS F4RC:$sf, F4RC:$st, (CMPTEQ F8RC:$RA, F8RC:$RB))>;
752
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000753def : Pat<(select (setgt F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000754 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLT F8RC:$RB, F8RC:$RA))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000755def : Pat<(select (setogt F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
756 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLT F8RC:$RB, F8RC:$RA))>;
757def : Pat<(select (setugt F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
758 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLT F8RC:$RB, F8RC:$RA))>;
759
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000760def : Pat<(select (setge F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000761 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLE F8RC:$RB, F8RC:$RA))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000762def : Pat<(select (setoge F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
763 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLE F8RC:$RB, F8RC:$RA))>;
764def : Pat<(select (setuge F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
765 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLE F8RC:$RB, F8RC:$RA))>;
766
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000767def : Pat<(select (setlt F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000768 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLT F8RC:$RA, F8RC:$RB))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000769def : Pat<(select (setolt F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
770 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLT F8RC:$RA, F8RC:$RB))>;
771def : Pat<(select (setult F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
772 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLT F8RC:$RA, F8RC:$RB))>;
773
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000774def : Pat<(select (setle F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
Andrew Lenharth110f2242005-12-12 20:30:09 +0000775 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLE F8RC:$RA, F8RC:$RB))>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000776def : Pat<(select (setole F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
777 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLE F8RC:$RA, F8RC:$RB))>;
778def : Pat<(select (setule F8RC:$RA, F8RC:$RB), F4RC:$st, F4RC:$sf),
779 (FCMOVNES F4RC:$sf, F4RC:$st, (CMPTLE F8RC:$RA, F8RC:$RB))>;
Andrew Lenharthe41419f2005-12-11 03:54:31 +0000780
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000781
782
Evan Cheng64d80e32007-07-19 01:14:50 +0000783let OutOperandList = (ops GPRC:$RC), InOperandList = (ops F4RC:$RA), Fb = 31 in
Andrew Lenharth017c5562006-03-09 17:16:45 +0000784def FTOIS : FPForm<0x1C, 0x078, "ftois $RA,$RC",[], s_ftoi>; //Floating to integer move, S_floating
Evan Cheng64d80e32007-07-19 01:14:50 +0000785let OutOperandList = (ops GPRC:$RC), InOperandList = (ops F8RC:$RA), Fb = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000786def FTOIT : FPForm<0x1C, 0x070, "ftoit $RA,$RC",
Andrew Lenharth3553d862007-01-24 21:09:16 +0000787 [(set GPRC:$RC, (bitconvert F8RC:$RA))], s_ftoi>; //Floating to integer move
Evan Cheng64d80e32007-07-19 01:14:50 +0000788let OutOperandList = (ops F4RC:$RC), InOperandList = (ops GPRC:$RA), Fb = 31 in
Andrew Lenharth017c5562006-03-09 17:16:45 +0000789def ITOFS : FPForm<0x14, 0x004, "itofs $RA,$RC",[], s_itof>; //Integer to floating move, S_floating
Evan Cheng64d80e32007-07-19 01:14:50 +0000790let OutOperandList = (ops F8RC:$RC), InOperandList = (ops GPRC:$RA), Fb = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000791def ITOFT : FPForm<0x14, 0x024, "itoft $RA,$RC",
Andrew Lenharth3553d862007-01-24 21:09:16 +0000792 [(set F8RC:$RC, (bitconvert GPRC:$RA))], s_itof>; //Integer to floating move
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000793
794
Evan Cheng64d80e32007-07-19 01:14:50 +0000795let OutOperandList = (ops F4RC:$RC), InOperandList = (ops F8RC:$RB), Fa = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000796def CVTQS : FPForm<0x16, 0x7BC, "cvtqs/sui $RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000797 [(set F4RC:$RC, (Alpha_cvtqs F8RC:$RB))], s_fadd>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000798let OutOperandList = (ops F8RC:$RC), InOperandList = (ops F8RC:$RB), Fa = 31 in
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000799def CVTQT : FPForm<0x16, 0x7BE, "cvtqt/sui $RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000800 [(set F8RC:$RC, (Alpha_cvtqt F8RC:$RB))], s_fadd>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000801let OutOperandList = (ops F8RC:$RC), InOperandList = (ops F8RC:$RB), Fa = 31 in
Andrew Lenharthcd804962005-11-30 16:10:29 +0000802def CVTTQ : FPForm<0x16, 0x52F, "cvttq/svc $RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000803 [(set F8RC:$RC, (Alpha_cvttq F8RC:$RB))], s_fadd>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000804let OutOperandList = (ops F8RC:$RC), InOperandList = (ops F4RC:$RB), Fa = 31 in
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000805def CVTST : FPForm<0x16, 0x6AC, "cvtst/s $RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000806 [(set F8RC:$RC, (fextend F4RC:$RB))], s_fadd>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000807let OutOperandList = (ops F4RC:$RC), InOperandList = (ops F8RC:$RB), Fa = 31 in
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000808def CVTTS : FPForm<0x16, 0x7AC, "cvtts/sui $RB,$RC",
Andrew Lenharth017c5562006-03-09 17:16:45 +0000809 [(set F4RC:$RC, (fround F8RC:$RB))], s_fadd>;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +0000810
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000811
812/////////////////////////////////////////////////////////
813//Branching
814/////////////////////////////////////////////////////////
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000815class br_icc<bits<6> opc, string asmstr>
816 : BFormN<opc, (ops u64imm:$opc, GPRC:$R, target:$dst),
817 !strconcat(asmstr, " $R,$dst"), s_icbr>;
818class br_fcc<bits<6> opc, string asmstr>
819 : BFormN<opc, (ops u64imm:$opc, F8RC:$R, target:$dst),
820 !strconcat(asmstr, " $R,$dst"), s_fbr>;
821
Evan Chengffbacca2007-07-21 00:34:19 +0000822let isBranch = 1, isTerminator = 1, hasCtrlDep = 1 in {
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000823let Ra = 31 in
Andrew Lenharth017c5562006-03-09 17:16:45 +0000824def BR : BFormD<0x30, "br $$31,$DISP", [(br bb:$DISP)], s_ubr>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000825
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000826def COND_BRANCH_I : BFormN<0, (ops u64imm:$opc, GPRC:$R, target:$dst),
827 "{:comment} COND_BRANCH imm:$opc, GPRC:$R, bb:$dst",
828 s_icbr>;
829def COND_BRANCH_F : BFormN<0, (ops u64imm:$opc, F8RC:$R, target:$dst),
830 "{:comment} COND_BRANCH imm:$opc, F8RC:$R, bb:$dst",
831 s_fbr>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000832//Branches, int
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000833def BEQ : br_icc<0x39, "beq">;
834def BGE : br_icc<0x3E, "bge">;
835def BGT : br_icc<0x3F, "bgt">;
836def BLBC : br_icc<0x38, "blbc">;
837def BLBS : br_icc<0x3C, "blbs">;
838def BLE : br_icc<0x3B, "ble">;
839def BLT : br_icc<0x3A, "blt">;
840def BNE : br_icc<0x3D, "bne">;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000841
842//Branches, float
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000843def FBEQ : br_fcc<0x31, "fbeq">;
844def FBGE : br_fcc<0x36, "fbge">;
845def FBGT : br_fcc<0x37, "fbgt">;
846def FBLE : br_fcc<0x33, "fble">;
847def FBLT : br_fcc<0x32, "fblt">;
848def FBNE : br_fcc<0x36, "fbne">;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000849}
850
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000851//An ugly trick to get the opcode as an imm I can use
852def immBRCond : SDNodeXForm<imm, [{
853 switch((uint64_t)N->getValue()) {
854 case 0: return getI64Imm(Alpha::BEQ);
855 case 1: return getI64Imm(Alpha::BNE);
856 case 2: return getI64Imm(Alpha::BGE);
857 case 3: return getI64Imm(Alpha::BGT);
858 case 4: return getI64Imm(Alpha::BLE);
859 case 5: return getI64Imm(Alpha::BLT);
860 case 6: return getI64Imm(Alpha::BLBS);
861 case 7: return getI64Imm(Alpha::BLBC);
862 case 20: return getI64Imm(Alpha::FBEQ);
863 case 21: return getI64Imm(Alpha::FBNE);
864 case 22: return getI64Imm(Alpha::FBGE);
865 case 23: return getI64Imm(Alpha::FBGT);
866 case 24: return getI64Imm(Alpha::FBLE);
867 case 25: return getI64Imm(Alpha::FBLT);
868 default: assert(0 && "Unknown branch type");
869 }
870}]>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000871
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000872//Int cond patterns
873def : Pat<(brcond (seteq GPRC:$RA, 0), bb:$DISP),
874 (COND_BRANCH_I (immBRCond 0), GPRC:$RA, bb:$DISP)>;
875def : Pat<(brcond (setge GPRC:$RA, 0), bb:$DISP),
876 (COND_BRANCH_I (immBRCond 2), GPRC:$RA, bb:$DISP)>;
877def : Pat<(brcond (setgt GPRC:$RA, 0), bb:$DISP),
878 (COND_BRANCH_I (immBRCond 3), GPRC:$RA, bb:$DISP)>;
879def : Pat<(brcond (and GPRC:$RA, 1), bb:$DISP),
880 (COND_BRANCH_I (immBRCond 6), GPRC:$RA, bb:$DISP)>;
881def : Pat<(brcond (setle GPRC:$RA, 0), bb:$DISP),
882 (COND_BRANCH_I (immBRCond 4), GPRC:$RA, bb:$DISP)>;
883def : Pat<(brcond (setlt GPRC:$RA, 0), bb:$DISP),
884 (COND_BRANCH_I (immBRCond 5), GPRC:$RA, bb:$DISP)>;
885def : Pat<(brcond (setne GPRC:$RA, 0), bb:$DISP),
886 (COND_BRANCH_I (immBRCond 1), GPRC:$RA, bb:$DISP)>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000887
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000888def : Pat<(brcond GPRC:$RA, bb:$DISP),
889 (COND_BRANCH_I (immBRCond 1), GPRC:$RA, bb:$DISP)>;
890def : Pat<(brcond (setne GPRC:$RA, GPRC:$RB), bb:$DISP),
891 (COND_BRANCH_I (immBRCond 0), (CMPEQ GPRC:$RA, GPRC:$RB), bb:$DISP)>;
892def : Pat<(brcond (setne GPRC:$RA, immUExt8:$L), bb:$DISP),
893 (COND_BRANCH_I (immBRCond 0), (CMPEQi GPRC:$RA, immUExt8:$L), bb:$DISP)>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000894
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000895//FP cond patterns
896def : Pat<(brcond (seteq F8RC:$RA, immFPZ), bb:$DISP),
897 (COND_BRANCH_F (immBRCond 20), F8RC:$RA, bb:$DISP)>;
898def : Pat<(brcond (setne F8RC:$RA, immFPZ), bb:$DISP),
899 (COND_BRANCH_F (immBRCond 21), F8RC:$RA, bb:$DISP)>;
900def : Pat<(brcond (setge F8RC:$RA, immFPZ), bb:$DISP),
901 (COND_BRANCH_F (immBRCond 22), F8RC:$RA, bb:$DISP)>;
902def : Pat<(brcond (setgt F8RC:$RA, immFPZ), bb:$DISP),
903 (COND_BRANCH_F (immBRCond 23), F8RC:$RA, bb:$DISP)>;
904def : Pat<(brcond (setle F8RC:$RA, immFPZ), bb:$DISP),
905 (COND_BRANCH_F (immBRCond 24), F8RC:$RA, bb:$DISP)>;
906def : Pat<(brcond (setlt F8RC:$RA, immFPZ), bb:$DISP),
907 (COND_BRANCH_F (immBRCond 25), F8RC:$RA, bb:$DISP)>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000908
909
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000910def : Pat<(brcond (seteq F8RC:$RA, F8RC:$RB), bb:$DISP),
911 (COND_BRANCH_F (immBRCond 21), (CMPTEQ F8RC:$RA, F8RC:$RB), bb:$DISP)>;
912def : Pat<(brcond (setoeq F8RC:$RA, F8RC:$RB), bb:$DISP),
913 (COND_BRANCH_F (immBRCond 21), (CMPTEQ F8RC:$RA, F8RC:$RB), bb:$DISP)>;
914def : Pat<(brcond (setueq F8RC:$RA, F8RC:$RB), bb:$DISP),
915 (COND_BRANCH_F (immBRCond 21), (CMPTEQ F8RC:$RA, F8RC:$RB), bb:$DISP)>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000916
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000917def : Pat<(brcond (setlt F8RC:$RA, F8RC:$RB), bb:$DISP),
918 (COND_BRANCH_F (immBRCond 21), (CMPTLT F8RC:$RA, F8RC:$RB), bb:$DISP)>;
919def : Pat<(brcond (setolt F8RC:$RA, F8RC:$RB), bb:$DISP),
920 (COND_BRANCH_F (immBRCond 21), (CMPTLT F8RC:$RA, F8RC:$RB), bb:$DISP)>;
921def : Pat<(brcond (setult F8RC:$RA, F8RC:$RB), bb:$DISP),
922 (COND_BRANCH_F (immBRCond 21), (CMPTLT F8RC:$RA, F8RC:$RB), bb:$DISP)>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000923
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000924def : Pat<(brcond (setle F8RC:$RA, F8RC:$RB), bb:$DISP),
925 (COND_BRANCH_F (immBRCond 21), (CMPTLE F8RC:$RA, F8RC:$RB), bb:$DISP)>;
926def : Pat<(brcond (setole F8RC:$RA, F8RC:$RB), bb:$DISP),
927 (COND_BRANCH_F (immBRCond 21), (CMPTLE F8RC:$RA, F8RC:$RB), bb:$DISP)>;
928def : Pat<(brcond (setule F8RC:$RA, F8RC:$RB), bb:$DISP),
929 (COND_BRANCH_F (immBRCond 21), (CMPTLE F8RC:$RA, F8RC:$RB), bb:$DISP)>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000930
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000931def : Pat<(brcond (setgt F8RC:$RA, F8RC:$RB), bb:$DISP),
932 (COND_BRANCH_F (immBRCond 21), (CMPTLT F8RC:$RB, F8RC:$RA), bb:$DISP)>;
933def : Pat<(brcond (setogt F8RC:$RA, F8RC:$RB), bb:$DISP),
934 (COND_BRANCH_F (immBRCond 21), (CMPTLT F8RC:$RB, F8RC:$RA), bb:$DISP)>;
935def : Pat<(brcond (setugt F8RC:$RA, F8RC:$RB), bb:$DISP),
936 (COND_BRANCH_F (immBRCond 21), (CMPTLT F8RC:$RB, F8RC:$RA), bb:$DISP)>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000937
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000938def : Pat<(brcond (setge F8RC:$RA, F8RC:$RB), bb:$DISP),
939 (COND_BRANCH_F (immBRCond 21), (CMPTLE F8RC:$RB, F8RC:$RA), bb:$DISP)>;
940def : Pat<(brcond (setoge F8RC:$RA, F8RC:$RB), bb:$DISP),
941 (COND_BRANCH_F (immBRCond 21), (CMPTLE F8RC:$RB, F8RC:$RA), bb:$DISP)>;
942def : Pat<(brcond (setuge F8RC:$RA, F8RC:$RB), bb:$DISP),
943 (COND_BRANCH_F (immBRCond 21), (CMPTLE F8RC:$RB, F8RC:$RA), bb:$DISP)>;
Andrew Lenhartha5cc38b2006-06-04 00:25:51 +0000944
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000945def : Pat<(brcond (setne F8RC:$RA, F8RC:$RB), bb:$DISP),
946 (COND_BRANCH_F (immBRCond 20), (CMPTEQ F8RC:$RA, F8RC:$RB), bb:$DISP)>;
947def : Pat<(brcond (setone F8RC:$RA, F8RC:$RB), bb:$DISP),
948 (COND_BRANCH_F (immBRCond 20), (CMPTEQ F8RC:$RA, F8RC:$RB), bb:$DISP)>;
949def : Pat<(brcond (setune F8RC:$RA, F8RC:$RB), bb:$DISP),
950 (COND_BRANCH_F (immBRCond 20), (CMPTEQ F8RC:$RA, F8RC:$RB), bb:$DISP)>;
951
952
953def : Pat<(brcond (setoeq F8RC:$RA, immFPZ), bb:$DISP),
954 (COND_BRANCH_F (immBRCond 20), F8RC:$RA,bb:$DISP)>;
955def : Pat<(brcond (setueq F8RC:$RA, immFPZ), bb:$DISP),
956 (COND_BRANCH_F (immBRCond 20), F8RC:$RA,bb:$DISP)>;
957
958def : Pat<(brcond (setoge F8RC:$RA, immFPZ), bb:$DISP),
959 (COND_BRANCH_F (immBRCond 22), F8RC:$RA,bb:$DISP)>;
960def : Pat<(brcond (setuge F8RC:$RA, immFPZ), bb:$DISP),
961 (COND_BRANCH_F (immBRCond 22), F8RC:$RA,bb:$DISP)>;
962
963def : Pat<(brcond (setogt F8RC:$RA, immFPZ), bb:$DISP),
964 (COND_BRANCH_F (immBRCond 23), F8RC:$RA,bb:$DISP)>;
965def : Pat<(brcond (setugt F8RC:$RA, immFPZ), bb:$DISP),
966 (COND_BRANCH_F (immBRCond 23), F8RC:$RA,bb:$DISP)>;
967
968def : Pat<(brcond (setole F8RC:$RA, immFPZ), bb:$DISP),
969 (COND_BRANCH_F (immBRCond 24), F8RC:$RA,bb:$DISP)>;
970def : Pat<(brcond (setule F8RC:$RA, immFPZ), bb:$DISP),
971 (COND_BRANCH_F (immBRCond 24), F8RC:$RA,bb:$DISP)>;
972
973def : Pat<(brcond (setolt F8RC:$RA, immFPZ), bb:$DISP),
974 (COND_BRANCH_F (immBRCond 25), F8RC:$RA,bb:$DISP)>;
975def : Pat<(brcond (setult F8RC:$RA, immFPZ), bb:$DISP),
976 (COND_BRANCH_F (immBRCond 25), F8RC:$RA,bb:$DISP)>;
977
978def : Pat<(brcond (setone F8RC:$RA, immFPZ), bb:$DISP),
979 (COND_BRANCH_F (immBRCond 21), F8RC:$RA,bb:$DISP)>;
980def : Pat<(brcond (setune F8RC:$RA, immFPZ), bb:$DISP),
981 (COND_BRANCH_F (immBRCond 21), F8RC:$RA,bb:$DISP)>;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000982
983//End Branches
984
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000985//S_floating : IEEE Single
986//T_floating : IEEE Double
987
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +0000988//Unused instructions
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000989//Mnemonic Format Opcode Description
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000990//CALL_PAL Pcd 00 Trap to PALcode
991//ECB Mfc 18.E800 Evict cache block
992//EXCB Mfc 18.0400 Exception barrier
993//FETCH Mfc 18.8000 Prefetch data
994//FETCH_M Mfc 18.A000 Prefetch data, modify intent
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000995//LDQ_U Mem 0B Load unaligned quadword
996//MB Mfc 18.4000 Memory barrier
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000997//STQ_U Mem 0F Store unaligned quadword
998//TRAPB Mfc 18.0000 Trap barrier
999//WH64 Mfc 18.F800 Write hint  64 bytes
1000//WMB Mfc 18.4400 Write memory barrier
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001001//MF_FPCR F-P 17.025 Move from FPCR
1002//MT_FPCR F-P 17.024 Move to FPCR
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +00001003//There are in the Multimedia extentions, so let's not use them yet
1004//def MAXSB8 : OForm<0x1C, 0x3E, "MAXSB8 $RA,$RB,$RC">; //Vector signed byte maximum
1005//def MAXSW4 : OForm< 0x1C, 0x3F, "MAXSW4 $RA,$RB,$RC">; //Vector signed word maximum
1006//def MAXUB8 : OForm<0x1C, 0x3C, "MAXUB8 $RA,$RB,$RC">; //Vector unsigned byte maximum
1007//def MAXUW4 : OForm< 0x1C, 0x3D, "MAXUW4 $RA,$RB,$RC">; //Vector unsigned word maximum
1008//def MINSB8 : OForm< 0x1C, 0x38, "MINSB8 $RA,$RB,$RC">; //Vector signed byte minimum
1009//def MINSW4 : OForm< 0x1C, 0x39, "MINSW4 $RA,$RB,$RC">; //Vector signed word minimum
1010//def MINUB8 : OForm< 0x1C, 0x3A, "MINUB8 $RA,$RB,$RC">; //Vector unsigned byte minimum
1011//def MINUW4 : OForm< 0x1C, 0x3B, "MINUW4 $RA,$RB,$RC">; //Vector unsigned word minimum
1012//def PERR : OForm< 0x1C, 0x31, "PERR $RA,$RB,$RC">; //Pixel error
1013//def PKLB : OForm< 0x1C, 0x37, "PKLB $RA,$RB,$RC">; //Pack longwords to bytes
1014//def PKWB : OForm<0x1C, 0x36, "PKWB $RA,$RB,$RC">; //Pack words to bytes
1015//def UNPKBL : OForm< 0x1C, 0x35, "UNPKBL $RA,$RB,$RC">; //Unpack bytes to longwords
1016//def UNPKBW : OForm< 0x1C, 0x34, "UNPKBW $RA,$RB,$RC">; //Unpack bytes to words
1017//CVTLQ F-P 17.010 Convert longword to quadword
1018//CVTQL F-P 17.030 Convert quadword to longword
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +00001019
1020
Andrew Lenharth50b37842005-11-22 04:20:06 +00001021//Constant handling
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +00001022
Andrew Lenharth50b37842005-11-22 04:20:06 +00001023def immConst2Part : PatLeaf<(imm), [{
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +00001024 //true if imm fits in a LDAH LDA pair
Andrew Lenharth50b37842005-11-22 04:20:06 +00001025 int64_t val = (int64_t)N->getValue();
Andrew Lenharthfeab2f82006-01-01 22:16:14 +00001026 return (val <= IMM_FULLHIGH && val >= IMM_FULLLOW);
Andrew Lenharth50b37842005-11-22 04:20:06 +00001027}]>;
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +00001028def immConst2PartInt : PatLeaf<(imm), [{
1029 //true if imm fits in a LDAH LDA pair with zeroext
1030 uint64_t uval = N->getValue();
1031 int32_t val32 = (int32_t)uval;
1032 return ((uval >> 32) == 0 && //empty upper bits
Andrew Lenharthfeab2f82006-01-01 22:16:14 +00001033 val32 <= IMM_FULLHIGH);
1034// val32 >= IMM_FULLLOW + IMM_LOW * IMM_MULT); //Always True
1035}], SExt32>;
Andrew Lenharth50b37842005-11-22 04:20:06 +00001036
1037def : Pat<(i64 immConst2Part:$imm),
1038 (LDA (LL16 immConst2Part:$imm), (LDAH (LH16 immConst2Part:$imm), R31))>;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +00001039
1040def : Pat<(i64 immSExt16:$imm),
1041 (LDA immSExt16:$imm, R31)>;
Andrew Lenharth50b37842005-11-22 04:20:06 +00001042
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +00001043def : Pat<(i64 immSExt16int:$imm),
Andrew Lenharthfeab2f82006-01-01 22:16:14 +00001044 (ZAPNOTi (LDA (SExt16 immSExt16int:$imm), R31), 15)>;
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +00001045def : Pat<(i64 immConst2PartInt:$imm),
Andrew Lenharth6e707fb2006-01-16 21:41:39 +00001046 (ZAPNOTi (LDA (LL16 (SExt32 immConst2PartInt:$imm)),
Andrew Lenharth29418a82006-01-10 19:12:47 +00001047 (LDAH (LH16 (SExt32 immConst2PartInt:$imm)), R31)), 15)>;
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +00001048
1049
Andrew Lenharth50b37842005-11-22 04:20:06 +00001050//TODO: I want to just define these like this!
1051//def : Pat<(i64 0),
1052// (R31)>;
1053//def : Pat<(f64 0.0),
1054// (F31)>;
1055//def : Pat<(f64 -0.0),
1056// (CPYSNT F31, F31)>;
1057//def : Pat<(f32 0.0),
1058// (F31)>;
1059//def : Pat<(f32 -0.0),
1060// (CPYSNS F31, F31)>;
1061
1062//Misc Patterns:
1063
1064def : Pat<(sext_inreg GPRC:$RB, i32),
1065 (ADDLi GPRC:$RB, 0)>;
1066
Andrew Lenharth7f0db912005-11-30 07:19:56 +00001067def : Pat<(fabs F8RC:$RB),
1068 (CPYST F31, F8RC:$RB)>;
1069def : Pat<(fabs F4RC:$RB),
1070 (CPYSS F31, F4RC:$RB)>;
1071def : Pat<(fneg F8RC:$RB),
1072 (CPYSNT F8RC:$RB, F8RC:$RB)>;
1073def : Pat<(fneg F4RC:$RB),
1074 (CPYSNS F4RC:$RB, F4RC:$RB)>;
Andrew Lenharthe5b71d02006-03-09 17:56:33 +00001075
Andrew Lenharth283f2222006-03-09 17:41:50 +00001076def : Pat<(fcopysign F4RC:$A, (fneg F4RC:$B)),
1077 (CPYSNS F4RC:$B, F4RC:$A)>;
1078def : Pat<(fcopysign F8RC:$A, (fneg F8RC:$B)),
1079 (CPYSNT F8RC:$B, F8RC:$A)>;
Andrew Lenharthe5b71d02006-03-09 17:56:33 +00001080def : Pat<(fcopysign F4RC:$A, (fneg F8RC:$B)),
1081 (CPYSNSt F8RC:$B, F4RC:$A)>;
1082def : Pat<(fcopysign F8RC:$A, (fneg F4RC:$B)),
1083 (CPYSNTs F4RC:$B, F8RC:$A)>;
Andrew Lenharth13beebb2006-03-09 14:58:25 +00001084
Andrew Lenharthcd804962005-11-30 16:10:29 +00001085//Yes, signed multiply high is ugly
1086def : Pat<(mulhs GPRC:$RA, GPRC:$RB),
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +00001087 (SUBQr (UMULHr GPRC:$RA, GPRC:$RB), (ADDQr (CMOVGEr GPRC:$RB, R31, GPRC:$RA),
1088 (CMOVGEr GPRC:$RA, R31, GPRC:$RB)))>;
Andrew Lenharthafe3f492006-04-03 03:18:59 +00001089
1090//Stupid crazy arithmetic stuff:
Andrew Lenharth956a4312006-10-31 19:52:12 +00001091let AddedComplexity = 1 in {
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +00001092def : Pat<(mul GPRC:$RA, 5), (S4ADDQr GPRC:$RA, GPRC:$RA)>;
1093def : Pat<(mul GPRC:$RA, 9), (S8ADDQr GPRC:$RA, GPRC:$RA)>;
1094def : Pat<(mul GPRC:$RA, 3), (S4SUBQr GPRC:$RA, GPRC:$RA)>;
1095def : Pat<(mul GPRC:$RA, 7), (S8SUBQr GPRC:$RA, GPRC:$RA)>;
Andrew Lenharthafe3f492006-04-03 03:18:59 +00001096
Andrew Lenharth956a4312006-10-31 19:52:12 +00001097//slight tree expansion if we are multiplying near to a power of 2
1098//n is above a power of 2
Andrew Lenharthafe3f492006-04-03 03:18:59 +00001099def : Pat<(mul GPRC:$RA, immRem1:$imm),
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +00001100 (ADDQr (SLr GPRC:$RA, (nearP2X immRem1:$imm)), GPRC:$RA)>;
Andrew Lenharth956a4312006-10-31 19:52:12 +00001101def : Pat<(mul GPRC:$RA, immRem2:$imm),
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +00001102 (ADDQr (SLr GPRC:$RA, (nearP2X immRem2:$imm)), (ADDQr GPRC:$RA, GPRC:$RA))>;
Andrew Lenharthafe3f492006-04-03 03:18:59 +00001103def : Pat<(mul GPRC:$RA, immRem3:$imm),
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +00001104 (ADDQr (SLr GPRC:$RA, (nearP2X immRem3:$imm)), (S4SUBQr GPRC:$RA, GPRC:$RA))>;
Andrew Lenharthf87e7932006-04-03 04:19:17 +00001105def : Pat<(mul GPRC:$RA, immRem4:$imm),
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +00001106 (S4ADDQr GPRC:$RA, (SLr GPRC:$RA, (nearP2X immRem4:$imm)))>;
Andrew Lenharth956a4312006-10-31 19:52:12 +00001107def : Pat<(mul GPRC:$RA, immRem5:$imm),
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +00001108 (ADDQr (SLr GPRC:$RA, (nearP2X immRem5:$imm)), (S4ADDQr GPRC:$RA, GPRC:$RA))>;
Andrew Lenharthf87e7932006-04-03 04:19:17 +00001109def : Pat<(mul GPRC:$RA, immRemP2:$imm),
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +00001110 (ADDQr (SLr GPRC:$RA, (nearP2X immRemP2:$imm)), (SLi GPRC:$RA, (nearP2RemX immRemP2:$imm)))>;
Andrew Lenharthafe3f492006-04-03 03:18:59 +00001111
Andrew Lenharth956a4312006-10-31 19:52:12 +00001112//n is below a power of 2
Andrew Lenharth19914ed2007-11-27 18:31:30 +00001113//FIXME: figure out why something is truncating the imm to 32bits
1114// this will fix 2007-11-27-mulneg3
1115//def : Pat<(mul GPRC:$RA, immRem1n:$imm),
1116// (SUBQr (SLr GPRC:$RA, (nearP2X immRem1n:$imm)), GPRC:$RA)>;
1117//def : Pat<(mul GPRC:$RA, immRem2n:$imm),
1118// (SUBQr (SLr GPRC:$RA, (nearP2X immRem2n:$imm)), (ADDQr GPRC:$RA, GPRC:$RA))>;
1119//def : Pat<(mul GPRC:$RA, immRem3n:$imm),
1120// (SUBQr (SLr GPRC:$RA, (nearP2X immRem3n:$imm)), (S4SUBQr GPRC:$RA, GPRC:$RA))>;
1121//def : Pat<(mul GPRC:$RA, immRem4n:$imm),
1122// (SUBQr (SLr GPRC:$RA, (nearP2X immRem4n:$imm)), (SLi GPRC:$RA, 2))>;
1123//def : Pat<(mul GPRC:$RA, immRem5n:$imm),
1124// (SUBQr (SLr GPRC:$RA, (nearP2X immRem5n:$imm)), (S4ADDQr GPRC:$RA, GPRC:$RA))>;
1125//def : Pat<(mul GPRC:$RA, immRemP2n:$imm),
1126// (SUBQr (SLr GPRC:$RA, (nearP2X immRemP2n:$imm)), (SLi GPRC:$RA, (nearP2RemX immRemP2n:$imm)))>;
Andrew Lenharth956a4312006-10-31 19:52:12 +00001127} //Added complexity