Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 1 | /* Title: PhyRegAlloc.h |
| 2 | Author: Ruchira Sasanka |
| 3 | Date: Aug 20, 01 |
| 4 | Purpose: This is the main entry point for register allocation. |
| 5 | |
| 6 | Notes: |
Ruchira Sasanka | 42bd177 | 2002-01-07 19:16:26 +0000 | [diff] [blame] | 7 | ===== |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 8 | |
| 9 | * RegisterClasses: Each RegClass accepts a |
| 10 | MachineRegClass which contains machine specific info about that register |
| 11 | class. The code in the RegClass is machine independent and they use |
| 12 | access functions in the MachineRegClass object passed into it to get |
| 13 | machine specific info. |
| 14 | |
| 15 | * Machine dependent work: All parts of the register coloring algorithm |
| 16 | except coloring of an individual node are machine independent. |
| 17 | |
Ruchira Sasanka | 42bd177 | 2002-01-07 19:16:26 +0000 | [diff] [blame] | 18 | Register allocation must be done as: |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 19 | |
Ruchira Sasanka | 42bd177 | 2002-01-07 19:16:26 +0000 | [diff] [blame] | 20 | MethodLiveVarInfo LVI(*MethodI ); // compute LV info |
| 21 | LVI.analyze(); |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 22 | |
Ruchira Sasanka | 42bd177 | 2002-01-07 19:16:26 +0000 | [diff] [blame] | 23 | TargetMachine &target = .... |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 24 | |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 25 | |
Ruchira Sasanka | 42bd177 | 2002-01-07 19:16:26 +0000 | [diff] [blame] | 26 | PhyRegAlloc PRA(*MethodI, target, &LVI); // allocate regs |
| 27 | PRA.allocateRegisters(); |
| 28 | |
| 29 | |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 30 | |
| 31 | */ |
| 32 | |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 33 | #ifndef PHY_REG_ALLOC_H |
| 34 | #define PHY_REG_ALLOC_H |
| 35 | |
| 36 | #include "llvm/CodeGen/MachineInstr.h" |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/RegClass.h" |
| 38 | #include "llvm/CodeGen/LiveRangeInfo.h" |
| 39 | #include "llvm/Analysis/LiveVar/MethodLiveVarInfo.h" |
Ruchira Sasanka | 42bd177 | 2002-01-07 19:16:26 +0000 | [diff] [blame] | 40 | #include "llvm/Analysis/LoopDepth.h" |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 41 | |
Ruchira Sasanka | 21721b6 | 2001-10-15 16:22:44 +0000 | [diff] [blame] | 42 | #include <deque> |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 43 | |
Ruchira Sasanka | 20c82b1 | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 44 | |
| 45 | //---------------------------------------------------------------------------- |
| 46 | // Class AddedInstrns: |
| 47 | // When register allocator inserts new instructions in to the existing |
| 48 | // instruction stream, it does NOT directly modify the instruction stream. |
| 49 | // Rather, it creates an object of AddedInstrns and stick it in the |
| 50 | // AddedInstrMap for an existing instruction. This class contains two vectors |
| 51 | // to store such instructions added before and after an existing instruction. |
| 52 | //---------------------------------------------------------------------------- |
| 53 | |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 54 | class AddedInstrns |
| 55 | { |
| 56 | public: |
Ruchira Sasanka | 20c82b1 | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 57 | deque<MachineInstr *> InstrnsBefore; // Added insts BEFORE an existing inst |
| 58 | deque<MachineInstr *> InstrnsAfter; // Added insts AFTER an existing inst |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 59 | |
| 60 | AddedInstrns() : InstrnsBefore(), InstrnsAfter() { } |
| 61 | }; |
| 62 | |
| 63 | typedef hash_map<const MachineInstr *, AddedInstrns *> AddedInstrMapType; |
| 64 | |
| 65 | |
| 66 | |
Ruchira Sasanka | 20c82b1 | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 67 | //---------------------------------------------------------------------------- |
Ruchira Sasanka | 20c82b1 | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 68 | // class PhyRegAlloc: |
| 69 | // Main class the register allocator. Call allocateRegisters() to allocate |
| 70 | // registers for a Method. |
| 71 | //---------------------------------------------------------------------------- |
| 72 | |
| 73 | |
Vikram S. Adve | 12af164 | 2001-11-08 04:48:50 +0000 | [diff] [blame] | 74 | class PhyRegAlloc: public NonCopyable |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 75 | { |
| 76 | |
| 77 | vector<RegClass *> RegClassList ; // vector of register classes |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 78 | const TargetMachine &TM; // target machine |
Vikram S. Adve | 12af164 | 2001-11-08 04:48:50 +0000 | [diff] [blame] | 79 | const Method* Meth; // name of the method we work on |
| 80 | MachineCodeForMethod& mcInfo; // descriptor for method's native code |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 81 | MethodLiveVarInfo *const LVI; // LV information for this method |
| 82 | // (already computed for BBs) |
| 83 | LiveRangeInfo LRI; // LR info (will be computed) |
| 84 | const MachineRegInfo &MRI; // Machine Register information |
| 85 | const unsigned NumOfRegClasses; // recorded here for efficiency |
| 86 | |
Ruchira Sasanka | 51bc0e7 | 2001-11-03 17:14:44 +0000 | [diff] [blame] | 87 | |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 88 | AddedInstrMapType AddedInstrMap; // to store instrns added in this phase |
Ruchira Sasanka | 42bd177 | 2002-01-07 19:16:26 +0000 | [diff] [blame] | 89 | LoopDepthCalculator LoopDepthCalc; // to calculate loop depths |
| 90 | ReservedColorListType ResColList; // A set of reserved regs if desired. |
| 91 | // currently not used |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 92 | |
Ruchira Sasanka | 51bc0e7 | 2001-11-03 17:14:44 +0000 | [diff] [blame] | 93 | |
Ruchira Sasanka | 42bd177 | 2002-01-07 19:16:26 +0000 | [diff] [blame] | 94 | |
| 95 | //------- ------------------ private methods--------------------------------- |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 96 | |
| 97 | void addInterference(const Value *const Def, const LiveVarSet *const LVSet, |
| 98 | const bool isCallInst); |
| 99 | |
| 100 | void addInterferencesForArgs(); |
| 101 | void createIGNodeListsAndIGs(); |
| 102 | void buildInterferenceGraphs(); |
Ruchira Sasanka | c4d4b76 | 2001-10-16 01:23:19 +0000 | [diff] [blame] | 103 | |
Ruchira Sasanka | 36f7707 | 2001-10-19 17:21:59 +0000 | [diff] [blame] | 104 | void setCallInterferences(const MachineInstr *MInst, |
| 105 | const LiveVarSet *const LVSetAft ); |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 106 | |
Ruchira Sasanka | f7434f0 | 2001-10-23 21:38:42 +0000 | [diff] [blame] | 107 | void move2DelayedInstr(const MachineInstr *OrigMI, |
| 108 | const MachineInstr *DelayedMI ); |
| 109 | |
Ruchira Sasanka | 44d2b94 | 2001-10-19 21:42:06 +0000 | [diff] [blame] | 110 | void markUnusableSugColors(); |
Ruchira Sasanka | 20c82b1 | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 111 | void allocateStackSpace4SpilledLRs(); |
| 112 | |
Chris Lattner | 00d91c6 | 2001-11-08 20:55:05 +0000 | [diff] [blame] | 113 | void insertCode4SpilledLR (const LiveRange *LR, |
| 114 | MachineInstr *MInst, |
| 115 | const BasicBlock *BB, |
| 116 | const unsigned OpNum); |
Ruchira Sasanka | 44d2b94 | 2001-10-19 21:42:06 +0000 | [diff] [blame] | 117 | |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 118 | inline void constructLiveRanges() |
| 119 | { LRI.constructLiveRanges(); } |
| 120 | |
| 121 | void colorIncomingArgs(); |
Ruchira Sasanka | ab304c4 | 2001-09-30 23:19:57 +0000 | [diff] [blame] | 122 | void colorCallRetArgs(); |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 123 | void updateMachineCode(); |
Ruchira Sasanka | ab304c4 | 2001-09-30 23:19:57 +0000 | [diff] [blame] | 124 | |
Ruchira Sasanka | 6053b93 | 2001-09-15 19:08:41 +0000 | [diff] [blame] | 125 | void printLabel(const Value *const Val); |
| 126 | void printMachineCode(); |
Ruchira Sasanka | 20c82b1 | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 127 | |
| 128 | friend class UltraSparcRegInfo; |
Ruchira Sasanka | 80b1a1a | 2001-11-03 20:41:22 +0000 | [diff] [blame] | 129 | |
| 130 | |
Ruchira Sasanka | 825dd55 | 2001-11-15 20:22:37 +0000 | [diff] [blame] | 131 | int getUsableUniRegAtMI(RegClass *RC, const int RegType, |
| 132 | const MachineInstr *MInst, |
| 133 | const LiveVarSet *LVSetBef, MachineInstr *MIBef, |
| 134 | MachineInstr *MIAft ); |
Ruchira Sasanka | 80b1a1a | 2001-11-03 20:41:22 +0000 | [diff] [blame] | 135 | |
Ruchira Sasanka | 825dd55 | 2001-11-15 20:22:37 +0000 | [diff] [blame] | 136 | int getUnusedUniRegAtMI(RegClass *RC, const MachineInstr *MInst, |
Ruchira Sasanka | 80b1a1a | 2001-11-03 20:41:22 +0000 | [diff] [blame] | 137 | const LiveVarSet *LVSetBef); |
| 138 | |
Ruchira Sasanka | 825dd55 | 2001-11-15 20:22:37 +0000 | [diff] [blame] | 139 | void setRelRegsUsedByThisInst(RegClass *RC, const MachineInstr *MInst ); |
| 140 | int getUniRegNotUsedByThisInst(RegClass *RC, const MachineInstr *MInst); |
Ruchira Sasanka | 20c82b1 | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 141 | |
Ruchira Sasanka | cbddf49 | 2001-11-14 15:37:13 +0000 | [diff] [blame] | 142 | void addInterf4PseudoInstr(const MachineInstr *MInst); |
Ruchira Sasanka | 80b1a1a | 2001-11-03 20:41:22 +0000 | [diff] [blame] | 143 | |
| 144 | |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 145 | public: |
Ruchira Sasanka | 20c82b1 | 2001-10-28 18:15:12 +0000 | [diff] [blame] | 146 | |
Vikram S. Adve | 12af164 | 2001-11-08 04:48:50 +0000 | [diff] [blame] | 147 | PhyRegAlloc(Method *const M, const TargetMachine& TM, |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 148 | MethodLiveVarInfo *const Lvi); |
| 149 | |
Ruchira Sasanka | 42bd177 | 2002-01-07 19:16:26 +0000 | [diff] [blame] | 150 | ~PhyRegAlloc(); |
| 151 | |
| 152 | // main method called for allocating registers |
| 153 | // |
| 154 | void allocateRegisters(); |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 155 | |
| 156 | }; |
| 157 | |
| 158 | |
Ruchira Sasanka | 7cd2ca1 | 2001-09-08 14:22:50 +0000 | [diff] [blame] | 159 | #endif |
| 160 | |