blob: 12c86b8b8d47af3660c769e5e5c42ce9836e3265 [file] [log] [blame]
Vikram S. Adve7f37fe52001-11-08 04:55:13 +00001// $Id$ -*- C++ -*--
2//***************************************************************************
3// File:
4// SparcInternals.h
5//
6// Purpose:
7// This file defines stuff that is to be private to the Sparc
8// backend, but is shared among different portions of the backend.
9//**************************************************************************/
10
Chris Lattnerc6495ee2001-09-14 03:56:45 +000011
12#ifndef SPARC_INTERNALS_H
13#define SPARC_INTERNALS_H
14
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +000015#include "llvm/Target/TargetMachine.h"
16#include "llvm/Target/MachineInstrInfo.h"
Vikram S. Adve339084b2001-09-18 13:04:24 +000017#include "llvm/Target/MachineSchedInfo.h"
Vikram S. Adve5afff3b2001-11-09 02:15:52 +000018#include "llvm/Target/MachineFrameInfo.h"
19#include "llvm/Target/MachineCacheInfo.h"
Chris Lattner699683c2002-02-04 05:59:25 +000020#include "llvm/Target/MachineRegInfo.h"
Chris Lattnerc6495ee2001-09-14 03:56:45 +000021#include "llvm/Type.h"
Chris Lattner46cbff62001-09-14 16:56:32 +000022#include <sys/types.h>
Chris Lattnerc6495ee2001-09-14 03:56:45 +000023
Chris Lattner4387e312002-02-03 23:42:19 +000024class LiveRange;
Chris Lattnerf6e0e282001-09-14 04:32:55 +000025class UltraSparc;
Chris Lattner4387e312002-02-03 23:42:19 +000026class PhyRegAlloc;
Chris Lattner9aa697b2002-04-09 05:16:36 +000027class Pass;
Chris Lattner4387e312002-02-03 23:42:19 +000028
Chris Lattner9aa697b2002-04-09 05:16:36 +000029Pass *createPrologEpilogCodeInserter(TargetMachine &TM);
Chris Lattnerf6e0e282001-09-14 04:32:55 +000030
Chris Lattnerc6495ee2001-09-14 03:56:45 +000031// OpCodeMask definitions for the Sparc V9
32//
33const OpCodeMask Immed = 0x00002000; // immed or reg operand?
34const OpCodeMask Annul = 0x20000000; // annul delay instr?
35const OpCodeMask PredictTaken = 0x00080000; // predict branch taken?
36
37
38enum SparcInstrSchedClass {
39 SPARC_NONE, /* Instructions with no scheduling restrictions */
40 SPARC_IEUN, /* Integer class that can use IEU0 or IEU1 */
41 SPARC_IEU0, /* Integer class IEU0 */
42 SPARC_IEU1, /* Integer class IEU1 */
43 SPARC_FPM, /* FP Multiply or Divide instructions */
44 SPARC_FPA, /* All other FP instructions */
45 SPARC_CTI, /* Control-transfer instructions */
46 SPARC_LD, /* Load instructions */
47 SPARC_ST, /* Store instructions */
48 SPARC_SINGLE, /* Instructions that must issue by themselves */
49
50 SPARC_INV, /* This should stay at the end for the next value */
51 SPARC_NUM_SCHED_CLASSES = SPARC_INV
52};
53
Chris Lattnerc6495ee2001-09-14 03:56:45 +000054
55//---------------------------------------------------------------------------
56// enum SparcMachineOpCode.
57// const MachineInstrDescriptor SparcMachineInstrDesc[]
58//
59// Purpose:
60// Description of UltraSparc machine instructions.
61//
62//---------------------------------------------------------------------------
63
Chris Lattnerc6495ee2001-09-14 03:56:45 +000064enum SparcMachineOpCode {
Chris Lattner9a3d63b2001-09-19 15:56:23 +000065#define I(ENUM, OPCODESTRING, NUMOPERANDS, RESULTPOS, MAXIMM, IMMSE, \
66 NUMDELAYSLOTS, LATENCY, SCHEDCLASS, INSTFLAGS) \
67 ENUM,
68#include "SparcInstr.def"
Chris Lattnerc6495ee2001-09-14 03:56:45 +000069
Chris Lattnerc6495ee2001-09-14 03:56:45 +000070 // End-of-array marker
71 INVALID_OPCODE,
Vikram S. Advec1521632001-10-22 13:31:53 +000072 NUM_REAL_OPCODES = PHI, // number of valid opcodes
Chris Lattnerc6495ee2001-09-14 03:56:45 +000073 NUM_TOTAL_OPCODES = INVALID_OPCODE
74};
75
Chris Lattnerc6495ee2001-09-14 03:56:45 +000076
Chris Lattner9a3d63b2001-09-19 15:56:23 +000077// Array of machine instruction descriptions...
78extern const MachineInstrDescriptor SparcMachineInstrDesc[];
Chris Lattnerc6495ee2001-09-14 03:56:45 +000079
80
81//---------------------------------------------------------------------------
82// class UltraSparcInstrInfo
83//
84// Purpose:
85// Information about individual instructions.
86// Most information is stored in the SparcMachineInstrDesc array above.
87// Other information is computed on demand, and most such functions
88// default to member functions in base class MachineInstrInfo.
89//---------------------------------------------------------------------------
90
91class UltraSparcInstrInfo : public MachineInstrInfo {
92public:
Vikram S. Adve7f37fe52001-11-08 04:55:13 +000093 /*ctor*/ UltraSparcInstrInfo(const TargetMachine& tgt);
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +000094
95 //
Vikram S. Advedd558992002-03-18 03:02:42 +000096 // All immediate constants are in position 1 except the
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +000097 // store instructions.
98 //
Vikram S. Advedd558992002-03-18 03:02:42 +000099 virtual int getImmedConstantPos(MachineOpCode opCode) const {
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +0000100 bool ignore;
101 if (this->maxImmedConstant(opCode, ignore) != 0)
102 {
103 assert(! this->isStore((MachineOpCode) STB - 1)); // first store is STB
104 assert(! this->isStore((MachineOpCode) STD + 1)); // last store is STD
Vikram S. Advedd558992002-03-18 03:02:42 +0000105 return (opCode >= STB && opCode <= STD)? 2 : 1;
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +0000106 }
107 else
108 return -1;
109 }
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000110
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000111 virtual bool hasResultInterlock (MachineOpCode opCode) const
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000112 {
113 // All UltraSPARC instructions have interlocks (note that delay slots
114 // are not considered here).
115 // However, instructions that use the result of an FCMP produce a
116 // 9-cycle stall if they are issued less than 3 cycles after the FCMP.
117 // Force the compiler to insert a software interlock (i.e., gap of
118 // 2 other groups, including NOPs if necessary).
119 return (opCode == FCMPS || opCode == FCMPD || opCode == FCMPQ);
120 }
121
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000122 //-------------------------------------------------------------------------
123 // Code generation support for creating individual machine instructions
124 //-------------------------------------------------------------------------
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000125
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000126 // Create an instruction sequence to put the constant `val' into
127 // the virtual register `dest'. The generated instructions are
128 // returned in `minstrVec'. Any temporary registers (TmpInstruction)
129 // created are returned in `tempVec'.
130 //
Chris Lattnerb7653df2002-04-08 22:03:57 +0000131 virtual void CreateCodeToLoadConst(Function* method,
Vikram S. Advedd558992002-03-18 03:02:42 +0000132 Value* val,
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000133 Instruction* dest,
Chris Lattner697954c2002-01-20 22:54:45 +0000134 std::vector<MachineInstr*>& minstrVec,
135 std::vector<TmpInstruction*>& tmp) const;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000136
137
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000138 // Create an instruction sequence to copy an integer value `val'
139 // to a floating point value `dest' by copying to memory and back.
140 // val must be an integral type. dest must be a Float or Double.
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000141 // The generated instructions are returned in `minstrVec'.
142 // Any temp. registers (TmpInstruction) created are returned in `tempVec'.
143 //
Chris Lattnerb7653df2002-04-08 22:03:57 +0000144 virtual void CreateCodeToCopyIntToFloat(Function* method,
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000145 Value* val,
146 Instruction* dest,
Chris Lattner697954c2002-01-20 22:54:45 +0000147 std::vector<MachineInstr*>& minstr,
148 std::vector<TmpInstruction*>& temp,
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000149 TargetMachine& target) const;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000150
151 // Similarly, create an instruction sequence to copy an FP value
152 // `val' to an integer value `dest' by copying to memory and back.
153 // See the previous function for information about return values.
154 //
Chris Lattnerb7653df2002-04-08 22:03:57 +0000155 virtual void CreateCodeToCopyFloatToInt(Function* method,
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000156 Value* val,
157 Instruction* dest,
Chris Lattner697954c2002-01-20 22:54:45 +0000158 std::vector<MachineInstr*>& minstr,
159 std::vector<TmpInstruction*>& temp,
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000160 TargetMachine& target) const;
Ruchira Sasanka67a463a2001-11-12 14:45:33 +0000161
162 // create copy instruction(s)
Vikram S. Advedd558992002-03-18 03:02:42 +0000163 virtual void CreateCopyInstructionsByType(const TargetMachine& target,
Chris Lattnerb7653df2002-04-08 22:03:57 +0000164 Function* method,
Vikram S. Advedd558992002-03-18 03:02:42 +0000165 Value* src,
166 Instruction* dest,
167 std::vector<MachineInstr*>& minstr) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000168};
169
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000170
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000171//----------------------------------------------------------------------------
172// class UltraSparcRegInfo
173//
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000174// This class implements the virtual class MachineRegInfo for Sparc.
175//
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000176//----------------------------------------------------------------------------
177
Chris Lattner699683c2002-02-04 05:59:25 +0000178class UltraSparcRegInfo : public MachineRegInfo {
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000179 // The actual register classes in the Sparc
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000180 //
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000181 enum RegClassIDs {
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000182 IntRegClassID, // Integer
183 FloatRegClassID, // Float (both single/double)
184 IntCCRegClassID, // Int Condition Code
185 FloatCCRegClassID // Float Condition code
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000186 };
187
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000188
189 // Type of registers available in Sparc. There can be several reg types
190 // in the same class. For instace, the float reg class has Single/Double
191 // types
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000192 //
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000193 enum RegTypes {
194 IntRegType,
195 FPSingleRegType,
196 FPDoubleRegType,
197 IntCCRegType,
198 FloatCCRegType
199 };
200
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000201 // **** WARNING: If the above enum order is changed, also modify
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000202 // getRegisterClassOfValue method below since it assumes this particular
203 // order for efficiency.
204
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000205
206 // reverse pointer to get info about the ultra sparc machine
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000207 //
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000208 const UltraSparc *const UltraSparcInfo;
209
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000210 // Number of registers used for passing int args (usually 6: %o0 - %o5)
211 //
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000212 unsigned const NumOfIntArgRegs;
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000213
214 // Number of registers used for passing float args (usually 32: %f0 - %f31)
215 //
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000216 unsigned const NumOfFloatArgRegs;
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000217
218 // An out of bound register number that can be used to initialize register
219 // numbers. Useful for error detection.
220 //
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000221 int const InvalidRegNum;
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000222
223
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000224 // ======================== Private Methods =============================
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000225
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000226 // The following methods are used to color special live ranges (e.g.
227 // method args and return values etc.) with specific hardware registers
228 // as required. See SparcRegInfo.cpp for the implementation.
229 //
Chris Lattner699683c2002-02-04 05:59:25 +0000230 void setCallOrRetArgCol(LiveRange *LR, unsigned RegNo,
231 const MachineInstr *MI,
232 std::hash_map<const MachineInstr *,
233 AddedInstrns *> &AIMap) const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000234
Chris Lattner699683c2002-02-04 05:59:25 +0000235 MachineInstr *getCopy2RegMI(const Value *SrcVal, unsigned Reg,
236 unsigned RegClassID) const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000237
Chris Lattner699683c2002-02-04 05:59:25 +0000238 void suggestReg4RetAddr(const MachineInstr *RetMI,
239 LiveRangeInfo &LRI) const;
Ruchira Sasankacc3ccac2001-10-15 16:25:28 +0000240
Chris Lattner699683c2002-02-04 05:59:25 +0000241 void suggestReg4CallAddr(const MachineInstr *CallMI, LiveRangeInfo &LRI,
Chris Lattner697954c2002-01-20 22:54:45 +0000242 std::vector<RegClass *> RCList) const;
Ruchira Sasankacc3ccac2001-10-15 16:25:28 +0000243
244
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000245
246 // The following methods are used to find the addresses etc. contained
247 // in specail machine instructions like CALL/RET
248 //
Chris Lattner699683c2002-02-04 05:59:25 +0000249 Value *getValue4ReturnAddr(const MachineInstr *MInst) const;
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000250 const Value *getCallInstRetAddr(const MachineInstr *CallMI) const;
Chris Lattner699683c2002-02-04 05:59:25 +0000251 unsigned getCallInstNumArgs(const MachineInstr *CallMI) const;
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000252
253
254 // The following 3 methods are used to find the RegType (see enum above)
255 // of a LiveRange, Value and using the unified RegClassID
Chris Lattner699683c2002-02-04 05:59:25 +0000256 int getRegType(const LiveRange *LR) const;
257 int getRegType(const Value *Val) const;
258 int getRegType(int reg) const;
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000259
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000260
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000261 // The following methods are used to generate copy instructions to move
262 // data between condition code registers
263 //
Chris Lattner699683c2002-02-04 05:59:25 +0000264 MachineInstr *cpCCR2IntMI(unsigned IntReg) const;
265 MachineInstr *cpInt2CCRMI(unsigned IntReg) const;
Ruchira Sasanka3839e6e2001-11-03 19:59:59 +0000266
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000267 // Used to generate a copy instruction based on the register class of
268 // value.
269 //
Chris Lattner699683c2002-02-04 05:59:25 +0000270 MachineInstr *cpValue2RegMI(Value *Val, unsigned DestReg,
271 int RegType) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000272
273
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000274 // The following 2 methods are used to order the instructions addeed by
275 // the register allocator in association with method calling. See
276 // SparcRegInfo.cpp for more details
277 //
Chris Lattner697954c2002-01-20 22:54:45 +0000278 void moveInst2OrdVec(std::vector<MachineInstr *> &OrdVec,
279 MachineInstr *UnordInst,
280 PhyRegAlloc &PRA) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000281
Chris Lattner697954c2002-01-20 22:54:45 +0000282 void OrderAddedInstrns(std::vector<MachineInstr *> &UnordVec,
283 std::vector<MachineInstr *> &OrdVec,
284 PhyRegAlloc &PRA) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000285
286
Vikram S. Adve6d783112002-04-25 04:40:24 +0000287 // Compute which register can be used for an argument, if any
288 //
289 int regNumForIntArg(bool inCallee, bool isVarArgsCall,
290 unsigned argNo, unsigned intArgNo, unsigned fpArgNo,
291 unsigned& regClassId) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000292
Vikram S. Adve6d783112002-04-25 04:40:24 +0000293 int regNumForFPArg(unsigned RegType, bool inCallee, bool isVarArgsCall,
294 unsigned argNo, unsigned intArgNo, unsigned fpArgNo,
295 unsigned& regClassId) const;
296
Chris Lattner699683c2002-02-04 05:59:25 +0000297public:
298 UltraSparcRegInfo(const UltraSparc &tgt);
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000299
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000300 // To get complete machine information structure using the machine register
301 // information
302 //
Chris Lattner699683c2002-02-04 05:59:25 +0000303 inline const UltraSparc &getUltraSparcInfo() const {
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000304 return *UltraSparcInfo;
305 }
306
Vikram S. Advedd558992002-03-18 03:02:42 +0000307 // To find the register class used for a specified Type
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000308 //
Vikram S. Advedd558992002-03-18 03:02:42 +0000309 inline unsigned getRegClassIDOfType(const Type *type,
310 bool isCCReg = false) const {
311 Type::PrimitiveID ty = type->getPrimitiveID();
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000312 unsigned res;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000313
Chris Lattnerc9aa7df2002-03-29 03:51:11 +0000314 // FIXME: Comparing types like this isn't very safe...
Chris Lattner699683c2002-02-04 05:59:25 +0000315 if ((ty && ty <= Type::LongTyID) || (ty == Type::LabelTyID) ||
Chris Lattnerc9aa7df2002-03-29 03:51:11 +0000316 (ty == Type::FunctionTyID) || (ty == Type::PointerTyID) )
Chris Lattner699683c2002-02-04 05:59:25 +0000317 res = IntRegClassID; // sparc int reg (ty=0: void)
318 else if (ty <= Type::DoubleTyID)
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000319 res = FloatRegClassID; // sparc float reg class
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000320 else {
Chris Lattner49b8a9c2002-02-24 23:02:40 +0000321 //std::cerr << "TypeID: " << ty << "\n";
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000322 assert(0 && "Cannot resolve register class for type");
Chris Lattner8e5c0b42001-11-07 14:01:59 +0000323 return 0;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000324 }
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000325
326 if(isCCReg)
327 return res + 2; // corresponidng condition code regiser
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000328 else
329 return res;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000330 }
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000331
Vikram S. Advedd558992002-03-18 03:02:42 +0000332 // To find the register class of a Value
333 //
334 inline unsigned getRegClassIDOfValue(const Value *Val,
335 bool isCCReg = false) const {
336 return getRegClassIDOfType(Val->getType(), isCCReg);
337 }
338
339
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000340
Chris Lattner699683c2002-02-04 05:59:25 +0000341 // getZeroRegNum - returns the register that contains always zero this is the
342 // unified register number
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000343 //
Chris Lattner699683c2002-02-04 05:59:25 +0000344 virtual int getZeroRegNum() const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000345
Chris Lattner699683c2002-02-04 05:59:25 +0000346 // getCallAddressReg - returns the reg used for pushing the address when a
347 // method is called. This can be used for other purposes between calls
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000348 //
Chris Lattner699683c2002-02-04 05:59:25 +0000349 unsigned getCallAddressReg() const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000350
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000351 // Returns the register containing the return address.
352 // It should be made sure that this register contains the return
353 // value when a return instruction is reached.
354 //
Chris Lattner699683c2002-02-04 05:59:25 +0000355 unsigned getReturnAddressReg() const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000356
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000357
358
359 // The following methods are used to color special live ranges (e.g.
360 // method args and return values etc.) with specific hardware registers
361 // as required. See SparcRegInfo.cpp for the implementation for Sparc.
362 //
Chris Lattnerb7653df2002-04-08 22:03:57 +0000363 void suggestRegs4MethodArgs(const Function *Meth,
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000364 LiveRangeInfo& LRI) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000365
Chris Lattner699683c2002-02-04 05:59:25 +0000366 void suggestRegs4CallArgs(const MachineInstr *CallMI,
Chris Lattner697954c2002-01-20 22:54:45 +0000367 LiveRangeInfo& LRI,
368 std::vector<RegClass *> RCL) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000369
Chris Lattner699683c2002-02-04 05:59:25 +0000370 void suggestReg4RetValue(const MachineInstr *RetMI,
Chris Lattner697954c2002-01-20 22:54:45 +0000371 LiveRangeInfo& LRI) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000372
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000373
Chris Lattnerb7653df2002-04-08 22:03:57 +0000374 void colorMethodArgs(const Function *Meth, LiveRangeInfo &LRI,
Chris Lattner699683c2002-02-04 05:59:25 +0000375 AddedInstrns *FirstAI) const;
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000376
Chris Lattner699683c2002-02-04 05:59:25 +0000377 void colorCallArgs(const MachineInstr *CallMI, LiveRangeInfo &LRI,
378 AddedInstrns *CallAI, PhyRegAlloc &PRA,
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000379 const BasicBlock *BB) const;
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000380
Chris Lattner699683c2002-02-04 05:59:25 +0000381 void colorRetValue(const MachineInstr *RetI, LiveRangeInfo& LRI,
382 AddedInstrns *RetAI) const;
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000383
384
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000385
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000386 // method used for printing a register for debugging purposes
387 //
Chris Lattner699683c2002-02-04 05:59:25 +0000388 static void printReg(const LiveRange *LR);
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000389
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000390 // this method provides a unique number for each register
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000391 //
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000392 inline int getUnifiedRegNum(int RegClassID, int reg) const {
393
394 if( RegClassID == IntRegClassID && reg < 32 )
395 return reg;
396 else if ( RegClassID == FloatRegClassID && reg < 64)
397 return reg + 32; // we have 32 int regs
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000398 else if( RegClassID == FloatCCRegClassID && reg < 4)
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000399 return reg + 32 + 64; // 32 int, 64 float
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000400 else if( RegClassID == IntCCRegClassID )
Vikram S. Advedd558992002-03-18 03:02:42 +0000401 return reg + 4+ 32 + 64; // only int cc reg
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000402 else if (reg==InvalidRegNum)
403 return InvalidRegNum;
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000404 else
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000405 assert(0 && "Invalid register class or reg number");
Chris Lattner6dad5062001-11-07 13:49:12 +0000406 return 0;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000407 }
408
409 // given the unified register number, this gives the name
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000410 // for generating assembly code or debugging.
411 //
Chris Lattner699683c2002-02-04 05:59:25 +0000412 virtual const std::string getUnifiedRegName(int reg) const;
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000413
414
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000415 // returns the # of bytes of stack space allocated for each register
416 // type. For Sparc, currently we allocate 8 bytes on stack for all
417 // register types. We can optimize this later if necessary to save stack
418 // space (However, should make sure that stack alignment is correct)
419 //
Chris Lattner699683c2002-02-04 05:59:25 +0000420 inline int getSpilledRegSize(int RegType) const {
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000421 return 8;
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000422 }
423
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000424
Vikram S. Advea44c6c02002-03-31 19:04:50 +0000425 // To obtain the return value and the indirect call address (if any)
426 // contained in a CALL machine instruction
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000427 //
Ruchira Sasankab3b6f532001-10-21 16:43:41 +0000428 const Value * getCallInstRetVal(const MachineInstr *CallMI) const;
Vikram S. Advea44c6c02002-03-31 19:04:50 +0000429 const Value * getCallInstIndirectAddrVal(const MachineInstr *CallMI) const;
Ruchira Sasankab3b6f532001-10-21 16:43:41 +0000430
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000431
432 // The following methods are used to generate "copy" machine instructions
433 // for an architecture.
434 //
Chris Lattner699683c2002-02-04 05:59:25 +0000435 MachineInstr * cpReg2RegMI(unsigned SrcReg, unsigned DestReg,
436 int RegType) const;
Vikram S. Adve6d783112002-04-25 04:40:24 +0000437
Chris Lattner699683c2002-02-04 05:59:25 +0000438 MachineInstr * cpReg2MemMI(unsigned SrcReg, unsigned DestPtrReg,
439 int Offset, int RegType) const;
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000440
Chris Lattner699683c2002-02-04 05:59:25 +0000441 MachineInstr * cpMem2RegMI(unsigned SrcPtrReg, int Offset,
442 unsigned DestReg, int RegType) const;
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000443
Ruchira Sasankaef1b0cb2001-11-03 17:13:27 +0000444 MachineInstr* cpValue2Value(Value *Src, Value *Dest) const;
445
446
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000447 // To see whether a register is a volatile (i.e., whehter it must be
448 // preserved acorss calls)
449 //
Chris Lattner699683c2002-02-04 05:59:25 +0000450 inline bool isRegVolatile(int RegClassID, int Reg) const {
451 return MachineRegClassArr[RegClassID]->isRegVolatile(Reg);
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000452 }
453
454
Chris Lattner699683c2002-02-04 05:59:25 +0000455 virtual unsigned getFramePointer() const;
456 virtual unsigned getStackPointer() const;
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000457
Chris Lattner699683c2002-02-04 05:59:25 +0000458 virtual int getInvalidRegNum() const {
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000459 return InvalidRegNum;
460 }
461
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000462 // This method inserts the caller saving code for call instructions
463 //
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000464 void insertCallerSavingCode(const MachineInstr *MInst,
465 const BasicBlock *BB, PhyRegAlloc &PRA ) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000466};
467
468
469
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000470
471//---------------------------------------------------------------------------
472// class UltraSparcSchedInfo
473//
474// Purpose:
475// Interface to instruction scheduling information for UltraSPARC.
476// The parameter values above are based on UltraSPARC IIi.
477//---------------------------------------------------------------------------
478
479
480class UltraSparcSchedInfo: public MachineSchedInfo {
481public:
Chris Lattner699683c2002-02-04 05:59:25 +0000482 UltraSparcSchedInfo(const TargetMachine &tgt);
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000483protected:
Chris Lattner699683c2002-02-04 05:59:25 +0000484 virtual void initializeResources();
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000485};
486
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000487
488//---------------------------------------------------------------------------
Vikram S. Advec1521632001-10-22 13:31:53 +0000489// class UltraSparcFrameInfo
490//
491// Purpose:
492// Interface to stack frame layout info for the UltraSPARC.
Vikram S. Adve00521d72001-11-12 23:26:35 +0000493// Starting offsets for each area of the stack frame are aligned at
494// a multiple of getStackFrameSizeAlignment().
Vikram S. Advec1521632001-10-22 13:31:53 +0000495//---------------------------------------------------------------------------
496
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000497class UltraSparcFrameInfo: public MachineFrameInfo {
Vikram S. Advec1521632001-10-22 13:31:53 +0000498public:
Chris Lattner699683c2002-02-04 05:59:25 +0000499 UltraSparcFrameInfo(const TargetMachine &tgt) : MachineFrameInfo(tgt) {}
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000500
501public:
502 int getStackFrameSizeAlignment () const { return StackFrameSizeAlignment;}
503 int getMinStackFrameSize () const { return MinStackFrameSize; }
504 int getNumFixedOutgoingArgs () const { return NumFixedOutgoingArgs; }
505 int getSizeOfEachArgOnStack () const { return SizeOfEachArgOnStack; }
506 bool argsOnStackHaveFixedSize () const { return true; }
507
508 //
509 // These methods compute offsets using the frame contents for a
510 // particular method. The frame contents are obtained from the
511 // MachineCodeInfoForMethod object for the given method.
512 //
513 int getFirstIncomingArgOffset (MachineCodeForMethod& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000514 bool& growUp) const
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000515 {
Vikram S. Adve6d783112002-04-25 04:40:24 +0000516 growUp = true; // arguments area grows upwards
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000517 return FirstIncomingArgOffsetFromFP;
518 }
519 int getFirstOutgoingArgOffset (MachineCodeForMethod& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000520 bool& growUp) const
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000521 {
Vikram S. Adve6d783112002-04-25 04:40:24 +0000522 growUp = true; // arguments area grows upwards
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000523 return FirstOutgoingArgOffsetFromSP;
524 }
525 int getFirstOptionalOutgoingArgOffset(MachineCodeForMethod& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000526 bool& growUp)const
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000527 {
Vikram S. Adve6d783112002-04-25 04:40:24 +0000528 growUp = true; // arguments area grows upwards
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000529 return FirstOptionalOutgoingArgOffsetFromSP;
530 }
531
532 int getFirstAutomaticVarOffset (MachineCodeForMethod& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000533 bool& growUp) const;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000534 int getRegSpillAreaOffset (MachineCodeForMethod& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000535 bool& growUp) const;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000536 int getTmpAreaOffset (MachineCodeForMethod& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000537 bool& growUp) const;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000538 int getDynamicAreaOffset (MachineCodeForMethod& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000539 bool& growUp) const;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000540
541 //
542 // These methods specify the base register used for each stack area
543 // (generally FP or SP)
544 //
545 virtual int getIncomingArgBaseRegNum() const {
546 return (int) target.getRegInfo().getFramePointer();
547 }
548 virtual int getOutgoingArgBaseRegNum() const {
549 return (int) target.getRegInfo().getStackPointer();
550 }
551 virtual int getOptionalOutgoingArgBaseRegNum() const {
552 return (int) target.getRegInfo().getStackPointer();
553 }
554 virtual int getAutomaticVarBaseRegNum() const {
555 return (int) target.getRegInfo().getFramePointer();
556 }
557 virtual int getRegSpillAreaBaseRegNum() const {
558 return (int) target.getRegInfo().getFramePointer();
559 }
560 virtual int getDynamicAreaBaseRegNum() const {
561 return (int) target.getRegInfo().getStackPointer();
562 }
563
564private:
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000565 // All stack addresses must be offset by 0x7ff (2047) on Sparc V9.
566 static const int OFFSET = (int) 0x7ff;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000567 static const int StackFrameSizeAlignment = 16;
Vikram S. Advec1521632001-10-22 13:31:53 +0000568 static const int MinStackFrameSize = 176;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000569 static const int NumFixedOutgoingArgs = 6;
570 static const int SizeOfEachArgOnStack = 8;
Ruchira Sasanka67a463a2001-11-12 14:45:33 +0000571 static const int StaticAreaOffsetFromFP = 0 + OFFSET;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000572 static const int FirstIncomingArgOffsetFromFP = 128 + OFFSET;
573 static const int FirstOptionalIncomingArgOffsetFromFP = 176 + OFFSET;
574 static const int FirstOutgoingArgOffsetFromSP = 128 + OFFSET;
575 static const int FirstOptionalOutgoingArgOffsetFromSP = 176 + OFFSET;
Vikram S. Advec1521632001-10-22 13:31:53 +0000576};
577
578
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000579//---------------------------------------------------------------------------
580// class UltraSparcCacheInfo
581//
582// Purpose:
583// Interface to cache parameters for the UltraSPARC.
584// Just use defaults for now.
585//---------------------------------------------------------------------------
586
587class UltraSparcCacheInfo: public MachineCacheInfo {
588public:
Chris Lattner7327d7e2002-02-04 00:04:35 +0000589 UltraSparcCacheInfo(const TargetMachine &T) : MachineCacheInfo(T) {}
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000590};
591
Vikram S. Advec1521632001-10-22 13:31:53 +0000592
593//---------------------------------------------------------------------------
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000594// class UltraSparcMachine
595//
596// Purpose:
597// Primary interface to machine description for the UltraSPARC.
598// Primarily just initializes machine-dependent parameters in
599// class TargetMachine, and creates machine-dependent subclasses
Vikram S. Adve339084b2001-09-18 13:04:24 +0000600// for classes such as InstrInfo, SchedInfo and RegInfo.
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000601//---------------------------------------------------------------------------
602
603class UltraSparc : public TargetMachine {
Vikram S. Adve339084b2001-09-18 13:04:24 +0000604private:
605 UltraSparcInstrInfo instrInfo;
606 UltraSparcSchedInfo schedInfo;
607 UltraSparcRegInfo regInfo;
Vikram S. Advec1521632001-10-22 13:31:53 +0000608 UltraSparcFrameInfo frameInfo;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000609 UltraSparcCacheInfo cacheInfo;
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000610public:
611 UltraSparc();
Vikram S. Adve339084b2001-09-18 13:04:24 +0000612
Chris Lattner32f600a2001-09-19 13:47:12 +0000613 virtual const MachineInstrInfo &getInstrInfo() const { return instrInfo; }
614 virtual const MachineSchedInfo &getSchedInfo() const { return schedInfo; }
615 virtual const MachineRegInfo &getRegInfo() const { return regInfo; }
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000616 virtual const MachineFrameInfo &getFrameInfo() const { return frameInfo; }
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000617 virtual const MachineCacheInfo &getCacheInfo() const { return cacheInfo; }
Chris Lattner32f600a2001-09-19 13:47:12 +0000618
619 //
Chris Lattner4387e312002-02-03 23:42:19 +0000620 // addPassesToEmitAssembly - Add passes to the specified pass manager to get
621 // assembly langage code emited. For sparc, we have to do ...
Chris Lattner32f600a2001-09-19 13:47:12 +0000622 //
Chris Lattner4387e312002-02-03 23:42:19 +0000623 virtual void addPassesToEmitAssembly(PassManager &PM, std::ostream &Out);
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000624
Chris Lattner4387e312002-02-03 23:42:19 +0000625private:
626 Pass *getMethodAsmPrinterPass(PassManager &PM, std::ostream &Out);
627 Pass *getModuleAsmPrinterPass(PassManager &PM, std::ostream &Out);
Chris Lattner9530a6f2002-02-11 22:35:46 +0000628 Pass *getEmitBytecodeToAsmPass(std::ostream &Out);
Chris Lattner6edfcc52002-02-03 07:51:17 +0000629};
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000630
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000631#endif