blob: 45c7ace78bdb87e8580324cc54bb51d8712b40d9 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohman4fd55282009-04-07 20:40:11 +000060 MVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
61 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Dan Gohman4fd55282009-04-07 20:40:11 +000068 MVT::SimpleValueType VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
70 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
72 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
73 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
80 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohmanad368ac2008-08-27 18:10:19 +000087 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
95 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000096 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000097 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000098
99 if (!Reg) {
100 const APFloat &Flt = CF->getValueAPF();
101 MVT IntVT = TLI.getPointerTy();
102
103 uint64_t x[2];
104 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000105 bool isExact;
106 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
107 APFloat::rmTowardZero, &isExact);
108 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000109 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000111 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000112 if (IntegerReg != 0)
113 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
114 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000115 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000116 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
117 if (!SelectOperator(CE, CE->getOpcode())) return 0;
118 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000119 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000120 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000121 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000122 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000123
Dan Gohmandceffe62008-09-25 01:28:51 +0000124 // If target-independent code couldn't handle the value, give target-specific
125 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000126 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000127 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000128
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000129 // Don't cache constant materializations in the general ValueMap.
130 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000131 if (Reg != 0)
132 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000133 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000134}
135
Evan Cheng59fbc802008-09-09 01:26:59 +0000136unsigned FastISel::lookUpRegForValue(Value *V) {
137 // Look up the value to see if we already have a register for it. We
138 // cache values defined by Instructions across blocks, and other values
139 // only locally. This is because Instructions already have the SSA
140 // def-dominatess-use requirement enforced.
141 if (ValueMap.count(V))
142 return ValueMap[V];
143 return LocalValueMap[V];
144}
145
Owen Andersoncc54e762008-08-30 00:38:46 +0000146/// UpdateValueMap - Update the value map to include the new mapping for this
147/// instruction, or insert an extra copy to get the result in a previous
148/// determined register.
149/// NOTE: This is only necessary because we might select a block that uses
150/// a value before we select the block that defines the value. It might be
151/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000152unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000153 if (!isa<Instruction>(I)) {
154 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000155 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000156 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000157
158 unsigned &AssignedReg = ValueMap[I];
159 if (AssignedReg == 0)
160 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000161 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000162 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
163 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
164 Reg, RegClass, RegClass);
165 }
166 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000167}
168
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000169unsigned FastISel::getRegForGEPIndex(Value *Idx) {
170 unsigned IdxN = getRegForValue(Idx);
171 if (IdxN == 0)
172 // Unhandled operand. Halt "fast" selection and bail.
173 return 0;
174
175 // If the index is smaller or larger than intptr_t, truncate or extend it.
176 MVT PtrVT = TLI.getPointerTy();
177 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
178 if (IdxVT.bitsLT(PtrVT))
179 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
180 ISD::SIGN_EXTEND, IdxN);
181 else if (IdxVT.bitsGT(PtrVT))
182 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
183 ISD::TRUNCATE, IdxN);
184 return IdxN;
185}
186
Dan Gohmanbdedd442008-08-20 00:11:48 +0000187/// SelectBinaryOp - Select and emit code for a binary operator instruction,
188/// which has an opcode which directly corresponds to the given ISD opcode.
189///
Dan Gohman40b189e2008-09-05 18:18:20 +0000190bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000191 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
192 if (VT == MVT::Other || !VT.isSimple())
193 // Unhandled type. Halt "fast" selection and bail.
194 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000195
Dan Gohmanb71fea22008-08-26 20:52:40 +0000196 // We only handle legal types. For example, on x86-32 the instruction
197 // selector contains all of the 64-bit instructions from x86-64,
198 // under the assumption that i64 won't be used if the target doesn't
199 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000200 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000201 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000202 // don't require additional zeroing, which makes them easy.
203 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000204 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
205 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000206 VT = TLI.getTypeToTransformTo(VT);
207 else
208 return false;
209 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000210
Dan Gohman3df24e62008-09-03 23:12:08 +0000211 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000212 if (Op0 == 0)
213 // Unhandled operand. Halt "fast" selection and bail.
214 return false;
215
216 // Check if the second operand is a constant and handle it appropriately.
217 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000218 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
219 ISDOpcode, Op0, CI->getZExtValue());
220 if (ResultReg != 0) {
221 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000222 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000223 return true;
224 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000225 }
226
Dan Gohman10df0fa2008-08-27 01:09:54 +0000227 // Check if the second operand is a constant float.
228 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000229 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
230 ISDOpcode, Op0, CF);
231 if (ResultReg != 0) {
232 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000233 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000234 return true;
235 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000236 }
237
Dan Gohman3df24e62008-09-03 23:12:08 +0000238 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000239 if (Op1 == 0)
240 // Unhandled operand. Halt "fast" selection and bail.
241 return false;
242
Dan Gohmanad368ac2008-08-27 18:10:19 +0000243 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000244 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
245 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000246 if (ResultReg == 0)
247 // Target-specific code wasn't able to find a machine opcode for
248 // the given ISD opcode and type. Halt "fast" selection and bail.
249 return false;
250
Dan Gohman8014e862008-08-20 00:23:20 +0000251 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000252 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000253 return true;
254}
255
Dan Gohman40b189e2008-09-05 18:18:20 +0000256bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000257 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000258 if (N == 0)
259 // Unhandled operand. Halt "fast" selection and bail.
260 return false;
261
262 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000263 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000264 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
265 OI != E; ++OI) {
266 Value *Idx = *OI;
267 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
268 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
269 if (Field) {
270 // N = N + Offset
271 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
272 // FIXME: This can be optimized by combining the add with a
273 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000274 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000275 if (N == 0)
276 // Unhandled operand. Halt "fast" selection and bail.
277 return false;
278 }
279 Ty = StTy->getElementType(Field);
280 } else {
281 Ty = cast<SequentialType>(Ty)->getElementType();
282
283 // If this is a constant subscript, handle it quickly.
284 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
285 if (CI->getZExtValue() == 0) continue;
286 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000287 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000288 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000289 if (N == 0)
290 // Unhandled operand. Halt "fast" selection and bail.
291 return false;
292 continue;
293 }
294
295 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000296 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000297 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000298 if (IdxN == 0)
299 // Unhandled operand. Halt "fast" selection and bail.
300 return false;
301
Dan Gohman80bc6e22008-08-26 20:57:08 +0000302 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000303 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000304 if (IdxN == 0)
305 // Unhandled operand. Halt "fast" selection and bail.
306 return false;
307 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000308 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000309 if (N == 0)
310 // Unhandled operand. Halt "fast" selection and bail.
311 return false;
312 }
313 }
314
315 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000316 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000317 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000318}
319
Dan Gohman33134c42008-09-25 17:05:24 +0000320bool FastISel::SelectCall(User *I) {
321 Function *F = cast<CallInst>(I)->getCalledFunction();
322 if (!F) return false;
323
324 unsigned IID = F->getIntrinsicID();
325 switch (IID) {
326 default: break;
327 case Intrinsic::dbg_stoppoint: {
328 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000329 if (DIDescriptor::ValidDebugInfo(SPI->getContext(), CodeGenOpt::None)) {
Devang Patel83489bb2009-01-13 00:35:13 +0000330 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Dan Gohman33134c42008-09-25 17:05:24 +0000331 unsigned Line = SPI->getLine();
332 unsigned Col = SPI->getColumn();
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000333 unsigned Idx = MF.getOrCreateDebugLocID(CU.getGV(), Line, Col);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000334 setCurDebugLoc(DebugLoc::get(Idx));
Dan Gohman33134c42008-09-25 17:05:24 +0000335 }
336 return true;
337 }
338 case Intrinsic::dbg_region_start: {
339 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000340 if (DIDescriptor::ValidDebugInfo(RSI->getContext(), CodeGenOpt::None) &&
341 DW && DW->ShouldEmitDwarfDebug()) {
342 unsigned ID =
343 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
Bill Wendling92c1e122009-02-13 02:16:35 +0000344 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
345 BuildMI(MBB, DL, II).addImm(ID);
346 }
Dan Gohman33134c42008-09-25 17:05:24 +0000347 return true;
348 }
349 case Intrinsic::dbg_region_end: {
350 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000351 if (DIDescriptor::ValidDebugInfo(REI->getContext(), CodeGenOpt::None) &&
352 DW && DW->ShouldEmitDwarfDebug()) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000353 unsigned ID = 0;
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000354 DISubprogram Subprogram(cast<GlobalVariable>(REI->getContext()));
Devang Patel8818b8f2009-04-15 20:11:08 +0000355 if (!Subprogram.isNull() && !Subprogram.describes(MF.getFunction())) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000356 // This is end of an inlined function.
357 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
358 ID = DW->RecordInlinedFnEnd(Subprogram);
Devang Patel8818b8f2009-04-15 20:11:08 +0000359 if (ID)
Devang Patel02f8c412009-04-16 17:55:30 +0000360 // Returned ID is 0 if this is unbalanced "end of inlined
361 // scope". This could happen if optimizer eats dbg intrinsics
362 // or "beginning of inlined scope" is not recoginized due to
Devang Patel11a407f2009-06-15 21:45:50 +0000363 // missing location info. In such cases, ignore this region.end.
Devang Patel8818b8f2009-04-15 20:11:08 +0000364 BuildMI(MBB, DL, II).addImm(ID);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000365 } else {
366 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
Dan Gohman9a38e3e2009-05-07 19:46:24 +0000367 ID = DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
Devang Patel1be3ecc2009-04-15 00:10:26 +0000368 BuildMI(MBB, DL, II).addImm(ID);
369 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000370 }
Dan Gohman33134c42008-09-25 17:05:24 +0000371 return true;
372 }
373 case Intrinsic::dbg_func_start: {
Dan Gohman33134c42008-09-25 17:05:24 +0000374 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
375 Value *SP = FSI->getSubprogram();
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000376 if (!DIDescriptor::ValidDebugInfo(SP, CodeGenOpt::None))
377 return true;
Bill Wendling9bc96a52009-02-03 00:55:04 +0000378
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000379 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
380 // (most?) gdb expects.
381 DebugLoc PrevLoc = DL;
382 DISubprogram Subprogram(cast<GlobalVariable>(SP));
383 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000384
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000385 if (!Subprogram.describes(MF.getFunction())) {
386 // This is a beginning of an inlined function.
387
388 // If llvm.dbg.func.start is seen in a new block before any
389 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
390 // FIXME : Why DebugLoc is reset at the beginning of each block ?
391 if (PrevLoc.isUnknown())
392 return true;
393 // Record the source line.
394 unsigned Line = Subprogram.getLineNumber();
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000395 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(
396 CompileUnit.getGV(), Line, 0)));
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000397
398 if (DW && DW->ShouldEmitDwarfDebug()) {
Argyrios Kyrtzidis116b2742009-05-07 00:16:31 +0000399 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
400 unsigned LabelID = DW->RecordInlinedFnStart(Subprogram,
401 DICompileUnit(PrevLocTpl.CompileUnit),
402 PrevLocTpl.Line,
403 PrevLocTpl.Col);
Devang Patel0f7fef32009-04-13 17:02:03 +0000404 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
405 BuildMI(MBB, DL, II).addImm(LabelID);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000406 }
407 } else {
408 // Record the source line.
409 unsigned Line = Subprogram.getLineNumber();
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000410 MF.setDefaultDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(
411 CompileUnit.getGV(), Line, 0)));
Dan Gohman9a38e3e2009-05-07 19:46:24 +0000412 if (DW && DW->ShouldEmitDwarfDebug()) {
Devang Patel0f7fef32009-04-13 17:02:03 +0000413 // llvm.dbg.func_start also defines beginning of function scope.
414 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()));
Dan Gohman9a38e3e2009-05-07 19:46:24 +0000415 }
Dan Gohman33134c42008-09-25 17:05:24 +0000416 }
Bill Wendling9bc96a52009-02-03 00:55:04 +0000417
Dan Gohman33134c42008-09-25 17:05:24 +0000418 return true;
419 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000420 case Intrinsic::dbg_declare: {
421 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
422 Value *Variable = DI->getVariable();
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000423 if (DIDescriptor::ValidDebugInfo(Variable, CodeGenOpt::None) &&
424 DW && DW->ShouldEmitDwarfDebug()) {
Bill Wendling92c1e122009-02-13 02:16:35 +0000425 // Determine the address of the declared object.
426 Value *Address = DI->getAddress();
427 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
428 Address = BCI->getOperand(0);
429 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
430 // Don't handle byval struct arguments or VLAs, for example.
431 if (!AI) break;
432 DenseMap<const AllocaInst*, int>::iterator SI =
433 StaticAllocaMap.find(AI);
434 if (SI == StaticAllocaMap.end()) break; // VLAs.
435 int FI = SI->second;
436
437 // Determine the debug globalvariable.
438 GlobalValue *GV = cast<GlobalVariable>(Variable);
439
440 // Build the DECLARE instruction.
441 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000442 MachineInstr *DeclareMI
443 = BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
444 DIVariable DV(cast<GlobalVariable>(GV));
Devang Patel30d7b652009-07-01 18:51:07 +0000445 DW->RecordVariableScope(DV, DeclareMI);
Bill Wendling92c1e122009-02-13 02:16:35 +0000446 }
Dan Gohman33134c42008-09-25 17:05:24 +0000447 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000448 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000449 case Intrinsic::eh_exception: {
450 MVT VT = TLI.getValueType(I->getType());
451 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
452 default: break;
453 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000454 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000455 unsigned Reg = TLI.getExceptionAddressRegister();
456 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
457 unsigned ResultReg = createResultReg(RC);
458 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
459 Reg, RC, RC);
460 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000461 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000462 UpdateValueMap(I, ResultReg);
463 return true;
464 }
465 }
466 break;
467 }
468 case Intrinsic::eh_selector_i32:
469 case Intrinsic::eh_selector_i64: {
470 MVT VT = TLI.getValueType(I->getType());
471 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
472 default: break;
473 case TargetLowering::Expand: {
474 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
475 MVT::i32 : MVT::i64);
476
477 if (MMI) {
478 if (MBB->isLandingPad())
479 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
480 else {
481#ifndef NDEBUG
482 CatchInfoLost.insert(cast<CallInst>(I));
483#endif
484 // FIXME: Mark exception selector register as live in. Hack for PR1508.
485 unsigned Reg = TLI.getExceptionSelectorRegister();
486 if (Reg) MBB->addLiveIn(Reg);
487 }
488
489 unsigned Reg = TLI.getExceptionSelectorRegister();
490 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
491 unsigned ResultReg = createResultReg(RC);
492 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
493 Reg, RC, RC);
494 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000495 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000496 UpdateValueMap(I, ResultReg);
497 } else {
498 unsigned ResultReg =
499 getRegForValue(Constant::getNullValue(I->getType()));
500 UpdateValueMap(I, ResultReg);
501 }
502 return true;
503 }
504 }
505 break;
506 }
Dan Gohman33134c42008-09-25 17:05:24 +0000507 }
508 return false;
509}
510
Dan Gohman40b189e2008-09-05 18:18:20 +0000511bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000512 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
513 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000514
515 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
Dan Gohman474d3b32009-03-13 23:53:06 +0000516 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000517 // Unhandled type. Halt "fast" selection and bail.
518 return false;
519
Dan Gohman474d3b32009-03-13 23:53:06 +0000520 // Check if the destination type is legal. Or as a special case,
521 // it may be i1 if we're doing a truncate because that's
522 // easy and somewhat common.
523 if (!TLI.isTypeLegal(DstVT))
524 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000525 // Unhandled type. Halt "fast" selection and bail.
526 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000527
528 // Check if the source operand is legal. Or as a special case,
529 // it may be i1 if we're doing zero-extension because that's
530 // easy and somewhat common.
531 if (!TLI.isTypeLegal(SrcVT))
532 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
533 // Unhandled type. Halt "fast" selection and bail.
534 return false;
535
Dan Gohman3df24e62008-09-03 23:12:08 +0000536 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000537 if (!InputReg)
538 // Unhandled operand. Halt "fast" selection and bail.
539 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000540
541 // If the operand is i1, arrange for the high bits in the register to be zero.
Dan Gohman474d3b32009-03-13 23:53:06 +0000542 if (SrcVT == MVT::i1) {
543 SrcVT = TLI.getTypeToTransformTo(SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000544 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
545 if (!InputReg)
546 return false;
547 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000548 // If the result is i1, truncate to the target's type for i1 first.
549 if (DstVT == MVT::i1)
550 DstVT = TLI.getTypeToTransformTo(DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000551
Owen Andersond0533c92008-08-26 23:46:32 +0000552 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
553 DstVT.getSimpleVT(),
554 Opcode,
555 InputReg);
556 if (!ResultReg)
557 return false;
558
Dan Gohman3df24e62008-09-03 23:12:08 +0000559 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000560 return true;
561}
562
Dan Gohman40b189e2008-09-05 18:18:20 +0000563bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000564 // If the bitcast doesn't change the type, just use the operand value.
565 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000566 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000567 if (Reg == 0)
568 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000569 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000570 return true;
571 }
572
573 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000574 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
575 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000576
577 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
578 DstVT == MVT::Other || !DstVT.isSimple() ||
579 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
580 // Unhandled type. Halt "fast" selection and bail.
581 return false;
582
Dan Gohman3df24e62008-09-03 23:12:08 +0000583 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000584 if (Op0 == 0)
585 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000586 return false;
587
Dan Gohmanad368ac2008-08-27 18:10:19 +0000588 // First, try to perform the bitcast by inserting a reg-reg copy.
589 unsigned ResultReg = 0;
590 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
591 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
592 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
593 ResultReg = createResultReg(DstClass);
594
595 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
596 Op0, DstClass, SrcClass);
597 if (!InsertedCopy)
598 ResultReg = 0;
599 }
600
601 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
602 if (!ResultReg)
603 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
604 ISD::BIT_CONVERT, Op0);
605
606 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000607 return false;
608
Dan Gohman3df24e62008-09-03 23:12:08 +0000609 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000610 return true;
611}
612
Dan Gohman3df24e62008-09-03 23:12:08 +0000613bool
614FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000615 return SelectOperator(I, I->getOpcode());
616}
617
Dan Gohmand98d6202008-10-02 22:15:21 +0000618/// FastEmitBranch - Emit an unconditional branch to the given block,
619/// unless it is the immediate (fall-through) successor, and update
620/// the CFG.
621void
622FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
623 MachineFunction::iterator NextMBB =
624 next(MachineFunction::iterator(MBB));
625
626 if (MBB->isLayoutSuccessor(MSucc)) {
627 // The unconditional fall-through case, which needs no instructions.
628 } else {
629 // The unconditional branch case.
630 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
631 }
632 MBB->addSuccessor(MSucc);
633}
634
Dan Gohman40b189e2008-09-05 18:18:20 +0000635bool
636FastISel::SelectOperator(User *I, unsigned Opcode) {
637 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000638 case Instruction::Add:
639 return SelectBinaryOp(I, ISD::ADD);
640 case Instruction::FAdd:
641 return SelectBinaryOp(I, ISD::FADD);
642 case Instruction::Sub:
643 return SelectBinaryOp(I, ISD::SUB);
644 case Instruction::FSub:
645 return SelectBinaryOp(I, ISD::FSUB);
646 case Instruction::Mul:
647 return SelectBinaryOp(I, ISD::MUL);
648 case Instruction::FMul:
649 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000650 case Instruction::SDiv:
651 return SelectBinaryOp(I, ISD::SDIV);
652 case Instruction::UDiv:
653 return SelectBinaryOp(I, ISD::UDIV);
654 case Instruction::FDiv:
655 return SelectBinaryOp(I, ISD::FDIV);
656 case Instruction::SRem:
657 return SelectBinaryOp(I, ISD::SREM);
658 case Instruction::URem:
659 return SelectBinaryOp(I, ISD::UREM);
660 case Instruction::FRem:
661 return SelectBinaryOp(I, ISD::FREM);
662 case Instruction::Shl:
663 return SelectBinaryOp(I, ISD::SHL);
664 case Instruction::LShr:
665 return SelectBinaryOp(I, ISD::SRL);
666 case Instruction::AShr:
667 return SelectBinaryOp(I, ISD::SRA);
668 case Instruction::And:
669 return SelectBinaryOp(I, ISD::AND);
670 case Instruction::Or:
671 return SelectBinaryOp(I, ISD::OR);
672 case Instruction::Xor:
673 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000674
Dan Gohman3df24e62008-09-03 23:12:08 +0000675 case Instruction::GetElementPtr:
676 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000677
Dan Gohman3df24e62008-09-03 23:12:08 +0000678 case Instruction::Br: {
679 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000680
Dan Gohman3df24e62008-09-03 23:12:08 +0000681 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000682 BasicBlock *LLVMSucc = BI->getSuccessor(0);
683 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000684 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000685 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000686 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000687
688 // Conditional branches are not handed yet.
689 // Halt "fast" selection and bail.
690 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000691 }
692
Dan Gohman087c8502008-09-05 01:08:41 +0000693 case Instruction::Unreachable:
694 // Nothing to emit.
695 return true;
696
Dan Gohman3df24e62008-09-03 23:12:08 +0000697 case Instruction::PHI:
698 // PHI nodes are already emitted.
699 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000700
701 case Instruction::Alloca:
702 // FunctionLowering has the static-sized case covered.
703 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
704 return true;
705
706 // Dynamic-sized alloca is not handled yet.
707 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000708
Dan Gohman33134c42008-09-25 17:05:24 +0000709 case Instruction::Call:
710 return SelectCall(I);
711
Dan Gohman3df24e62008-09-03 23:12:08 +0000712 case Instruction::BitCast:
713 return SelectBitCast(I);
714
715 case Instruction::FPToSI:
716 return SelectCast(I, ISD::FP_TO_SINT);
717 case Instruction::ZExt:
718 return SelectCast(I, ISD::ZERO_EXTEND);
719 case Instruction::SExt:
720 return SelectCast(I, ISD::SIGN_EXTEND);
721 case Instruction::Trunc:
722 return SelectCast(I, ISD::TRUNCATE);
723 case Instruction::SIToFP:
724 return SelectCast(I, ISD::SINT_TO_FP);
725
726 case Instruction::IntToPtr: // Deliberate fall-through.
727 case Instruction::PtrToInt: {
728 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
729 MVT DstVT = TLI.getValueType(I->getType());
730 if (DstVT.bitsGT(SrcVT))
731 return SelectCast(I, ISD::ZERO_EXTEND);
732 if (DstVT.bitsLT(SrcVT))
733 return SelectCast(I, ISD::TRUNCATE);
734 unsigned Reg = getRegForValue(I->getOperand(0));
735 if (Reg == 0) return false;
736 UpdateValueMap(I, Reg);
737 return true;
738 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000739
Dan Gohman3df24e62008-09-03 23:12:08 +0000740 default:
741 // Unhandled instruction. Halt "fast" selection and bail.
742 return false;
743 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000744}
745
Dan Gohman3df24e62008-09-03 23:12:08 +0000746FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000747 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000748 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000749 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000750 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000751 DenseMap<const AllocaInst *, int> &am
752#ifndef NDEBUG
753 , SmallSet<Instruction*, 8> &cil
754#endif
755 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000756 : MBB(0),
757 ValueMap(vm),
758 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000759 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000760#ifndef NDEBUG
761 CatchInfoLost(cil),
762#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000763 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000764 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000765 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000766 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000767 MFI(*MF.getFrameInfo()),
768 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000769 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000770 TD(*TM.getTargetData()),
771 TII(*TM.getInstrInfo()),
772 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000773}
774
Dan Gohmane285a742008-08-14 21:51:29 +0000775FastISel::~FastISel() {}
776
Evan Cheng36fd9412008-09-02 21:59:13 +0000777unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
778 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000779 return 0;
780}
781
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000782unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
783 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000784 return 0;
785}
786
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000787unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
788 ISD::NodeType, unsigned /*Op0*/,
789 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000790 return 0;
791}
792
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000793unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
794 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000795 return 0;
796}
797
Dan Gohman10df0fa2008-08-27 01:09:54 +0000798unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
799 ISD::NodeType, ConstantFP * /*FPImm*/) {
800 return 0;
801}
802
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000803unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
804 ISD::NodeType, unsigned /*Op0*/,
805 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000806 return 0;
807}
808
Dan Gohman10df0fa2008-08-27 01:09:54 +0000809unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
810 ISD::NodeType, unsigned /*Op0*/,
811 ConstantFP * /*FPImm*/) {
812 return 0;
813}
814
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000815unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
816 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000817 unsigned /*Op0*/, unsigned /*Op1*/,
818 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000819 return 0;
820}
821
822/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
823/// to emit an instruction with an immediate operand using FastEmit_ri.
824/// If that fails, it materializes the immediate into a register and try
825/// FastEmit_rr instead.
826unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000827 unsigned Op0, uint64_t Imm,
828 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000829 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000830 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000831 if (ResultReg != 0)
832 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000833 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000834 if (MaterialReg == 0)
835 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000836 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000837}
838
Dan Gohman10df0fa2008-08-27 01:09:54 +0000839/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
840/// to emit an instruction with a floating-point immediate operand using
841/// FastEmit_rf. If that fails, it materializes the immediate into a register
842/// and try FastEmit_rr instead.
843unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
844 unsigned Op0, ConstantFP *FPImm,
845 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000846 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000847 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000848 if (ResultReg != 0)
849 return ResultReg;
850
851 // Materialize the constant in a register.
852 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
853 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000854 // If the target doesn't have a way to directly enter a floating-point
855 // value into a register, use an alternate approach.
856 // TODO: The current approach only supports floating-point constants
857 // that can be constructed by conversion from integer values. This should
858 // be replaced by code that creates a load from a constant-pool entry,
859 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000860 const APFloat &Flt = FPImm->getValueAPF();
861 MVT IntVT = TLI.getPointerTy();
862
863 uint64_t x[2];
864 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000865 bool isExact;
866 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
867 APFloat::rmTowardZero, &isExact);
868 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000869 return 0;
870 APInt IntVal(IntBitWidth, 2, x);
871
872 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
873 ISD::Constant, IntVal.getZExtValue());
874 if (IntegerReg == 0)
875 return 0;
876 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
877 ISD::SINT_TO_FP, IntegerReg);
878 if (MaterialReg == 0)
879 return 0;
880 }
881 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
882}
883
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000884unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
885 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000886}
887
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000888unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000889 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000890 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000891 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000892
Bill Wendling9bc96a52009-02-03 00:55:04 +0000893 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000894 return ResultReg;
895}
896
897unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
898 const TargetRegisterClass *RC,
899 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000900 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000901 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000902
Evan Cheng5960e4e2008-09-08 08:38:20 +0000903 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000904 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000905 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000906 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000907 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
908 II.ImplicitDefs[0], RC, RC);
909 if (!InsertedCopy)
910 ResultReg = 0;
911 }
912
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000913 return ResultReg;
914}
915
916unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
917 const TargetRegisterClass *RC,
918 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000919 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000920 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000921
Evan Cheng5960e4e2008-09-08 08:38:20 +0000922 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000923 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000924 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000925 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000926 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
927 II.ImplicitDefs[0], RC, RC);
928 if (!InsertedCopy)
929 ResultReg = 0;
930 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000931 return ResultReg;
932}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000933
934unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
935 const TargetRegisterClass *RC,
936 unsigned Op0, uint64_t Imm) {
937 unsigned ResultReg = createResultReg(RC);
938 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
939
Evan Cheng5960e4e2008-09-08 08:38:20 +0000940 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000941 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000942 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000943 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000944 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
945 II.ImplicitDefs[0], RC, RC);
946 if (!InsertedCopy)
947 ResultReg = 0;
948 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000949 return ResultReg;
950}
951
Dan Gohman10df0fa2008-08-27 01:09:54 +0000952unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
953 const TargetRegisterClass *RC,
954 unsigned Op0, ConstantFP *FPImm) {
955 unsigned ResultReg = createResultReg(RC);
956 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
957
Evan Cheng5960e4e2008-09-08 08:38:20 +0000958 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000959 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000960 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000961 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000962 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
963 II.ImplicitDefs[0], RC, RC);
964 if (!InsertedCopy)
965 ResultReg = 0;
966 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000967 return ResultReg;
968}
969
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000970unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
971 const TargetRegisterClass *RC,
972 unsigned Op0, unsigned Op1, uint64_t Imm) {
973 unsigned ResultReg = createResultReg(RC);
974 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
975
Evan Cheng5960e4e2008-09-08 08:38:20 +0000976 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000977 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000978 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000979 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000980 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
981 II.ImplicitDefs[0], RC, RC);
982 if (!InsertedCopy)
983 ResultReg = 0;
984 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000985 return ResultReg;
986}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000987
988unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
989 const TargetRegisterClass *RC,
990 uint64_t Imm) {
991 unsigned ResultReg = createResultReg(RC);
992 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
993
Evan Cheng5960e4e2008-09-08 08:38:20 +0000994 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000995 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000996 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000997 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000998 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
999 II.ImplicitDefs[0], RC, RC);
1000 if (!InsertedCopy)
1001 ResultReg = 0;
1002 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001003 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001004}
Owen Anderson8970f002008-08-27 22:30:02 +00001005
Evan Cheng536ab132009-01-22 09:10:11 +00001006unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
1007 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +00001008 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +00001009
Evan Cheng536ab132009-01-22 09:10:11 +00001010 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +00001011 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
1012
Evan Cheng5960e4e2008-09-08 08:38:20 +00001013 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001014 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001015 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001016 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001017 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1018 II.ImplicitDefs[0], RC, RC);
1019 if (!InsertedCopy)
1020 ResultReg = 0;
1021 }
Owen Anderson8970f002008-08-27 22:30:02 +00001022 return ResultReg;
1023}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001024
1025/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1026/// with all but the least significant bit set to zero.
1027unsigned FastISel::FastEmitZExtFromI1(MVT::SimpleValueType VT, unsigned Op) {
1028 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1029}