Chris Lattner | 7a12537 | 2005-11-16 22:59:19 +0000 | [diff] [blame] | 1 | //===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===// |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the Evan Cheng and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines a DAG pattern matching instruction selector for X86, |
| 11 | // converting from a legalized dag to a X86 dag. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "x86-isel" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 16 | #include "X86.h" |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 17 | #include "X86InstrBuilder.h" |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 18 | #include "X86ISelLowering.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 20 | #include "X86Subtarget.h" |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 21 | #include "X86TargetMachine.h" |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 22 | #include "llvm/GlobalValue.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 23 | #include "llvm/Instructions.h" |
Chris Lattner | 420736d | 2006-03-25 06:47:10 +0000 | [diff] [blame] | 24 | #include "llvm/Intrinsics.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 25 | #include "llvm/Support/CFG.h" |
Reid Spencer | 7aa8a45 | 2007-01-12 23:22:14 +0000 | [diff] [blame] | 26 | #include "llvm/Type.h" |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineFunction.h" |
Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 31 | #include "llvm/CodeGen/SSARegMap.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 33 | #include "llvm/Target/TargetMachine.h" |
Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 34 | #include "llvm/Support/Compiler.h" |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" |
| 36 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 38 | #include <queue> |
Evan Cheng | ba2f0a9 | 2006-02-05 06:46:41 +0000 | [diff] [blame] | 39 | #include <set> |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 40 | using namespace llvm; |
| 41 | |
Chris Lattner | 95b2c7d | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 42 | STATISTIC(NumFPKill , "Number of FP_REG_KILL instructions added"); |
| 43 | STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor"); |
| 44 | |
| 45 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 46 | //===----------------------------------------------------------------------===// |
| 47 | // Pattern Matcher Implementation |
| 48 | //===----------------------------------------------------------------------===// |
| 49 | |
| 50 | namespace { |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 51 | /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses |
| 52 | /// SDOperand's instead of register numbers for the leaves of the matched |
| 53 | /// tree. |
| 54 | struct X86ISelAddressMode { |
| 55 | enum { |
| 56 | RegBase, |
Chris Lattner | d74ea2b | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 57 | FrameIndexBase |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 58 | } BaseType; |
| 59 | |
| 60 | struct { // This is really a union, discriminated by BaseType! |
| 61 | SDOperand Reg; |
| 62 | int FrameIndex; |
| 63 | } Base; |
| 64 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 65 | bool isRIPRel; // RIP relative? |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 66 | unsigned Scale; |
| 67 | SDOperand IndexReg; |
| 68 | unsigned Disp; |
| 69 | GlobalValue *GV; |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 70 | Constant *CP; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 71 | const char *ES; |
| 72 | int JT; |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 73 | unsigned Align; // CP alignment. |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 74 | |
| 75 | X86ISelAddressMode() |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 76 | : BaseType(RegBase), isRIPRel(false), Scale(1), IndexReg(), Disp(0), |
| 77 | GV(0), CP(0), ES(0), JT(-1), Align(0) { |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 78 | } |
| 79 | }; |
| 80 | } |
| 81 | |
| 82 | namespace { |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 83 | //===--------------------------------------------------------------------===// |
| 84 | /// ISel - X86 specific code to select X86 machine instructions for |
| 85 | /// SelectionDAG operations. |
| 86 | /// |
Chris Lattner | 2c79de8 | 2006-06-28 23:27:49 +0000 | [diff] [blame] | 87 | class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel { |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 88 | /// ContainsFPCode - Every instruction we select that uses or defines a FP |
| 89 | /// register should set this to true. |
| 90 | bool ContainsFPCode; |
| 91 | |
Evan Cheng | e50794a | 2006-08-29 18:28:33 +0000 | [diff] [blame] | 92 | /// FastISel - Enable fast(er) instruction selection. |
| 93 | /// |
| 94 | bool FastISel; |
| 95 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 96 | /// TM - Keep a reference to X86TargetMachine. |
| 97 | /// |
| 98 | X86TargetMachine &TM; |
| 99 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 100 | /// X86Lowering - This object fully describes how to lower LLVM code to an |
| 101 | /// X86-specific SelectionDAG. |
| 102 | X86TargetLowering X86Lowering; |
| 103 | |
| 104 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 105 | /// make the right decision when generating code for different targets. |
| 106 | const X86Subtarget *Subtarget; |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 107 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 108 | /// GlobalBaseReg - keeps track of the virtual register mapped onto global |
| 109 | /// base register. |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 110 | unsigned GlobalBaseReg; |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 111 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 112 | public: |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 113 | X86DAGToDAGISel(X86TargetMachine &tm, bool fast) |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 114 | : SelectionDAGISel(X86Lowering), |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 115 | ContainsFPCode(false), FastISel(fast), TM(tm), |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 116 | X86Lowering(*TM.getTargetLowering()), |
Evan Cheng | f4b4c41 | 2006-08-08 00:31:00 +0000 | [diff] [blame] | 117 | Subtarget(&TM.getSubtarget<X86Subtarget>()) {} |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 118 | |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 119 | virtual bool runOnFunction(Function &Fn) { |
| 120 | // Make sure we re-emit a set of the global base reg if necessary |
| 121 | GlobalBaseReg = 0; |
| 122 | return SelectionDAGISel::runOnFunction(Fn); |
| 123 | } |
| 124 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 125 | virtual const char *getPassName() const { |
| 126 | return "X86 DAG->DAG Instruction Selection"; |
| 127 | } |
| 128 | |
| 129 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 130 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
| 131 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
| 132 | |
Anton Korobeynikov | 2fe1259 | 2007-09-25 21:52:30 +0000 | [diff] [blame] | 133 | virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF); |
| 134 | |
Dan Gohman | dc9b3d0 | 2007-07-24 23:00:27 +0000 | [diff] [blame] | 135 | virtual bool CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const; |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 136 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 137 | // Include the pieces autogenerated from the target description. |
| 138 | #include "X86GenDAGISel.inc" |
| 139 | |
| 140 | private: |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 141 | SDNode *Select(SDOperand N); |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 142 | |
Anton Korobeynikov | 33bf8c4 | 2007-03-28 18:36:33 +0000 | [diff] [blame] | 143 | bool MatchAddress(SDOperand N, X86ISelAddressMode &AM, |
Anton Korobeynikov | f6e9353 | 2007-03-28 18:38:33 +0000 | [diff] [blame] | 144 | bool isRoot = true, unsigned Depth = 0); |
Dan Gohman | badb2d2 | 2007-08-13 20:03:06 +0000 | [diff] [blame] | 145 | bool MatchAddressBase(SDOperand N, X86ISelAddressMode &AM, |
| 146 | bool isRoot, unsigned Depth); |
Evan Cheng | 0d53826 | 2006-11-08 20:34:28 +0000 | [diff] [blame] | 147 | bool SelectAddr(SDOperand Op, SDOperand N, SDOperand &Base, |
| 148 | SDOperand &Scale, SDOperand &Index, SDOperand &Disp); |
| 149 | bool SelectLEAAddr(SDOperand Op, SDOperand N, SDOperand &Base, |
| 150 | SDOperand &Scale, SDOperand &Index, SDOperand &Disp); |
| 151 | bool SelectScalarSSELoad(SDOperand Op, SDOperand Pred, |
Evan Cheng | 07e4b00 | 2006-10-16 06:34:55 +0000 | [diff] [blame] | 152 | SDOperand N, SDOperand &Base, SDOperand &Scale, |
Evan Cheng | 82a9164 | 2006-10-11 21:06:01 +0000 | [diff] [blame] | 153 | SDOperand &Index, SDOperand &Disp, |
| 154 | SDOperand &InChain, SDOperand &OutChain); |
Evan Cheng | 5e35168 | 2006-02-06 06:02:33 +0000 | [diff] [blame] | 155 | bool TryFoldLoad(SDOperand P, SDOperand N, |
| 156 | SDOperand &Base, SDOperand &Scale, |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 157 | SDOperand &Index, SDOperand &Disp); |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 158 | void InstructionSelectPreprocess(SelectionDAG &DAG); |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 159 | |
Chris Lattner | c0bad57 | 2006-06-08 18:03:49 +0000 | [diff] [blame] | 160 | /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for |
| 161 | /// inline asm expressions. |
| 162 | virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op, |
| 163 | char ConstraintCode, |
| 164 | std::vector<SDOperand> &OutOps, |
| 165 | SelectionDAG &DAG); |
| 166 | |
Anton Korobeynikov | 2fe1259 | 2007-09-25 21:52:30 +0000 | [diff] [blame] | 167 | void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI); |
| 168 | |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 169 | inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base, |
| 170 | SDOperand &Scale, SDOperand &Index, |
| 171 | SDOperand &Disp) { |
| 172 | Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ? |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 173 | CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, TLI.getPointerTy()) : |
| 174 | AM.Base.Reg; |
Evan Cheng | bdce7b4 | 2005-12-17 09:13:43 +0000 | [diff] [blame] | 175 | Scale = getI8Imm(AM.Scale); |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 176 | Index = AM.IndexReg; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 177 | // These are 32-bit even in 64-bit mode since RIP relative offset |
| 178 | // is 32-bit. |
| 179 | if (AM.GV) |
| 180 | Disp = CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp); |
| 181 | else if (AM.CP) |
| 182 | Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32, AM.Align, AM.Disp); |
| 183 | else if (AM.ES) |
| 184 | Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32); |
| 185 | else if (AM.JT != -1) |
| 186 | Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32); |
| 187 | else |
| 188 | Disp = getI32Imm(AM.Disp); |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 189 | } |
| 190 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 191 | /// getI8Imm - Return a target constant with the specified value, of type |
| 192 | /// i8. |
| 193 | inline SDOperand getI8Imm(unsigned Imm) { |
| 194 | return CurDAG->getTargetConstant(Imm, MVT::i8); |
| 195 | } |
| 196 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 197 | /// getI16Imm - Return a target constant with the specified value, of type |
| 198 | /// i16. |
| 199 | inline SDOperand getI16Imm(unsigned Imm) { |
| 200 | return CurDAG->getTargetConstant(Imm, MVT::i16); |
| 201 | } |
| 202 | |
| 203 | /// getI32Imm - Return a target constant with the specified value, of type |
| 204 | /// i32. |
| 205 | inline SDOperand getI32Imm(unsigned Imm) { |
| 206 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
| 207 | } |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 208 | |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 209 | /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC |
| 210 | /// base register. Return the virtual register that holds this value. |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 211 | SDNode *getGlobalBaseReg(); |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 212 | |
Christopher Lamb | c59e521 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 213 | /// getTruncate - return an SDNode that implements a subreg based truncate |
| 214 | /// of the specified operand to the the specified value type. |
| 215 | SDNode *getTruncate(SDOperand N0, MVT::ValueType VT); |
| 216 | |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 217 | #ifndef NDEBUG |
| 218 | unsigned Indent; |
| 219 | #endif |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 220 | }; |
| 221 | } |
| 222 | |
Evan Cheng | a275ecb | 2006-10-10 01:46:56 +0000 | [diff] [blame] | 223 | static SDNode *findFlagUse(SDNode *N) { |
| 224 | unsigned FlagResNo = N->getNumValues()-1; |
| 225 | for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) { |
| 226 | SDNode *User = *I; |
| 227 | for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) { |
| 228 | SDOperand Op = User->getOperand(i); |
Evan Cheng | 494cec6 | 2006-10-12 19:13:59 +0000 | [diff] [blame] | 229 | if (Op.Val == N && Op.ResNo == FlagResNo) |
Evan Cheng | a275ecb | 2006-10-10 01:46:56 +0000 | [diff] [blame] | 230 | return User; |
| 231 | } |
| 232 | } |
| 233 | return NULL; |
| 234 | } |
| 235 | |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 236 | static void findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse, |
| 237 | SDNode *Root, SDNode *Skip, bool &found, |
Evan Cheng | f4b4c41 | 2006-08-08 00:31:00 +0000 | [diff] [blame] | 238 | std::set<SDNode *> &Visited) { |
| 239 | if (found || |
| 240 | Use->getNodeId() > Def->getNodeId() || |
| 241 | !Visited.insert(Use).second) |
| 242 | return; |
| 243 | |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 244 | for (unsigned i = 0, e = Use->getNumOperands(); !found && i != e; ++i) { |
Evan Cheng | f4b4c41 | 2006-08-08 00:31:00 +0000 | [diff] [blame] | 245 | SDNode *N = Use->getOperand(i).Val; |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 246 | if (N == Skip) |
Evan Cheng | a275ecb | 2006-10-10 01:46:56 +0000 | [diff] [blame] | 247 | continue; |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 248 | if (N == Def) { |
| 249 | if (Use == ImmedUse) |
| 250 | continue; // Immediate use is ok. |
| 251 | if (Use == Root) { |
| 252 | assert(Use->getOpcode() == ISD::STORE || |
| 253 | Use->getOpcode() == X86ISD::CMP); |
| 254 | continue; |
| 255 | } |
Evan Cheng | f4b4c41 | 2006-08-08 00:31:00 +0000 | [diff] [blame] | 256 | found = true; |
| 257 | break; |
| 258 | } |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 259 | findNonImmUse(N, Def, ImmedUse, Root, Skip, found, Visited); |
Evan Cheng | f4b4c41 | 2006-08-08 00:31:00 +0000 | [diff] [blame] | 260 | } |
| 261 | } |
| 262 | |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 263 | /// isNonImmUse - Start searching from Root up the DAG to check is Def can |
| 264 | /// be reached. Return true if that's the case. However, ignore direct uses |
| 265 | /// by ImmedUse (which would be U in the example illustrated in |
| 266 | /// CanBeFoldedBy) and by Root (which can happen in the store case). |
| 267 | /// FIXME: to be really generic, we should allow direct use by any node |
| 268 | /// that is being folded. But realisticly since we only fold loads which |
| 269 | /// have one non-chain use, we only need to watch out for load/op/store |
| 270 | /// and load/op/cmp case where the root (store / cmp) may reach the load via |
| 271 | /// its chain operand. |
| 272 | static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse, |
| 273 | SDNode *Skip = NULL) { |
Evan Cheng | f4b4c41 | 2006-08-08 00:31:00 +0000 | [diff] [blame] | 274 | std::set<SDNode *> Visited; |
| 275 | bool found = false; |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 276 | findNonImmUse(Root, Def, ImmedUse, Root, Skip, found, Visited); |
Evan Cheng | f4b4c41 | 2006-08-08 00:31:00 +0000 | [diff] [blame] | 277 | return found; |
| 278 | } |
| 279 | |
| 280 | |
Dan Gohman | dc9b3d0 | 2007-07-24 23:00:27 +0000 | [diff] [blame] | 281 | bool X86DAGToDAGISel::CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const { |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 282 | if (FastISel) return false; |
| 283 | |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 284 | // If U use can somehow reach N through another path then U can't fold N or |
| 285 | // it will create a cycle. e.g. In the following diagram, U can reach N |
Evan Cheng | 37e1803 | 2006-07-28 06:33:41 +0000 | [diff] [blame] | 286 | // through X. If N is folded into into U, then X is both a predecessor and |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 287 | // a successor of U. |
| 288 | // |
| 289 | // [ N ] |
| 290 | // ^ ^ |
| 291 | // | | |
| 292 | // / \--- |
| 293 | // / [X] |
| 294 | // | ^ |
| 295 | // [U]--------| |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 296 | |
| 297 | if (isNonImmUse(Root, N, U)) |
| 298 | return false; |
| 299 | |
| 300 | // If U produces a flag, then it gets (even more) interesting. Since it |
| 301 | // would have been "glued" together with its flag use, we need to check if |
| 302 | // it might reach N: |
| 303 | // |
| 304 | // [ N ] |
| 305 | // ^ ^ |
| 306 | // | | |
| 307 | // [U] \-- |
| 308 | // ^ [TF] |
| 309 | // | ^ |
| 310 | // | | |
| 311 | // \ / |
| 312 | // [FU] |
| 313 | // |
| 314 | // If FU (flag use) indirectly reach N (the load), and U fold N (call it |
| 315 | // NU), then TF is a predecessor of FU and a successor of NU. But since |
| 316 | // NU and FU are flagged together, this effectively creates a cycle. |
| 317 | bool HasFlagUse = false; |
| 318 | MVT::ValueType VT = Root->getValueType(Root->getNumValues()-1); |
| 319 | while ((VT == MVT::Flag && !Root->use_empty())) { |
| 320 | SDNode *FU = findFlagUse(Root); |
| 321 | if (FU == NULL) |
| 322 | break; |
| 323 | else { |
| 324 | Root = FU; |
| 325 | HasFlagUse = true; |
Evan Cheng | a275ecb | 2006-10-10 01:46:56 +0000 | [diff] [blame] | 326 | } |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 327 | VT = Root->getValueType(Root->getNumValues()-1); |
Evan Cheng | a275ecb | 2006-10-10 01:46:56 +0000 | [diff] [blame] | 328 | } |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 329 | |
| 330 | if (HasFlagUse) |
| 331 | return !isNonImmUse(Root, N, Root, U); |
| 332 | return true; |
Evan Cheng | a8df1b4 | 2006-07-27 16:44:36 +0000 | [diff] [blame] | 333 | } |
| 334 | |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 335 | /// MoveBelowTokenFactor - Replace TokenFactor operand with load's chain operand |
| 336 | /// and move load below the TokenFactor. Replace store's chain operand with |
| 337 | /// load's chain result. |
| 338 | static void MoveBelowTokenFactor(SelectionDAG &DAG, SDOperand Load, |
| 339 | SDOperand Store, SDOperand TF) { |
| 340 | std::vector<SDOperand> Ops; |
| 341 | for (unsigned i = 0, e = TF.Val->getNumOperands(); i != e; ++i) |
| 342 | if (Load.Val == TF.Val->getOperand(i).Val) |
| 343 | Ops.push_back(Load.Val->getOperand(0)); |
| 344 | else |
| 345 | Ops.push_back(TF.Val->getOperand(i)); |
| 346 | DAG.UpdateNodeOperands(TF, &Ops[0], Ops.size()); |
| 347 | DAG.UpdateNodeOperands(Load, TF, Load.getOperand(1), Load.getOperand(2)); |
| 348 | DAG.UpdateNodeOperands(Store, Load.getValue(1), Store.getOperand(1), |
| 349 | Store.getOperand(2), Store.getOperand(3)); |
| 350 | } |
| 351 | |
| 352 | /// InstructionSelectPreprocess - Preprocess the DAG to allow the instruction |
| 353 | /// selector to pick more load-modify-store instructions. This is a common |
| 354 | /// case: |
| 355 | /// |
| 356 | /// [Load chain] |
| 357 | /// ^ |
| 358 | /// | |
| 359 | /// [Load] |
| 360 | /// ^ ^ |
| 361 | /// | | |
| 362 | /// / \- |
| 363 | /// / | |
| 364 | /// [TokenFactor] [Op] |
| 365 | /// ^ ^ |
| 366 | /// | | |
| 367 | /// \ / |
| 368 | /// \ / |
| 369 | /// [Store] |
| 370 | /// |
| 371 | /// The fact the store's chain operand != load's chain will prevent the |
| 372 | /// (store (op (load))) instruction from being selected. We can transform it to: |
| 373 | /// |
| 374 | /// [Load chain] |
| 375 | /// ^ |
| 376 | /// | |
| 377 | /// [TokenFactor] |
| 378 | /// ^ |
| 379 | /// | |
| 380 | /// [Load] |
| 381 | /// ^ ^ |
| 382 | /// | | |
| 383 | /// | \- |
| 384 | /// | | |
| 385 | /// | [Op] |
| 386 | /// | ^ |
| 387 | /// | | |
| 388 | /// \ / |
| 389 | /// \ / |
| 390 | /// [Store] |
| 391 | void X86DAGToDAGISel::InstructionSelectPreprocess(SelectionDAG &DAG) { |
| 392 | for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(), |
| 393 | E = DAG.allnodes_end(); I != E; ++I) { |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 394 | if (!ISD::isNON_TRUNCStore(I)) |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 395 | continue; |
| 396 | SDOperand Chain = I->getOperand(0); |
| 397 | if (Chain.Val->getOpcode() != ISD::TokenFactor) |
| 398 | continue; |
| 399 | |
| 400 | SDOperand N1 = I->getOperand(1); |
| 401 | SDOperand N2 = I->getOperand(2); |
Evan Cheng | 1453de5 | 2006-09-01 22:52:28 +0000 | [diff] [blame] | 402 | if (MVT::isFloatingPoint(N1.getValueType()) || |
| 403 | MVT::isVector(N1.getValueType()) || |
Evan Cheng | 780413d | 2006-08-29 18:37:37 +0000 | [diff] [blame] | 404 | !N1.hasOneUse()) |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 405 | continue; |
| 406 | |
| 407 | bool RModW = false; |
| 408 | SDOperand Load; |
| 409 | unsigned Opcode = N1.Val->getOpcode(); |
| 410 | switch (Opcode) { |
| 411 | case ISD::ADD: |
| 412 | case ISD::MUL: |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 413 | case ISD::AND: |
| 414 | case ISD::OR: |
| 415 | case ISD::XOR: |
| 416 | case ISD::ADDC: |
| 417 | case ISD::ADDE: { |
| 418 | SDOperand N10 = N1.getOperand(0); |
| 419 | SDOperand N11 = N1.getOperand(1); |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 420 | if (ISD::isNON_EXTLoad(N10.Val)) |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 421 | RModW = true; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 422 | else if (ISD::isNON_EXTLoad(N11.Val)) { |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 423 | RModW = true; |
| 424 | std::swap(N10, N11); |
| 425 | } |
| 426 | RModW = RModW && N10.Val->isOperand(Chain.Val) && N10.hasOneUse() && |
Evan Cheng | 82a35b3 | 2006-08-29 06:44:17 +0000 | [diff] [blame] | 427 | (N10.getOperand(1) == N2) && |
| 428 | (N10.Val->getValueType(0) == N1.getValueType()); |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 429 | if (RModW) |
| 430 | Load = N10; |
| 431 | break; |
| 432 | } |
| 433 | case ISD::SUB: |
| 434 | case ISD::SHL: |
| 435 | case ISD::SRA: |
| 436 | case ISD::SRL: |
| 437 | case ISD::ROTL: |
| 438 | case ISD::ROTR: |
| 439 | case ISD::SUBC: |
| 440 | case ISD::SUBE: |
| 441 | case X86ISD::SHLD: |
| 442 | case X86ISD::SHRD: { |
| 443 | SDOperand N10 = N1.getOperand(0); |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 444 | if (ISD::isNON_EXTLoad(N10.Val)) |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 445 | RModW = N10.Val->isOperand(Chain.Val) && N10.hasOneUse() && |
Evan Cheng | 82a35b3 | 2006-08-29 06:44:17 +0000 | [diff] [blame] | 446 | (N10.getOperand(1) == N2) && |
| 447 | (N10.Val->getValueType(0) == N1.getValueType()); |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 448 | if (RModW) |
| 449 | Load = N10; |
| 450 | break; |
| 451 | } |
| 452 | } |
| 453 | |
Evan Cheng | 82a35b3 | 2006-08-29 06:44:17 +0000 | [diff] [blame] | 454 | if (RModW) { |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 455 | MoveBelowTokenFactor(DAG, Load, SDOperand(I, 0), Chain); |
Evan Cheng | 82a35b3 | 2006-08-29 06:44:17 +0000 | [diff] [blame] | 456 | ++NumLoadMoved; |
| 457 | } |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 458 | } |
| 459 | } |
| 460 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 461 | /// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel |
| 462 | /// when it has created a SelectionDAG for us to codegen. |
| 463 | void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
| 464 | DEBUG(BB->dump()); |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 465 | MachineFunction::iterator FirstMBB = BB; |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 466 | |
Evan Cheng | e50794a | 2006-08-29 18:28:33 +0000 | [diff] [blame] | 467 | if (!FastISel) |
Evan Cheng | 70e674e | 2006-08-28 20:10:17 +0000 | [diff] [blame] | 468 | InstructionSelectPreprocess(DAG); |
| 469 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 470 | // Codegen the basic block. |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 471 | #ifndef NDEBUG |
Bill Wendling | 6345d75 | 2006-11-17 07:52:03 +0000 | [diff] [blame] | 472 | DOUT << "===== Instruction selection begins:\n"; |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 473 | Indent = 0; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 474 | #endif |
Evan Cheng | ba2f0a9 | 2006-02-05 06:46:41 +0000 | [diff] [blame] | 475 | DAG.setRoot(SelectRoot(DAG.getRoot())); |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 476 | #ifndef NDEBUG |
Bill Wendling | 6345d75 | 2006-11-17 07:52:03 +0000 | [diff] [blame] | 477 | DOUT << "===== Instruction selection ends:\n"; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 478 | #endif |
Evan Cheng | 63ce568 | 2006-07-28 00:10:59 +0000 | [diff] [blame] | 479 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 480 | DAG.RemoveDeadNodes(); |
| 481 | |
| 482 | // Emit machine code to BB. |
| 483 | ScheduleAndEmitDAG(DAG); |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 484 | |
| 485 | // If we are emitting FP stack code, scan the basic block to determine if this |
| 486 | // block defines any FP values. If so, put an FP_REG_KILL instruction before |
| 487 | // the terminator of the block. |
Dale Johannesen | cdbe4d3 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 488 | |
Dale Johannesen | 48d1e45 | 2007-09-24 22:52:39 +0000 | [diff] [blame] | 489 | // Note that FP stack instructions are used in all modes for long double, |
| 490 | // so we always need to do this check. |
| 491 | // Also note that it's possible for an FP stack register to be live across |
| 492 | // an instruction that produces multiple basic blocks (SSE CMOV) so we |
| 493 | // must check all the generated basic blocks. |
Dale Johannesen | cdbe4d3 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 494 | |
| 495 | // Scan all of the machine instructions in these MBBs, checking for FP |
| 496 | // stores. (RFP32 and RFP64 will not exist in SSE mode, but RFP80 might.) |
| 497 | MachineFunction::iterator MBBI = FirstMBB; |
| 498 | do { |
Dale Johannesen | 48d1e45 | 2007-09-24 22:52:39 +0000 | [diff] [blame] | 499 | bool ContainsFPCode = false; |
Dale Johannesen | cdbe4d3 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 500 | for (MachineBasicBlock::iterator I = MBBI->begin(), E = MBBI->end(); |
| 501 | !ContainsFPCode && I != E; ++I) { |
| 502 | if (I->getNumOperands() != 0 && I->getOperand(0).isRegister()) { |
| 503 | const TargetRegisterClass *clas; |
| 504 | for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) { |
| 505 | if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() && |
| 506 | MRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) && |
| 507 | ((clas = RegMap->getRegClass(I->getOperand(0).getReg())) == |
| 508 | X86::RFP32RegisterClass || |
| 509 | clas == X86::RFP64RegisterClass || |
| 510 | clas == X86::RFP80RegisterClass)) { |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 511 | ContainsFPCode = true; |
| 512 | break; |
| 513 | } |
| 514 | } |
| 515 | } |
| 516 | } |
Dale Johannesen | 48d1e45 | 2007-09-24 22:52:39 +0000 | [diff] [blame] | 517 | // Check PHI nodes in successor blocks. These PHI's will be lowered to have |
| 518 | // a copy of the input value in this block. In SSE mode, we only care about |
| 519 | // 80-bit values. |
| 520 | if (!ContainsFPCode) { |
| 521 | // Final check, check LLVM BB's that are successors to the LLVM BB |
| 522 | // corresponding to BB for FP PHI nodes. |
| 523 | const BasicBlock *LLVMBB = BB->getBasicBlock(); |
| 524 | const PHINode *PN; |
| 525 | for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB); |
| 526 | !ContainsFPCode && SI != E; ++SI) { |
| 527 | for (BasicBlock::const_iterator II = SI->begin(); |
| 528 | (PN = dyn_cast<PHINode>(II)); ++II) { |
| 529 | if (PN->getType()==Type::X86_FP80Ty || |
| 530 | (!Subtarget->hasSSE1() && PN->getType()->isFloatingPoint()) || |
| 531 | (!Subtarget->hasSSE2() && PN->getType()==Type::DoubleTy)) { |
| 532 | ContainsFPCode = true; |
| 533 | break; |
| 534 | } |
Dale Johannesen | cdbe4d3 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 535 | } |
| 536 | } |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 537 | } |
Dale Johannesen | 48d1e45 | 2007-09-24 22:52:39 +0000 | [diff] [blame] | 538 | // Finally, if we found any FP code, emit the FP_REG_KILL instruction. |
| 539 | if (ContainsFPCode) { |
| 540 | BuildMI(*MBBI, MBBI->getFirstTerminator(), |
| 541 | TM.getInstrInfo()->get(X86::FP_REG_KILL)); |
| 542 | ++NumFPKill; |
| 543 | } |
| 544 | } while (&*(MBBI++) != BB); |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 545 | } |
| 546 | |
Anton Korobeynikov | 2fe1259 | 2007-09-25 21:52:30 +0000 | [diff] [blame] | 547 | /// EmitSpecialCodeForMain - Emit any code that needs to be executed only in |
| 548 | /// the main function. |
| 549 | void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB, |
| 550 | MachineFrameInfo *MFI) { |
| 551 | const TargetInstrInfo *TII = TM.getInstrInfo(); |
| 552 | if (Subtarget->isTargetCygMing()) |
| 553 | BuildMI(BB, TII->get(X86::CALLpcrel32)).addExternalSymbol("__main"); |
| 554 | } |
| 555 | |
| 556 | void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) { |
| 557 | // If this is main, emit special code for main. |
| 558 | MachineBasicBlock *BB = MF.begin(); |
| 559 | if (Fn.hasExternalLinkage() && Fn.getName() == "main") |
| 560 | EmitSpecialCodeForMain(BB, MF.getFrameInfo()); |
| 561 | } |
| 562 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 563 | /// MatchAddress - Add the specified node to the specified addressing mode, |
| 564 | /// returning true if it cannot be done. This just pattern matches for the |
| 565 | /// addressing mode |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 566 | bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM, |
Anton Korobeynikov | 33bf8c4 | 2007-03-28 18:36:33 +0000 | [diff] [blame] | 567 | bool isRoot, unsigned Depth) { |
Dan Gohman | badb2d2 | 2007-08-13 20:03:06 +0000 | [diff] [blame] | 568 | // Limit recursion. |
| 569 | if (Depth > 5) |
| 570 | return MatchAddressBase(N, AM, isRoot, Depth); |
Anton Korobeynikov | 33bf8c4 | 2007-03-28 18:36:33 +0000 | [diff] [blame] | 571 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 572 | // RIP relative addressing: %rip + 32-bit displacement! |
| 573 | if (AM.isRIPRel) { |
| 574 | if (!AM.ES && AM.JT != -1 && N.getOpcode() == ISD::Constant) { |
Chris Lattner | 0f27fc3 | 2006-09-13 04:45:25 +0000 | [diff] [blame] | 575 | int64_t Val = cast<ConstantSDNode>(N)->getSignExtended(); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 576 | if (isInt32(AM.Disp + Val)) { |
| 577 | AM.Disp += Val; |
| 578 | return false; |
| 579 | } |
| 580 | } |
| 581 | return true; |
| 582 | } |
| 583 | |
Evan Cheng | 2ef88a0 | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 584 | int id = N.Val->getNodeId(); |
| 585 | bool Available = isSelected(id); |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 586 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 587 | switch (N.getOpcode()) { |
| 588 | default: break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 589 | case ISD::Constant: { |
Chris Lattner | 0f27fc3 | 2006-09-13 04:45:25 +0000 | [diff] [blame] | 590 | int64_t Val = cast<ConstantSDNode>(N)->getSignExtended(); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 591 | if (isInt32(AM.Disp + Val)) { |
| 592 | AM.Disp += Val; |
| 593 | return false; |
| 594 | } |
| 595 | break; |
| 596 | } |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 597 | |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 598 | case X86ISD::Wrapper: { |
| 599 | bool is64Bit = Subtarget->is64Bit(); |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 600 | // Under X86-64 non-small code model, GV (and friends) are 64-bits. |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 601 | if (is64Bit && TM.getCodeModel() != CodeModel::Small) |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 602 | break; |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 603 | if (AM.GV != 0 || AM.CP != 0 || AM.ES != 0 || AM.JT != -1) |
| 604 | break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 605 | // If value is available in a register both base and index components have |
| 606 | // been picked, we can't fit the result available in the register in the |
| 607 | // addressing mode. Duplicate GlobalAddress or ConstantPool as displacement. |
Evan Cheng | 4946399 | 2006-11-29 23:46:27 +0000 | [diff] [blame] | 608 | if (!Available || (AM.Base.Reg.Val && AM.IndexReg.Val)) { |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 609 | bool isStatic = TM.getRelocationModel() == Reloc::Static; |
| 610 | SDOperand N0 = N.getOperand(0); |
Evan Cheng | 518143d | 2007-07-26 07:35:15 +0000 | [diff] [blame] | 611 | // Mac OS X X86-64 lower 4G address is not available. |
Evan Cheng | f6844ca | 2007-08-01 23:45:51 +0000 | [diff] [blame] | 612 | bool isAbs32 = !is64Bit || |
| 613 | (isStatic && Subtarget->hasLow4GUserSpaceAddress()); |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 614 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) { |
| 615 | GlobalValue *GV = G->getGlobal(); |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 616 | if (isAbs32 || isRoot) { |
Evan Cheng | a70d14b | 2006-12-19 21:31:42 +0000 | [diff] [blame] | 617 | AM.GV = GV; |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 618 | AM.Disp += G->getOffset(); |
| 619 | AM.isRIPRel = !isAbs32; |
| 620 | return false; |
| 621 | } |
| 622 | } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) { |
Evan Cheng | 518143d | 2007-07-26 07:35:15 +0000 | [diff] [blame] | 623 | if (isAbs32 || isRoot) { |
Evan Cheng | c356a57 | 2006-09-12 21:04:05 +0000 | [diff] [blame] | 624 | AM.CP = CP->getConstVal(); |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 625 | AM.Align = CP->getAlignment(); |
| 626 | AM.Disp += CP->getOffset(); |
Evan Cheng | cf5543c | 2007-07-26 17:02:45 +0000 | [diff] [blame] | 627 | AM.isRIPRel = !isAbs32; |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 628 | return false; |
| 629 | } |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 630 | } else if (ExternalSymbolSDNode *S =dyn_cast<ExternalSymbolSDNode>(N0)) { |
Evan Cheng | 518143d | 2007-07-26 07:35:15 +0000 | [diff] [blame] | 631 | if (isAbs32 || isRoot) { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 632 | AM.ES = S->getSymbol(); |
Evan Cheng | cf5543c | 2007-07-26 17:02:45 +0000 | [diff] [blame] | 633 | AM.isRIPRel = !isAbs32; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 634 | return false; |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 635 | } |
| 636 | } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) { |
Evan Cheng | 518143d | 2007-07-26 07:35:15 +0000 | [diff] [blame] | 637 | if (isAbs32 || isRoot) { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 638 | AM.JT = J->getIndex(); |
Evan Cheng | cf5543c | 2007-07-26 17:02:45 +0000 | [diff] [blame] | 639 | AM.isRIPRel = !isAbs32; |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 640 | return false; |
| 641 | } |
| 642 | } |
| 643 | } |
| 644 | break; |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 645 | } |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 646 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 647 | case ISD::FrameIndex: |
| 648 | if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) { |
| 649 | AM.BaseType = X86ISelAddressMode::FrameIndexBase; |
| 650 | AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex(); |
| 651 | return false; |
| 652 | } |
| 653 | break; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 654 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 655 | case ISD::SHL: |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 656 | if (!Available && AM.IndexReg.Val == 0 && AM.Scale == 1) |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 657 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) { |
| 658 | unsigned Val = CN->getValue(); |
| 659 | if (Val == 1 || Val == 2 || Val == 3) { |
| 660 | AM.Scale = 1 << Val; |
| 661 | SDOperand ShVal = N.Val->getOperand(0); |
| 662 | |
| 663 | // Okay, we know that we have a scale by now. However, if the scaled |
| 664 | // value is an add of something and a constant, we can fold the |
| 665 | // constant into the disp field here. |
| 666 | if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() && |
| 667 | isa<ConstantSDNode>(ShVal.Val->getOperand(1))) { |
| 668 | AM.IndexReg = ShVal.Val->getOperand(0); |
| 669 | ConstantSDNode *AddVal = |
| 670 | cast<ConstantSDNode>(ShVal.Val->getOperand(1)); |
Jeff Cohen | d41b30d | 2006-11-05 19:31:28 +0000 | [diff] [blame] | 671 | uint64_t Disp = AM.Disp + (AddVal->getValue() << Val); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 672 | if (isInt32(Disp)) |
| 673 | AM.Disp = Disp; |
| 674 | else |
| 675 | AM.IndexReg = ShVal; |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 676 | } else { |
| 677 | AM.IndexReg = ShVal; |
| 678 | } |
| 679 | return false; |
| 680 | } |
| 681 | } |
| 682 | break; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 683 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 684 | case ISD::MUL: |
| 685 | // X*[3,5,9] -> X+X*[2,4,8] |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 686 | if (!Available && |
| 687 | AM.BaseType == X86ISelAddressMode::RegBase && |
| 688 | AM.Base.Reg.Val == 0 && |
Chris Lattner | 6241226 | 2007-02-04 20:18:17 +0000 | [diff] [blame] | 689 | AM.IndexReg.Val == 0) { |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 690 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) |
| 691 | if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) { |
| 692 | AM.Scale = unsigned(CN->getValue())-1; |
| 693 | |
| 694 | SDOperand MulVal = N.Val->getOperand(0); |
| 695 | SDOperand Reg; |
| 696 | |
| 697 | // Okay, we know that we have a scale by now. However, if the scaled |
| 698 | // value is an add of something and a constant, we can fold the |
| 699 | // constant into the disp field here. |
| 700 | if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() && |
| 701 | isa<ConstantSDNode>(MulVal.Val->getOperand(1))) { |
| 702 | Reg = MulVal.Val->getOperand(0); |
| 703 | ConstantSDNode *AddVal = |
| 704 | cast<ConstantSDNode>(MulVal.Val->getOperand(1)); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 705 | uint64_t Disp = AM.Disp + AddVal->getValue() * CN->getValue(); |
| 706 | if (isInt32(Disp)) |
| 707 | AM.Disp = Disp; |
| 708 | else |
| 709 | Reg = N.Val->getOperand(0); |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 710 | } else { |
| 711 | Reg = N.Val->getOperand(0); |
| 712 | } |
| 713 | |
| 714 | AM.IndexReg = AM.Base.Reg = Reg; |
| 715 | return false; |
| 716 | } |
Chris Lattner | 6241226 | 2007-02-04 20:18:17 +0000 | [diff] [blame] | 717 | } |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 718 | break; |
| 719 | |
Chris Lattner | 6241226 | 2007-02-04 20:18:17 +0000 | [diff] [blame] | 720 | case ISD::ADD: |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 721 | if (!Available) { |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 722 | X86ISelAddressMode Backup = AM; |
Anton Korobeynikov | 33bf8c4 | 2007-03-28 18:36:33 +0000 | [diff] [blame] | 723 | if (!MatchAddress(N.Val->getOperand(0), AM, false, Depth+1) && |
| 724 | !MatchAddress(N.Val->getOperand(1), AM, false, Depth+1)) |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 725 | return false; |
| 726 | AM = Backup; |
Anton Korobeynikov | 33bf8c4 | 2007-03-28 18:36:33 +0000 | [diff] [blame] | 727 | if (!MatchAddress(N.Val->getOperand(1), AM, false, Depth+1) && |
| 728 | !MatchAddress(N.Val->getOperand(0), AM, false, Depth+1)) |
Evan Cheng | 2486af1 | 2006-02-11 02:05:36 +0000 | [diff] [blame] | 729 | return false; |
| 730 | AM = Backup; |
| 731 | } |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 732 | break; |
Evan Cheng | e6ad27e | 2006-05-30 06:59:36 +0000 | [diff] [blame] | 733 | |
Chris Lattner | 6241226 | 2007-02-04 20:18:17 +0000 | [diff] [blame] | 734 | case ISD::OR: |
| 735 | // Handle "X | C" as "X + C" iff X is known to have C bits clear. |
Evan Cheng | e6ad27e | 2006-05-30 06:59:36 +0000 | [diff] [blame] | 736 | if (!Available) { |
Chris Lattner | 6241226 | 2007-02-04 20:18:17 +0000 | [diff] [blame] | 737 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 738 | X86ISelAddressMode Backup = AM; |
| 739 | // Start with the LHS as an addr mode. |
| 740 | if (!MatchAddress(N.getOperand(0), AM, false) && |
| 741 | // Address could not have picked a GV address for the displacement. |
| 742 | AM.GV == NULL && |
| 743 | // On x86-64, the resultant disp must fit in 32-bits. |
| 744 | isInt32(AM.Disp + CN->getSignExtended()) && |
| 745 | // Check to see if the LHS & C is zero. |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 746 | CurDAG->MaskedValueIsZero(N.getOperand(0), CN->getValue())) { |
Chris Lattner | 6241226 | 2007-02-04 20:18:17 +0000 | [diff] [blame] | 747 | AM.Disp += CN->getValue(); |
Evan Cheng | e6ad27e | 2006-05-30 06:59:36 +0000 | [diff] [blame] | 748 | return false; |
| 749 | } |
Chris Lattner | 6241226 | 2007-02-04 20:18:17 +0000 | [diff] [blame] | 750 | AM = Backup; |
Evan Cheng | e6ad27e | 2006-05-30 06:59:36 +0000 | [diff] [blame] | 751 | } |
Evan Cheng | e6ad27e | 2006-05-30 06:59:36 +0000 | [diff] [blame] | 752 | } |
| 753 | break; |
| 754 | } |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 755 | |
Dan Gohman | badb2d2 | 2007-08-13 20:03:06 +0000 | [diff] [blame] | 756 | return MatchAddressBase(N, AM, isRoot, Depth); |
| 757 | } |
| 758 | |
| 759 | /// MatchAddressBase - Helper for MatchAddress. Add the specified node to the |
| 760 | /// specified addressing mode without any further recursion. |
| 761 | bool X86DAGToDAGISel::MatchAddressBase(SDOperand N, X86ISelAddressMode &AM, |
| 762 | bool isRoot, unsigned Depth) { |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 763 | // Is the base register already occupied? |
| 764 | if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) { |
| 765 | // If so, check to see if the scale index register is set. |
| 766 | if (AM.IndexReg.Val == 0) { |
| 767 | AM.IndexReg = N; |
| 768 | AM.Scale = 1; |
| 769 | return false; |
| 770 | } |
| 771 | |
| 772 | // Otherwise, we cannot select it. |
| 773 | return true; |
| 774 | } |
| 775 | |
| 776 | // Default, generate it as a register. |
| 777 | AM.BaseType = X86ISelAddressMode::RegBase; |
| 778 | AM.Base.Reg = N; |
| 779 | return false; |
| 780 | } |
| 781 | |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 782 | /// SelectAddr - returns true if it is able pattern match an addressing mode. |
| 783 | /// It returns the operands which make up the maximal addressing mode it can |
| 784 | /// match by reference. |
Evan Cheng | 0d53826 | 2006-11-08 20:34:28 +0000 | [diff] [blame] | 785 | bool X86DAGToDAGISel::SelectAddr(SDOperand Op, SDOperand N, SDOperand &Base, |
| 786 | SDOperand &Scale, SDOperand &Index, |
| 787 | SDOperand &Disp) { |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 788 | X86ISelAddressMode AM; |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 789 | if (MatchAddress(N, AM)) |
| 790 | return false; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 791 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 792 | MVT::ValueType VT = N.getValueType(); |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 793 | if (AM.BaseType == X86ISelAddressMode::RegBase) { |
Evan Cheng | 7dd281b | 2006-02-05 05:25:07 +0000 | [diff] [blame] | 794 | if (!AM.Base.Reg.Val) |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 795 | AM.Base.Reg = CurDAG->getRegister(0, VT); |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 796 | } |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 797 | |
Evan Cheng | 7dd281b | 2006-02-05 05:25:07 +0000 | [diff] [blame] | 798 | if (!AM.IndexReg.Val) |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 799 | AM.IndexReg = CurDAG->getRegister(0, VT); |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 800 | |
| 801 | getAddressOperands(AM, Base, Scale, Index, Disp); |
| 802 | return true; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 803 | } |
| 804 | |
Chris Lattner | 4fe4f25 | 2006-10-11 22:09:58 +0000 | [diff] [blame] | 805 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
| 806 | /// constant +0.0. |
| 807 | static inline bool isZeroNode(SDOperand Elt) { |
| 808 | return ((isa<ConstantSDNode>(Elt) && |
| 809 | cast<ConstantSDNode>(Elt)->getValue() == 0) || |
| 810 | (isa<ConstantFPSDNode>(Elt) && |
Dale Johannesen | eaf0894 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 811 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); |
Chris Lattner | 4fe4f25 | 2006-10-11 22:09:58 +0000 | [diff] [blame] | 812 | } |
| 813 | |
| 814 | |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 815 | /// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to |
| 816 | /// match a load whose top elements are either undef or zeros. The load flavor |
| 817 | /// is derived from the type of N, which is either v4f32 or v2f64. |
Evan Cheng | 0d53826 | 2006-11-08 20:34:28 +0000 | [diff] [blame] | 818 | bool X86DAGToDAGISel::SelectScalarSSELoad(SDOperand Op, SDOperand Pred, |
Evan Cheng | 07e4b00 | 2006-10-16 06:34:55 +0000 | [diff] [blame] | 819 | SDOperand N, SDOperand &Base, |
Evan Cheng | 82a9164 | 2006-10-11 21:06:01 +0000 | [diff] [blame] | 820 | SDOperand &Scale, SDOperand &Index, |
| 821 | SDOperand &Disp, SDOperand &InChain, |
| 822 | SDOperand &OutChain) { |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 823 | if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) { |
Chris Lattner | 4fe4f25 | 2006-10-11 22:09:58 +0000 | [diff] [blame] | 824 | InChain = N.getOperand(0).getValue(1); |
Evan Cheng | 07e4b00 | 2006-10-16 06:34:55 +0000 | [diff] [blame] | 825 | if (ISD::isNON_EXTLoad(InChain.Val) && |
| 826 | InChain.getValue(0).hasOneUse() && |
Evan Cheng | d6373bc | 2006-11-10 21:23:04 +0000 | [diff] [blame] | 827 | N.hasOneUse() && |
Evan Cheng | 0d53826 | 2006-11-08 20:34:28 +0000 | [diff] [blame] | 828 | CanBeFoldedBy(N.Val, Pred.Val, Op.Val)) { |
Evan Cheng | 82a9164 | 2006-10-11 21:06:01 +0000 | [diff] [blame] | 829 | LoadSDNode *LD = cast<LoadSDNode>(InChain); |
Evan Cheng | 0d53826 | 2006-11-08 20:34:28 +0000 | [diff] [blame] | 830 | if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp)) |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 831 | return false; |
Evan Cheng | 82a9164 | 2006-10-11 21:06:01 +0000 | [diff] [blame] | 832 | OutChain = LD->getChain(); |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 833 | return true; |
| 834 | } |
| 835 | } |
Chris Lattner | 4fe4f25 | 2006-10-11 22:09:58 +0000 | [diff] [blame] | 836 | |
| 837 | // Also handle the case where we explicitly require zeros in the top |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 838 | // elements. This is a vector shuffle from the zero vector. |
Chris Lattner | 4fe4f25 | 2006-10-11 22:09:58 +0000 | [diff] [blame] | 839 | if (N.getOpcode() == ISD::VECTOR_SHUFFLE && N.Val->hasOneUse() && |
| 840 | N.getOperand(0).getOpcode() == ISD::BUILD_VECTOR && |
| 841 | N.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR && |
| 842 | N.getOperand(1).Val->hasOneUse() && |
| 843 | ISD::isNON_EXTLoad(N.getOperand(1).getOperand(0).Val) && |
| 844 | N.getOperand(1).getOperand(0).hasOneUse()) { |
| 845 | // Check to see if the BUILD_VECTOR is building a zero vector. |
| 846 | SDOperand BV = N.getOperand(0); |
| 847 | for (unsigned i = 0, e = BV.getNumOperands(); i != e; ++i) |
| 848 | if (!isZeroNode(BV.getOperand(i)) && |
| 849 | BV.getOperand(i).getOpcode() != ISD::UNDEF) |
| 850 | return false; // Not a zero/undef vector. |
| 851 | // Check to see if the shuffle mask is 4/L/L/L or 2/L, where L is something |
| 852 | // from the LHS. |
| 853 | unsigned VecWidth = BV.getNumOperands(); |
| 854 | SDOperand ShufMask = N.getOperand(2); |
| 855 | assert(ShufMask.getOpcode() == ISD::BUILD_VECTOR && "Invalid shuf mask!"); |
| 856 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(ShufMask.getOperand(0))) { |
| 857 | if (C->getValue() == VecWidth) { |
| 858 | for (unsigned i = 1; i != VecWidth; ++i) { |
| 859 | if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF) { |
| 860 | // ok. |
| 861 | } else { |
| 862 | ConstantSDNode *C = cast<ConstantSDNode>(ShufMask.getOperand(i)); |
| 863 | if (C->getValue() >= VecWidth) return false; |
| 864 | } |
| 865 | } |
| 866 | } |
| 867 | |
| 868 | // Okay, this is a zero extending load. Fold it. |
| 869 | LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(1).getOperand(0)); |
Evan Cheng | 0d53826 | 2006-11-08 20:34:28 +0000 | [diff] [blame] | 870 | if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp)) |
Chris Lattner | 4fe4f25 | 2006-10-11 22:09:58 +0000 | [diff] [blame] | 871 | return false; |
| 872 | OutChain = LD->getChain(); |
| 873 | InChain = SDOperand(LD, 1); |
| 874 | return true; |
| 875 | } |
| 876 | } |
Chris Lattner | 3a7cd95 | 2006-10-07 21:55:32 +0000 | [diff] [blame] | 877 | return false; |
| 878 | } |
| 879 | |
| 880 | |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 881 | /// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing |
| 882 | /// mode it matches can be cost effectively emitted as an LEA instruction. |
Evan Cheng | 0d53826 | 2006-11-08 20:34:28 +0000 | [diff] [blame] | 883 | bool X86DAGToDAGISel::SelectLEAAddr(SDOperand Op, SDOperand N, |
| 884 | SDOperand &Base, SDOperand &Scale, |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 885 | SDOperand &Index, SDOperand &Disp) { |
| 886 | X86ISelAddressMode AM; |
| 887 | if (MatchAddress(N, AM)) |
| 888 | return false; |
| 889 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 890 | MVT::ValueType VT = N.getValueType(); |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 891 | unsigned Complexity = 0; |
| 892 | if (AM.BaseType == X86ISelAddressMode::RegBase) |
| 893 | if (AM.Base.Reg.Val) |
| 894 | Complexity = 1; |
| 895 | else |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 896 | AM.Base.Reg = CurDAG->getRegister(0, VT); |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 897 | else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase) |
| 898 | Complexity = 4; |
| 899 | |
| 900 | if (AM.IndexReg.Val) |
| 901 | Complexity++; |
| 902 | else |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 903 | AM.IndexReg = CurDAG->getRegister(0, VT); |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 904 | |
Chris Lattner | a16b7cb | 2007-03-20 06:08:29 +0000 | [diff] [blame] | 905 | // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with |
| 906 | // a simple shift. |
| 907 | if (AM.Scale > 1) |
Evan Cheng | 8c03fe4 | 2006-02-28 21:13:57 +0000 | [diff] [blame] | 908 | Complexity++; |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 909 | |
| 910 | // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA |
| 911 | // to a LEA. This is determined with some expermentation but is by no means |
| 912 | // optimal (especially for code size consideration). LEA is nice because of |
| 913 | // its three-address nature. Tweak the cost function again when we can run |
| 914 | // convertToThreeAddress() at register allocation time. |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 915 | if (AM.GV || AM.CP || AM.ES || AM.JT != -1) { |
| 916 | // For X86-64, we should always use lea to materialize RIP relative |
| 917 | // addresses. |
Evan Cheng | 953fa04 | 2006-12-05 22:03:40 +0000 | [diff] [blame] | 918 | if (Subtarget->is64Bit()) |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 919 | Complexity = 4; |
| 920 | else |
| 921 | Complexity += 2; |
| 922 | } |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 923 | |
| 924 | if (AM.Disp && (AM.Base.Reg.Val || AM.IndexReg.Val)) |
| 925 | Complexity++; |
| 926 | |
| 927 | if (Complexity > 2) { |
| 928 | getAddressOperands(AM, Base, Scale, Index, Disp); |
| 929 | return true; |
| 930 | } |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 931 | return false; |
| 932 | } |
| 933 | |
Evan Cheng | 5e35168 | 2006-02-06 06:02:33 +0000 | [diff] [blame] | 934 | bool X86DAGToDAGISel::TryFoldLoad(SDOperand P, SDOperand N, |
| 935 | SDOperand &Base, SDOperand &Scale, |
| 936 | SDOperand &Index, SDOperand &Disp) { |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 937 | if (ISD::isNON_EXTLoad(N.Val) && |
Evan Cheng | 5e35168 | 2006-02-06 06:02:33 +0000 | [diff] [blame] | 938 | N.hasOneUse() && |
Evan Cheng | 27e1fe9 | 2006-10-14 08:33:25 +0000 | [diff] [blame] | 939 | CanBeFoldedBy(N.Val, P.Val, P.Val)) |
Evan Cheng | 0d53826 | 2006-11-08 20:34:28 +0000 | [diff] [blame] | 940 | return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 941 | return false; |
| 942 | } |
| 943 | |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 944 | /// getGlobalBaseReg - Output the instructions required to put the |
| 945 | /// base address to use for accessing globals into a register. |
| 946 | /// |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 947 | SDNode *X86DAGToDAGISel::getGlobalBaseReg() { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 948 | assert(!Subtarget->is64Bit() && "X86-64 PIC uses RIP relative addressing"); |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 949 | if (!GlobalBaseReg) { |
| 950 | // Insert the set of GlobalBaseReg into the first MBB of the function |
| 951 | MachineBasicBlock &FirstMBB = BB->getParent()->front(); |
| 952 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 953 | SSARegMap *RegMap = BB->getParent()->getSSARegMap(); |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 954 | unsigned PC = RegMap->createVirtualRegister(X86::GR32RegisterClass); |
| 955 | |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 956 | const TargetInstrInfo *TII = TM.getInstrInfo(); |
| 957 | BuildMI(FirstMBB, MBBI, TII->get(X86::MovePCtoStack)); |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 958 | BuildMI(FirstMBB, MBBI, TII->get(X86::POP32r), PC); |
| 959 | |
| 960 | // If we're using vanilla 'GOT' PIC style, we should use relative addressing |
| 961 | // not to pc, but to _GLOBAL_ADDRESS_TABLE_ external |
Evan Cheng | 706535d | 2007-01-22 21:34:25 +0000 | [diff] [blame] | 962 | if (TM.getRelocationModel() == Reloc::PIC_ && |
| 963 | Subtarget->isPICStyleGOT()) { |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 964 | GlobalBaseReg = RegMap->createVirtualRegister(X86::GR32RegisterClass); |
| 965 | BuildMI(FirstMBB, MBBI, TII->get(X86::ADD32ri), GlobalBaseReg). |
| 966 | addReg(PC). |
| 967 | addExternalSymbol("_GLOBAL_OFFSET_TABLE_"); |
| 968 | } else { |
| 969 | GlobalBaseReg = PC; |
| 970 | } |
| 971 | |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 972 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 973 | return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).Val; |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 974 | } |
| 975 | |
Evan Cheng | b245d92 | 2006-05-20 01:36:52 +0000 | [diff] [blame] | 976 | static SDNode *FindCallStartFromCall(SDNode *Node) { |
| 977 | if (Node->getOpcode() == ISD::CALLSEQ_START) return Node; |
| 978 | assert(Node->getOperand(0).getValueType() == MVT::Other && |
| 979 | "Node doesn't have a token chain argument!"); |
| 980 | return FindCallStartFromCall(Node->getOperand(0).Val); |
| 981 | } |
| 982 | |
Christopher Lamb | c59e521 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 983 | SDNode *X86DAGToDAGISel::getTruncate(SDOperand N0, MVT::ValueType VT) { |
| 984 | SDOperand SRIdx; |
| 985 | switch (VT) { |
| 986 | case MVT::i8: |
| 987 | SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1 |
| 988 | // Ensure that the source register has an 8-bit subreg on 32-bit targets |
| 989 | if (!Subtarget->is64Bit()) { |
| 990 | unsigned Opc; |
| 991 | MVT::ValueType VT; |
| 992 | switch (N0.getValueType()) { |
| 993 | default: assert(0 && "Unknown truncate!"); |
| 994 | case MVT::i16: |
| 995 | Opc = X86::MOV16to16_; |
| 996 | VT = MVT::i16; |
| 997 | break; |
| 998 | case MVT::i32: |
| 999 | Opc = X86::MOV32to32_; |
| 1000 | VT = MVT::i32; |
| 1001 | break; |
| 1002 | } |
| 1003 | N0 = |
| 1004 | SDOperand(CurDAG->getTargetNode(Opc, VT, N0), 0); |
| 1005 | } |
| 1006 | break; |
| 1007 | case MVT::i16: |
| 1008 | SRIdx = CurDAG->getTargetConstant(2, MVT::i32); // SubRegSet 2 |
| 1009 | break; |
| 1010 | case MVT::i32: |
| 1011 | SRIdx = CurDAG->getTargetConstant(3, MVT::i32); // SubRegSet 3 |
| 1012 | break; |
| 1013 | default: assert(0 && "Unknown truncate!"); |
| 1014 | } |
| 1015 | return CurDAG->getTargetNode(X86::EXTRACT_SUBREG, |
| 1016 | VT, |
| 1017 | N0, SRIdx); |
| 1018 | } |
| 1019 | |
| 1020 | |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 1021 | SDNode *X86DAGToDAGISel::Select(SDOperand N) { |
Evan Cheng | def941b | 2005-12-15 01:02:48 +0000 | [diff] [blame] | 1022 | SDNode *Node = N.Val; |
| 1023 | MVT::ValueType NVT = Node->getValueType(0); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1024 | unsigned Opc, MOpc; |
| 1025 | unsigned Opcode = Node->getOpcode(); |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 1026 | |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1027 | #ifndef NDEBUG |
Bill Wendling | 6345d75 | 2006-11-17 07:52:03 +0000 | [diff] [blame] | 1028 | DOUT << std::string(Indent, ' ') << "Selecting: "; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1029 | DEBUG(Node->dump(CurDAG)); |
Bill Wendling | 6345d75 | 2006-11-17 07:52:03 +0000 | [diff] [blame] | 1030 | DOUT << "\n"; |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 1031 | Indent += 2; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1032 | #endif |
| 1033 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1034 | if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) { |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1035 | #ifndef NDEBUG |
Bill Wendling | 6345d75 | 2006-11-17 07:52:03 +0000 | [diff] [blame] | 1036 | DOUT << std::string(Indent-2, ' ') << "== "; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1037 | DEBUG(Node->dump(CurDAG)); |
Bill Wendling | 6345d75 | 2006-11-17 07:52:03 +0000 | [diff] [blame] | 1038 | DOUT << "\n"; |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 1039 | Indent -= 2; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1040 | #endif |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 1041 | return NULL; // Already selected. |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1042 | } |
Evan Cheng | 38262ca | 2006-01-11 22:15:18 +0000 | [diff] [blame] | 1043 | |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1044 | switch (Opcode) { |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 1045 | default: break; |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 1046 | case X86ISD::GlobalBaseReg: |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 1047 | return getGlobalBaseReg(); |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 1048 | |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 1049 | case ISD::ADD: { |
| 1050 | // Turn ADD X, c to MOV32ri X+c. This cannot be done with tblgen'd |
| 1051 | // code and is matched first so to prevent it from being turned into |
| 1052 | // LEA32r X+c. |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1053 | // In 64-bit mode, use LEA to take advantage of RIP-relative addressing. |
| 1054 | MVT::ValueType PtrVT = TLI.getPointerTy(); |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 1055 | SDOperand N0 = N.getOperand(0); |
| 1056 | SDOperand N1 = N.getOperand(1); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1057 | if (N.Val->getValueType(0) == PtrVT && |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 1058 | N0.getOpcode() == X86ISD::Wrapper && |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 1059 | N1.getOpcode() == ISD::Constant) { |
| 1060 | unsigned Offset = (unsigned)cast<ConstantSDNode>(N1)->getValue(); |
| 1061 | SDOperand C(0, 0); |
| 1062 | // TODO: handle ExternalSymbolSDNode. |
| 1063 | if (GlobalAddressSDNode *G = |
| 1064 | dyn_cast<GlobalAddressSDNode>(N0.getOperand(0))) { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1065 | C = CurDAG->getTargetGlobalAddress(G->getGlobal(), PtrVT, |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 1066 | G->getOffset() + Offset); |
| 1067 | } else if (ConstantPoolSDNode *CP = |
| 1068 | dyn_cast<ConstantPoolSDNode>(N0.getOperand(0))) { |
Evan Cheng | c356a57 | 2006-09-12 21:04:05 +0000 | [diff] [blame] | 1069 | C = CurDAG->getTargetConstantPool(CP->getConstVal(), PtrVT, |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 1070 | CP->getAlignment(), |
| 1071 | CP->getOffset()+Offset); |
| 1072 | } |
| 1073 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1074 | if (C.Val) { |
| 1075 | if (Subtarget->is64Bit()) { |
| 1076 | SDOperand Ops[] = { CurDAG->getRegister(0, PtrVT), getI8Imm(1), |
| 1077 | CurDAG->getRegister(0, PtrVT), C }; |
| 1078 | return CurDAG->SelectNodeTo(N.Val, X86::LEA64r, MVT::i64, Ops, 4); |
| 1079 | } else |
| 1080 | return CurDAG->SelectNodeTo(N.Val, X86::MOV32ri, PtrVT, C); |
| 1081 | } |
Evan Cheng | 51a9ed9 | 2006-02-25 10:09:08 +0000 | [diff] [blame] | 1082 | } |
| 1083 | |
| 1084 | // Other cases are handled by auto-generated code. |
| 1085 | break; |
Evan Cheng | a0ea053 | 2006-02-23 02:43:52 +0000 | [diff] [blame] | 1086 | } |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 1087 | |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1088 | case ISD::SMUL_LOHI: |
| 1089 | case ISD::UMUL_LOHI: { |
| 1090 | SDOperand N0 = Node->getOperand(0); |
| 1091 | SDOperand N1 = Node->getOperand(1); |
| 1092 | |
| 1093 | // There are several forms of IMUL just return the low part and don't |
| 1094 | // have fixed-register operands. If we don't need the high part, use |
| 1095 | // these instead. They can be selected with the generated ISel code. |
| 1096 | if (NVT != MVT::i8 && |
| 1097 | N.getValue(1).use_empty()) { |
| 1098 | N = CurDAG->getNode(ISD::MUL, NVT, N0, N1); |
| 1099 | break; |
| 1100 | } |
| 1101 | |
| 1102 | bool isSigned = Opcode == ISD::SMUL_LOHI; |
| 1103 | if (!isSigned) |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1104 | switch (NVT) { |
| 1105 | default: assert(0 && "Unsupported VT!"); |
| 1106 | case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break; |
| 1107 | case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break; |
| 1108 | case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1109 | case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break; |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1110 | } |
| 1111 | else |
| 1112 | switch (NVT) { |
| 1113 | default: assert(0 && "Unsupported VT!"); |
| 1114 | case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break; |
| 1115 | case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break; |
| 1116 | case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1117 | case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break; |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1118 | } |
| 1119 | |
| 1120 | unsigned LoReg, HiReg; |
| 1121 | switch (NVT) { |
| 1122 | default: assert(0 && "Unsupported VT!"); |
| 1123 | case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break; |
| 1124 | case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break; |
| 1125 | case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1126 | case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break; |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1127 | } |
| 1128 | |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1129 | SDOperand Tmp0, Tmp1, Tmp2, Tmp3; |
Evan Cheng | 7afa166 | 2007-08-02 05:48:35 +0000 | [diff] [blame] | 1130 | bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1131 | // multiplty is commmutative |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1132 | if (!foldedLoad) { |
Evan Cheng | 5e35168 | 2006-02-06 06:02:33 +0000 | [diff] [blame] | 1133 | foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3); |
Evan Cheng | 7afa166 | 2007-08-02 05:48:35 +0000 | [diff] [blame] | 1134 | if (foldedLoad) |
| 1135 | std::swap(N0, N1); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1136 | } |
| 1137 | |
Evan Cheng | 0469990 | 2006-08-26 01:05:16 +0000 | [diff] [blame] | 1138 | AddToISelQueue(N0); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1139 | SDOperand InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), LoReg, |
| 1140 | N0, SDOperand()).getValue(1); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1141 | |
| 1142 | if (foldedLoad) { |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1143 | AddToISelQueue(N1.getOperand(0)); |
Evan Cheng | 0469990 | 2006-08-26 01:05:16 +0000 | [diff] [blame] | 1144 | AddToISelQueue(Tmp0); |
| 1145 | AddToISelQueue(Tmp1); |
| 1146 | AddToISelQueue(Tmp2); |
| 1147 | AddToISelQueue(Tmp3); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1148 | SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag }; |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1149 | SDNode *CNode = |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 1150 | CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1151 | InFlag = SDOperand(CNode, 1); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1152 | // Update the chain. |
| 1153 | ReplaceUses(N1.getValue(1), SDOperand(CNode, 0)); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1154 | } else { |
Evan Cheng | 0469990 | 2006-08-26 01:05:16 +0000 | [diff] [blame] | 1155 | AddToISelQueue(N1); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1156 | InFlag = |
| 1157 | SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1158 | } |
| 1159 | |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1160 | // Copy the low half of the result, if it is needed. |
| 1161 | if (!N.getValue(0).use_empty()) { |
| 1162 | SDOperand Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), |
| 1163 | LoReg, NVT, InFlag); |
| 1164 | InFlag = Result.getValue(2); |
| 1165 | ReplaceUses(N.getValue(0), Result); |
| 1166 | #ifndef NDEBUG |
| 1167 | DOUT << std::string(Indent-2, ' ') << "=> "; |
| 1168 | DEBUG(Result.Val->dump(CurDAG)); |
| 1169 | DOUT << "\n"; |
| 1170 | #endif |
Evan Cheng | f7ef26e | 2007-08-09 21:59:35 +0000 | [diff] [blame] | 1171 | } |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1172 | // Copy the high half of the result, if it is needed. |
| 1173 | if (!N.getValue(1).use_empty()) { |
| 1174 | SDOperand Result; |
| 1175 | if (HiReg == X86::AH && Subtarget->is64Bit()) { |
| 1176 | // Prevent use of AH in a REX instruction by referencing AX instead. |
| 1177 | // Shift it down 8 bits. |
| 1178 | Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), |
| 1179 | X86::AX, MVT::i16, InFlag); |
| 1180 | InFlag = Result.getValue(2); |
| 1181 | Result = SDOperand(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result, |
| 1182 | CurDAG->getTargetConstant(8, MVT::i8)), 0); |
| 1183 | // Then truncate it down to i8. |
| 1184 | SDOperand SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1 |
| 1185 | Result = SDOperand(CurDAG->getTargetNode(X86::EXTRACT_SUBREG, |
| 1186 | MVT::i8, Result, SRIdx), 0); |
| 1187 | } else { |
| 1188 | Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), |
| 1189 | HiReg, NVT, InFlag); |
| 1190 | InFlag = Result.getValue(2); |
| 1191 | } |
| 1192 | ReplaceUses(N.getValue(1), Result); |
| 1193 | #ifndef NDEBUG |
| 1194 | DOUT << std::string(Indent-2, ' ') << "=> "; |
| 1195 | DEBUG(Result.Val->dump(CurDAG)); |
| 1196 | DOUT << "\n"; |
| 1197 | #endif |
| 1198 | } |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 1199 | |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1200 | #ifndef NDEBUG |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 1201 | Indent -= 2; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1202 | #endif |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1203 | |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 1204 | return NULL; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1205 | } |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 1206 | |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1207 | case ISD::SDIVREM: |
| 1208 | case ISD::UDIVREM: { |
| 1209 | SDOperand N0 = Node->getOperand(0); |
| 1210 | SDOperand N1 = Node->getOperand(1); |
| 1211 | |
| 1212 | bool isSigned = Opcode == ISD::SDIVREM; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1213 | if (!isSigned) |
| 1214 | switch (NVT) { |
| 1215 | default: assert(0 && "Unsupported VT!"); |
| 1216 | case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break; |
| 1217 | case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break; |
| 1218 | case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1219 | case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1220 | } |
| 1221 | else |
| 1222 | switch (NVT) { |
| 1223 | default: assert(0 && "Unsupported VT!"); |
| 1224 | case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break; |
| 1225 | case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break; |
| 1226 | case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1227 | case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1228 | } |
| 1229 | |
| 1230 | unsigned LoReg, HiReg; |
| 1231 | unsigned ClrOpcode, SExtOpcode; |
| 1232 | switch (NVT) { |
| 1233 | default: assert(0 && "Unsupported VT!"); |
| 1234 | case MVT::i8: |
| 1235 | LoReg = X86::AL; HiReg = X86::AH; |
Evan Cheng | b1409ce | 2006-11-17 22:10:14 +0000 | [diff] [blame] | 1236 | ClrOpcode = 0; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1237 | SExtOpcode = X86::CBW; |
| 1238 | break; |
| 1239 | case MVT::i16: |
| 1240 | LoReg = X86::AX; HiReg = X86::DX; |
Evan Cheng | aede9b9 | 2006-06-02 21:20:34 +0000 | [diff] [blame] | 1241 | ClrOpcode = X86::MOV16r0; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1242 | SExtOpcode = X86::CWD; |
| 1243 | break; |
| 1244 | case MVT::i32: |
| 1245 | LoReg = X86::EAX; HiReg = X86::EDX; |
Evan Cheng | aede9b9 | 2006-06-02 21:20:34 +0000 | [diff] [blame] | 1246 | ClrOpcode = X86::MOV32r0; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1247 | SExtOpcode = X86::CDQ; |
| 1248 | break; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 1249 | case MVT::i64: |
| 1250 | LoReg = X86::RAX; HiReg = X86::RDX; |
| 1251 | ClrOpcode = X86::MOV64r0; |
| 1252 | SExtOpcode = X86::CQO; |
| 1253 | break; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1254 | } |
| 1255 | |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1256 | SDOperand Tmp0, Tmp1, Tmp2, Tmp3; |
| 1257 | bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3); |
| 1258 | |
| 1259 | SDOperand InFlag; |
Evan Cheng | b1409ce | 2006-11-17 22:10:14 +0000 | [diff] [blame] | 1260 | if (NVT == MVT::i8 && !isSigned) { |
| 1261 | // Special case for div8, just use a move with zero extension to AX to |
| 1262 | // clear the upper 8 bits (AH). |
| 1263 | SDOperand Tmp0, Tmp1, Tmp2, Tmp3, Move, Chain; |
| 1264 | if (TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3)) { |
| 1265 | SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N0.getOperand(0) }; |
| 1266 | AddToISelQueue(N0.getOperand(0)); |
| 1267 | AddToISelQueue(Tmp0); |
| 1268 | AddToISelQueue(Tmp1); |
| 1269 | AddToISelQueue(Tmp2); |
| 1270 | AddToISelQueue(Tmp3); |
| 1271 | Move = |
| 1272 | SDOperand(CurDAG->getTargetNode(X86::MOVZX16rm8, MVT::i16, MVT::Other, |
| 1273 | Ops, 5), 0); |
| 1274 | Chain = Move.getValue(1); |
| 1275 | ReplaceUses(N0.getValue(1), Chain); |
| 1276 | } else { |
| 1277 | AddToISelQueue(N0); |
| 1278 | Move = |
| 1279 | SDOperand(CurDAG->getTargetNode(X86::MOVZX16rr8, MVT::i16, N0), 0); |
| 1280 | Chain = CurDAG->getEntryNode(); |
| 1281 | } |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1282 | Chain = CurDAG->getCopyToReg(Chain, X86::AX, Move, SDOperand()); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1283 | InFlag = Chain.getValue(1); |
Evan Cheng | b1409ce | 2006-11-17 22:10:14 +0000 | [diff] [blame] | 1284 | } else { |
| 1285 | AddToISelQueue(N0); |
| 1286 | InFlag = |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1287 | CurDAG->getCopyToReg(CurDAG->getEntryNode(), |
| 1288 | LoReg, N0, SDOperand()).getValue(1); |
Evan Cheng | b1409ce | 2006-11-17 22:10:14 +0000 | [diff] [blame] | 1289 | if (isSigned) { |
| 1290 | // Sign extend the low part into the high part. |
| 1291 | InFlag = |
| 1292 | SDOperand(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0); |
| 1293 | } else { |
| 1294 | // Zero out the high part, effectively zero extending the input. |
| 1295 | SDOperand ClrNode = SDOperand(CurDAG->getTargetNode(ClrOpcode, NVT), 0); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1296 | InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), HiReg, |
| 1297 | ClrNode, InFlag).getValue(1); |
Evan Cheng | b1409ce | 2006-11-17 22:10:14 +0000 | [diff] [blame] | 1298 | } |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1299 | } |
| 1300 | |
| 1301 | if (foldedLoad) { |
Evan Cheng | b1409ce | 2006-11-17 22:10:14 +0000 | [diff] [blame] | 1302 | AddToISelQueue(N1.getOperand(0)); |
Evan Cheng | 0469990 | 2006-08-26 01:05:16 +0000 | [diff] [blame] | 1303 | AddToISelQueue(Tmp0); |
| 1304 | AddToISelQueue(Tmp1); |
| 1305 | AddToISelQueue(Tmp2); |
| 1306 | AddToISelQueue(Tmp3); |
Evan Cheng | b1409ce | 2006-11-17 22:10:14 +0000 | [diff] [blame] | 1307 | SDOperand Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag }; |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1308 | SDNode *CNode = |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 1309 | CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1310 | InFlag = SDOperand(CNode, 1); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1311 | // Update the chain. |
| 1312 | ReplaceUses(N1.getValue(1), SDOperand(CNode, 0)); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1313 | } else { |
Evan Cheng | 0469990 | 2006-08-26 01:05:16 +0000 | [diff] [blame] | 1314 | AddToISelQueue(N1); |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1315 | InFlag = |
| 1316 | SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 1317 | } |
| 1318 | |
Dan Gohman | a37c9f7 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 1319 | // Copy the division (low) result, if it is needed. |
| 1320 | if (!N.getValue(0).use_empty()) { |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1321 | SDOperand Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), |
| 1322 | LoReg, NVT, InFlag); |
Dan Gohman | a37c9f7 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 1323 | InFlag = Result.getValue(2); |
| 1324 | ReplaceUses(N.getValue(0), Result); |
| 1325 | #ifndef NDEBUG |
| 1326 | DOUT << std::string(Indent-2, ' ') << "=> "; |
| 1327 | DEBUG(Result.Val->dump(CurDAG)); |
| 1328 | DOUT << "\n"; |
| 1329 | #endif |
Evan Cheng | f7ef26e | 2007-08-09 21:59:35 +0000 | [diff] [blame] | 1330 | } |
Dan Gohman | a37c9f7 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 1331 | // Copy the remainder (high) result, if it is needed. |
| 1332 | if (!N.getValue(1).use_empty()) { |
| 1333 | SDOperand Result; |
| 1334 | if (HiReg == X86::AH && Subtarget->is64Bit()) { |
| 1335 | // Prevent use of AH in a REX instruction by referencing AX instead. |
| 1336 | // Shift it down 8 bits. |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1337 | Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), |
| 1338 | X86::AX, MVT::i16, InFlag); |
Dan Gohman | a37c9f7 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 1339 | InFlag = Result.getValue(2); |
| 1340 | Result = SDOperand(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result, |
| 1341 | CurDAG->getTargetConstant(8, MVT::i8)), 0); |
| 1342 | // Then truncate it down to i8. |
| 1343 | SDOperand SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1 |
| 1344 | Result = SDOperand(CurDAG->getTargetNode(X86::EXTRACT_SUBREG, |
| 1345 | MVT::i8, Result, SRIdx), 0); |
| 1346 | } else { |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 1347 | Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), |
| 1348 | HiReg, NVT, InFlag); |
Dan Gohman | a37c9f7 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 1349 | InFlag = Result.getValue(2); |
| 1350 | } |
| 1351 | ReplaceUses(N.getValue(1), Result); |
| 1352 | #ifndef NDEBUG |
| 1353 | DOUT << std::string(Indent-2, ' ') << "=> "; |
| 1354 | DEBUG(Result.Val->dump(CurDAG)); |
| 1355 | DOUT << "\n"; |
| 1356 | #endif |
| 1357 | } |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1358 | |
| 1359 | #ifndef NDEBUG |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 1360 | Indent -= 2; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1361 | #endif |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 1362 | |
| 1363 | return NULL; |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 1364 | } |
Christopher Lamb | a1eb155 | 2007-08-10 22:22:41 +0000 | [diff] [blame] | 1365 | |
| 1366 | case ISD::ANY_EXTEND: { |
| 1367 | SDOperand N0 = Node->getOperand(0); |
| 1368 | AddToISelQueue(N0); |
| 1369 | if (NVT == MVT::i64 || NVT == MVT::i32 || NVT == MVT::i16) { |
| 1370 | SDOperand SRIdx; |
| 1371 | switch(N0.getValueType()) { |
| 1372 | case MVT::i32: |
| 1373 | SRIdx = CurDAG->getTargetConstant(3, MVT::i32); // SubRegSet 3 |
| 1374 | break; |
| 1375 | case MVT::i16: |
| 1376 | SRIdx = CurDAG->getTargetConstant(2, MVT::i32); // SubRegSet 2 |
| 1377 | break; |
| 1378 | case MVT::i8: |
| 1379 | if (Subtarget->is64Bit()) |
| 1380 | SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1 |
| 1381 | break; |
| 1382 | default: assert(0 && "Unknown any_extend!"); |
| 1383 | } |
| 1384 | if (SRIdx.Val) { |
| 1385 | SDNode *ResNode = CurDAG->getTargetNode(X86::INSERT_SUBREG, NVT, N0, SRIdx); |
| 1386 | |
| 1387 | #ifndef NDEBUG |
| 1388 | DOUT << std::string(Indent-2, ' ') << "=> "; |
| 1389 | DEBUG(ResNode->dump(CurDAG)); |
| 1390 | DOUT << "\n"; |
| 1391 | Indent -= 2; |
| 1392 | #endif |
| 1393 | return ResNode; |
| 1394 | } // Otherwise let generated ISel handle it. |
| 1395 | } |
| 1396 | break; |
| 1397 | } |
Christopher Lamb | c59e521 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 1398 | |
| 1399 | case ISD::SIGN_EXTEND_INREG: { |
| 1400 | SDOperand N0 = Node->getOperand(0); |
| 1401 | AddToISelQueue(N0); |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 1402 | |
Christopher Lamb | c59e521 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 1403 | MVT::ValueType SVT = cast<VTSDNode>(Node->getOperand(1))->getVT(); |
| 1404 | SDOperand TruncOp = SDOperand(getTruncate(N0, SVT), 0); |
| 1405 | unsigned Opc; |
Christopher Lamb | 2dc6dc6 | 2007-07-29 01:24:57 +0000 | [diff] [blame] | 1406 | switch (NVT) { |
Christopher Lamb | 2dc6dc6 | 2007-07-29 01:24:57 +0000 | [diff] [blame] | 1407 | case MVT::i16: |
Christopher Lamb | c59e521 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 1408 | if (SVT == MVT::i8) Opc = X86::MOVSX16rr8; |
| 1409 | else assert(0 && "Unknown sign_extend_inreg!"); |
Christopher Lamb | 2dc6dc6 | 2007-07-29 01:24:57 +0000 | [diff] [blame] | 1410 | break; |
| 1411 | case MVT::i32: |
Christopher Lamb | c59e521 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 1412 | switch (SVT) { |
| 1413 | case MVT::i8: Opc = X86::MOVSX32rr8; break; |
| 1414 | case MVT::i16: Opc = X86::MOVSX32rr16; break; |
| 1415 | default: assert(0 && "Unknown sign_extend_inreg!"); |
| 1416 | } |
Christopher Lamb | 2dc6dc6 | 2007-07-29 01:24:57 +0000 | [diff] [blame] | 1417 | break; |
Christopher Lamb | c59e521 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 1418 | case MVT::i64: |
| 1419 | switch (SVT) { |
| 1420 | case MVT::i8: Opc = X86::MOVSX64rr8; break; |
| 1421 | case MVT::i16: Opc = X86::MOVSX64rr16; break; |
| 1422 | case MVT::i32: Opc = X86::MOVSX64rr32; break; |
| 1423 | default: assert(0 && "Unknown sign_extend_inreg!"); |
| 1424 | } |
| 1425 | break; |
| 1426 | default: assert(0 && "Unknown sign_extend_inreg!"); |
Christopher Lamb | 2dc6dc6 | 2007-07-29 01:24:57 +0000 | [diff] [blame] | 1427 | } |
Christopher Lamb | c59e521 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 1428 | |
| 1429 | SDNode *ResNode = CurDAG->getTargetNode(Opc, NVT, TruncOp); |
| 1430 | |
| 1431 | #ifndef NDEBUG |
| 1432 | DOUT << std::string(Indent-2, ' ') << "=> "; |
| 1433 | DEBUG(TruncOp.Val->dump(CurDAG)); |
| 1434 | DOUT << "\n"; |
| 1435 | DOUT << std::string(Indent-2, ' ') << "=> "; |
| 1436 | DEBUG(ResNode->dump(CurDAG)); |
| 1437 | DOUT << "\n"; |
| 1438 | Indent -= 2; |
| 1439 | #endif |
| 1440 | return ResNode; |
| 1441 | break; |
| 1442 | } |
| 1443 | |
| 1444 | case ISD::TRUNCATE: { |
| 1445 | SDOperand Input = Node->getOperand(0); |
| 1446 | AddToISelQueue(Node->getOperand(0)); |
| 1447 | SDNode *ResNode = getTruncate(Input, NVT); |
| 1448 | |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 1449 | #ifndef NDEBUG |
Bill Wendling | 6345d75 | 2006-11-17 07:52:03 +0000 | [diff] [blame] | 1450 | DOUT << std::string(Indent-2, ' ') << "=> "; |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 1451 | DEBUG(ResNode->dump(CurDAG)); |
Bill Wendling | 6345d75 | 2006-11-17 07:52:03 +0000 | [diff] [blame] | 1452 | DOUT << "\n"; |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 1453 | Indent -= 2; |
| 1454 | #endif |
Christopher Lamb | 2dc6dc6 | 2007-07-29 01:24:57 +0000 | [diff] [blame] | 1455 | return ResNode; |
Evan Cheng | 6b2e254 | 2006-05-20 07:44:28 +0000 | [diff] [blame] | 1456 | break; |
Evan Cheng | 403be7e | 2006-05-08 08:01:26 +0000 | [diff] [blame] | 1457 | } |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 1458 | } |
| 1459 | |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 1460 | SDNode *ResNode = SelectCode(N); |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 1461 | |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1462 | #ifndef NDEBUG |
Bill Wendling | 6345d75 | 2006-11-17 07:52:03 +0000 | [diff] [blame] | 1463 | DOUT << std::string(Indent-2, ' ') << "=> "; |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 1464 | if (ResNode == NULL || ResNode == N.Val) |
| 1465 | DEBUG(N.Val->dump(CurDAG)); |
| 1466 | else |
| 1467 | DEBUG(ResNode->dump(CurDAG)); |
Bill Wendling | 6345d75 | 2006-11-17 07:52:03 +0000 | [diff] [blame] | 1468 | DOUT << "\n"; |
Evan Cheng | 23addc0 | 2006-02-10 22:46:26 +0000 | [diff] [blame] | 1469 | Indent -= 2; |
Evan Cheng | f597dc7 | 2006-02-10 22:24:32 +0000 | [diff] [blame] | 1470 | #endif |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 1471 | |
| 1472 | return ResNode; |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 1473 | } |
| 1474 | |
Chris Lattner | c0bad57 | 2006-06-08 18:03:49 +0000 | [diff] [blame] | 1475 | bool X86DAGToDAGISel:: |
| 1476 | SelectInlineAsmMemoryOperand(const SDOperand &Op, char ConstraintCode, |
| 1477 | std::vector<SDOperand> &OutOps, SelectionDAG &DAG){ |
| 1478 | SDOperand Op0, Op1, Op2, Op3; |
| 1479 | switch (ConstraintCode) { |
| 1480 | case 'o': // offsetable ?? |
| 1481 | case 'v': // not offsetable ?? |
| 1482 | default: return true; |
| 1483 | case 'm': // memory |
Evan Cheng | 0d53826 | 2006-11-08 20:34:28 +0000 | [diff] [blame] | 1484 | if (!SelectAddr(Op, Op, Op0, Op1, Op2, Op3)) |
Chris Lattner | c0bad57 | 2006-06-08 18:03:49 +0000 | [diff] [blame] | 1485 | return true; |
| 1486 | break; |
| 1487 | } |
| 1488 | |
Evan Cheng | 0469990 | 2006-08-26 01:05:16 +0000 | [diff] [blame] | 1489 | OutOps.push_back(Op0); |
| 1490 | OutOps.push_back(Op1); |
| 1491 | OutOps.push_back(Op2); |
| 1492 | OutOps.push_back(Op3); |
| 1493 | AddToISelQueue(Op0); |
| 1494 | AddToISelQueue(Op1); |
| 1495 | AddToISelQueue(Op2); |
| 1496 | AddToISelQueue(Op3); |
Chris Lattner | c0bad57 | 2006-06-08 18:03:49 +0000 | [diff] [blame] | 1497 | return false; |
| 1498 | } |
| 1499 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 1500 | /// createX86ISelDag - This pass converts a legalized DAG into a |
| 1501 | /// X86-specific DAG, ready for instruction scheduling. |
| 1502 | /// |
Evan Cheng | e50794a | 2006-08-29 18:28:33 +0000 | [diff] [blame] | 1503 | FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM, bool Fast) { |
| 1504 | return new X86DAGToDAGISel(TM, Fast); |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 1505 | } |