blob: b02e5a3594654a5e628db76ced5e0d46af690873 [file] [log] [blame]
Chris Lattner522e9a02009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner8fea32f2009-09-12 20:34:57 +000015#include "X86MCInstLower.h"
Chris Lattner0dc32ea2009-09-20 07:41:30 +000016#include "X86AsmPrinter.h"
Chris Lattner67c6b6e2009-09-20 06:45:52 +000017#include "X86COFFMachineModuleInfo.h"
Chris Lattner017ec352010-02-08 22:33:55 +000018#include "X86MCAsmInfo.h"
Chris Lattnerdc62ea02009-09-16 06:25:03 +000019#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000020#include "llvm/MC/MCContext.h"
21#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
23#include "llvm/MC/MCStreamer.h"
Chris Lattnerc9747c02010-03-12 19:42:40 +000024#include "llvm/MC/MCSymbol.h"
Chris Lattner45111d12010-01-16 21:57:06 +000025#include "llvm/Target/Mangler.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000026#include "llvm/Support/FormattedStream.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000027#include "llvm/ADT/SmallString.h"
Dale Johannesenc4b94e02010-02-04 01:33:43 +000028#include "llvm/Type.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000029using namespace llvm;
30
Chris Lattner7648bd42010-07-20 22:23:57 +000031X86MCInstLower::X86MCInstLower(MCContext &ctx, Mangler *mang,
32 X86AsmPrinter &asmprinter)
33: Ctx(ctx), Mang(mang), AsmPrinter(asmprinter), MMI(AsmPrinter.MMI) {}
Chris Lattner8fea32f2009-09-12 20:34:57 +000034
Chris Lattnerdc62ea02009-09-16 06:25:03 +000035MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7648bd42010-07-20 22:23:57 +000036 return MMI->getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattnerdc62ea02009-09-16 06:25:03 +000037}
38
Chris Lattner8fea32f2009-09-12 20:34:57 +000039
40MCSymbol *X86MCInstLower::GetPICBaseSymbol() const {
Chris Lattner589c6f62010-01-26 06:28:43 +000041 const TargetLowering *TLI = AsmPrinter.TM.getTargetLowering();
42 return static_cast<const X86TargetLowering*>(TLI)->
43 getPICBaseSymbol(AsmPrinter.MF, Ctx);
Chris Lattner522e9a02009-09-02 17:35:12 +000044}
45
Chris Lattner34841102010-02-08 23:03:41 +000046/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
47/// operand to an MCSymbol.
Chris Lattner8fea32f2009-09-12 20:34:57 +000048MCSymbol *X86MCInstLower::
Chris Lattner34841102010-02-08 23:03:41 +000049GetSymbolFromOperand(const MachineOperand &MO) const {
50 assert((MO.isGlobal() || MO.isSymbol()) && "Isn't a symbol reference");
51
Chris Lattnera49ea862009-09-11 05:58:44 +000052 SmallString<128> Name;
Chris Lattnera49ea862009-09-11 05:58:44 +000053
Chris Lattnerc9747c02010-03-12 19:42:40 +000054 if (!MO.isGlobal()) {
55 assert(MO.isSymbol());
56 Name += AsmPrinter.MAI->getGlobalPrefix();
57 Name += MO.getSymbolName();
Chris Lattnerc9747c02010-03-12 19:42:40 +000058 } else {
59 const GlobalValue *GV = MO.getGlobal();
Chris Lattner34841102010-02-08 23:03:41 +000060 bool isImplicitlyPrivate = false;
61 if (MO.getTargetFlags() == X86II::MO_DARWIN_STUB ||
62 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY ||
63 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY_PIC_BASE ||
64 MO.getTargetFlags() == X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE)
65 isImplicitlyPrivate = true;
66
Chris Lattner34841102010-02-08 23:03:41 +000067 Mang->getNameWithPrefix(Name, GV, isImplicitlyPrivate);
Chris Lattner67c6b6e2009-09-20 06:45:52 +000068 }
Chris Lattner34841102010-02-08 23:03:41 +000069
70 // If the target flags on the operand changes the name of the symbol, do that
71 // before we return the symbol.
Chris Lattner522e9a02009-09-02 17:35:12 +000072 switch (MO.getTargetFlags()) {
Chris Lattner34841102010-02-08 23:03:41 +000073 default: break;
Chris Lattnera49ea862009-09-11 05:58:44 +000074 case X86II::MO_DLLIMPORT: {
Chris Lattner47548d32009-09-03 05:06:07 +000075 // Handle dllimport linkage.
Chris Lattnera49ea862009-09-11 05:58:44 +000076 const char *Prefix = "__imp_";
77 Name.insert(Name.begin(), Prefix, Prefix+strlen(Prefix));
Chris Lattner47548d32009-09-03 05:06:07 +000078 break;
Chris Lattnera49ea862009-09-11 05:58:44 +000079 }
Chris Lattner47548d32009-09-03 05:06:07 +000080 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner46091d72009-09-11 06:59:18 +000081 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +000082 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +000083 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Chris Lattnerdc62ea02009-09-16 06:25:03 +000084
Bill Wendlingcebae362010-03-10 22:34:10 +000085 MachineModuleInfoImpl::StubValueTy &StubSym =
86 getMachOMMI().getGVStubEntry(Sym);
87 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +000088 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +000089 StubSym =
90 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +000091 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +000092 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +000093 }
Chris Lattner46091d72009-09-11 06:59:18 +000094 return Sym;
Chris Lattner46091d72009-09-11 06:59:18 +000095 }
Chris Lattner9e6ffba2009-09-11 07:03:20 +000096 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +000097 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +000098 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +000099 MachineModuleInfoImpl::StubValueTy &StubSym =
100 getMachOMMI().getHiddenGVStubEntry(Sym);
101 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +0000102 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +0000103 StubSym =
104 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000105 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000106 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000107 }
108 return Sym;
109 }
110 case X86II::MO_DARWIN_STUB: {
111 Name += "$stub";
Chris Lattner9b97a732010-03-30 18:10:53 +0000112 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000113 MachineModuleInfoImpl::StubValueTy &StubSym =
114 getMachOMMI().getFnStubEntry(Sym);
115 if (StubSym.getPointer())
Chris Lattner34841102010-02-08 23:03:41 +0000116 return Sym;
117
118 if (MO.isGlobal()) {
Bill Wendlingcebae362010-03-10 22:34:10 +0000119 StubSym =
120 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000121 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000122 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000123 } else {
Chris Lattner46091d72009-09-11 06:59:18 +0000124 Name.erase(Name.end()-5, Name.end());
Bill Wendlingcebae362010-03-10 22:34:10 +0000125 StubSym =
126 MachineModuleInfoImpl::
Chris Lattner9b97a732010-03-30 18:10:53 +0000127 StubValueTy(Ctx.GetOrCreateSymbol(Name.str()), false);
Chris Lattner46091d72009-09-11 06:59:18 +0000128 }
Chris Lattner2a3c20b2009-09-11 06:36:33 +0000129 return Sym;
130 }
Chris Lattner88e97582009-09-09 00:10:14 +0000131 }
Chris Lattner34841102010-02-08 23:03:41 +0000132
Chris Lattner8fea32f2009-09-12 20:34:57 +0000133 return Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner522e9a02009-09-02 17:35:12 +0000134}
135
Chris Lattner8fea32f2009-09-12 20:34:57 +0000136MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
137 MCSymbol *Sym) const {
Chris Lattner975d7e02009-09-03 07:30:56 +0000138 // FIXME: We would like an efficient form for this, so we don't have to do a
139 // lot of extra uniquing.
Chris Lattner8fb2e232010-02-08 22:52:47 +0000140 const MCExpr *Expr = 0;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000141 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chris Lattner975d7e02009-09-03 07:30:56 +0000142
Chris Lattnere8c27802009-09-03 04:56:20 +0000143 switch (MO.getTargetFlags()) {
Chris Lattner47548d32009-09-03 05:06:07 +0000144 default: llvm_unreachable("Unknown target flag on GV operand");
145 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner47548d32009-09-03 05:06:07 +0000146 // These affect the name of the symbol, not any suffix.
147 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner47548d32009-09-03 05:06:07 +0000148 case X86II::MO_DLLIMPORT:
149 case X86II::MO_DARWIN_STUB:
Chris Lattner47548d32009-09-03 05:06:07 +0000150 break;
Chris Lattner8fb2e232010-02-08 22:52:47 +0000151
Eric Christopher30ef0e52010-06-03 04:07:48 +0000152 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
153 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner41af1cd2010-07-14 23:04:59 +0000154 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
155 // Subtract the pic base.
156 Expr = MCBinaryExpr::CreateSub(Expr,
157 MCSymbolRefExpr::Create(GetPICBaseSymbol(),
158 Ctx),
159 Ctx);
160 break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000161 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
162 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
163 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
164 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
165 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
166 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
167 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
168 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
169 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner47548d32009-09-03 05:06:07 +0000170 case X86II::MO_PIC_BASE_OFFSET:
171 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
172 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000173 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner47548d32009-09-03 05:06:07 +0000174 // Subtract the pic base.
Chris Lattner975d7e02009-09-03 07:30:56 +0000175 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattnere9434db2009-09-12 21:01:20 +0000176 MCSymbolRefExpr::Create(GetPICBaseSymbol(), Ctx),
Chris Lattner8fea32f2009-09-12 20:34:57 +0000177 Ctx);
Evan Cheng82865a12010-04-12 23:07:17 +0000178 if (MO.isJTI() && AsmPrinter.MAI->hasSetDirective()) {
179 // If .set directive is supported, use it to reduce the number of
180 // relocations the assembler will generate for differences between
181 // local labels. This is only safe when the symbols are in the same
182 // section so we are restricting it to jumptable references.
183 MCSymbol *Label = Ctx.CreateTempSymbol();
184 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
185 Expr = MCSymbolRefExpr::Create(Label, Ctx);
186 }
Chris Lattner47548d32009-09-03 05:06:07 +0000187 break;
Chris Lattner975d7e02009-09-03 07:30:56 +0000188 }
Chris Lattnere8c27802009-09-03 04:56:20 +0000189
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000190 if (Expr == 0)
191 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chris Lattner8fb2e232010-02-08 22:52:47 +0000192
Chris Lattner47ad2d62009-09-03 07:36:42 +0000193 if (!MO.isJTI() && MO.getOffset())
Chris Lattner8fea32f2009-09-12 20:34:57 +0000194 Expr = MCBinaryExpr::CreateAdd(Expr,
195 MCConstantExpr::Create(MO.getOffset(), Ctx),
196 Ctx);
Chris Lattner118c27c2009-09-03 04:44:53 +0000197 return MCOperand::CreateExpr(Expr);
198}
199
Chris Lattnercf1ed752009-09-11 04:28:13 +0000200
201
202static void lower_subreg32(MCInst *MI, unsigned OpNo) {
203 // Convert registers in the addr mode according to subreg32.
204 unsigned Reg = MI->getOperand(OpNo).getReg();
205 if (Reg != 0)
206 MI->getOperand(OpNo).setReg(getX86SubSuperRegister(Reg, MVT::i32));
207}
208
209static void lower_lea64_32mem(MCInst *MI, unsigned OpNo) {
210 // Convert registers in the addr mode according to subreg64.
211 for (unsigned i = 0; i != 4; ++i) {
212 if (!MI->getOperand(OpNo+i).isReg()) continue;
213
214 unsigned Reg = MI->getOperand(OpNo+i).getReg();
215 if (Reg == 0) continue;
216
217 MI->getOperand(OpNo+i).setReg(getX86SubSuperRegister(Reg, MVT::i64));
218 }
219}
220
Chris Lattnerff928972010-02-05 21:15:57 +0000221/// LowerSubReg32_Op0 - Things like MOVZX16rr8 -> MOVZX32rr8.
222static void LowerSubReg32_Op0(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000223 OutMI.setOpcode(NewOpc);
224 lower_subreg32(&OutMI, 0);
225}
Chris Lattnerff928972010-02-05 21:15:57 +0000226/// LowerUnaryToTwoAddr - R = setb -> R = sbb R, R
227static void LowerUnaryToTwoAddr(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000228 OutMI.setOpcode(NewOpc);
229 OutMI.addOperand(OutMI.getOperand(0));
230 OutMI.addOperand(OutMI.getOperand(0));
231}
Chris Lattnercf1ed752009-09-11 04:28:13 +0000232
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000233/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
234/// a short fixed-register form.
235static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
236 unsigned ImmOp = Inst.getNumOperands() - 1;
237 assert(Inst.getOperand(0).isReg() && Inst.getOperand(ImmOp).isImm() &&
238 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
239 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
240 Inst.getNumOperands() == 2) && "Unexpected instruction!");
241
242 // Check whether the destination register can be fixed.
243 unsigned Reg = Inst.getOperand(0).getReg();
244 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
245 return;
246
247 // If so, rewrite the instruction.
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000248 MCOperand Saved = Inst.getOperand(ImmOp);
249 Inst = MCInst();
250 Inst.setOpcode(Opcode);
251 Inst.addOperand(Saved);
252}
253
254/// \brief Simplify things like MOV32rm to MOV32o32a.
255static void SimplifyShortMoveForm(MCInst &Inst, unsigned Opcode) {
256 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
257 unsigned AddrBase = IsStore;
258 unsigned RegOp = IsStore ? 0 : 5;
259 unsigned AddrOp = AddrBase + 3;
260 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
261 Inst.getOperand(AddrBase + 0).isReg() && // base
262 Inst.getOperand(AddrBase + 1).isImm() && // scale
263 Inst.getOperand(AddrBase + 2).isReg() && // index register
264 (Inst.getOperand(AddrOp).isExpr() || // address
265 Inst.getOperand(AddrOp).isImm())&&
266 Inst.getOperand(AddrBase + 4).isReg() && // segment
267 "Unexpected instruction!");
268
269 // Check whether the destination register can be fixed.
270 unsigned Reg = Inst.getOperand(RegOp).getReg();
271 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
272 return;
273
274 // Check whether this is an absolute address.
Eric Christophere98ad832010-06-17 00:51:48 +0000275 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
276 // to do this here.
277 bool Absolute = true;
278 if (Inst.getOperand(AddrOp).isExpr()) {
279 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
280 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
281 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
282 Absolute = false;
283 }
284
285 if (Absolute &&
286 (Inst.getOperand(AddrBase + 0).getReg() != 0 ||
287 Inst.getOperand(AddrBase + 2).getReg() != 0 ||
288 Inst.getOperand(AddrBase + 4).getReg() != 0 ||
289 Inst.getOperand(AddrBase + 1).getImm() != 1))
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000290 return;
291
292 // If so, rewrite the instruction.
293 MCOperand Saved = Inst.getOperand(AddrOp);
294 Inst = MCInst();
295 Inst.setOpcode(Opcode);
296 Inst.addOperand(Saved);
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000297}
Chris Lattner8fea32f2009-09-12 20:34:57 +0000298
299void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
300 OutMI.setOpcode(MI->getOpcode());
301
302 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
303 const MachineOperand &MO = MI->getOperand(i);
304
305 MCOperand MCOp;
306 switch (MO.getType()) {
307 default:
308 MI->dump();
309 llvm_unreachable("unknown operand type");
310 case MachineOperand::MO_Register:
Chris Lattneraf0df672009-10-19 23:35:57 +0000311 // Ignore all implicit register operands.
312 if (MO.isImplicit()) continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000313 MCOp = MCOperand::CreateReg(MO.getReg());
314 break;
315 case MachineOperand::MO_Immediate:
316 MCOp = MCOperand::CreateImm(MO.getImm());
317 break;
318 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerd8d20502009-09-12 21:06:08 +0000319 MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create(
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000320 MO.getMBB()->getSymbol(), Ctx));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000321 break;
322 case MachineOperand::MO_GlobalAddress:
Chris Lattner34841102010-02-08 23:03:41 +0000323 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000324 break;
325 case MachineOperand::MO_ExternalSymbol:
Chris Lattner34841102010-02-08 23:03:41 +0000326 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000327 break;
328 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000329 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000330 break;
331 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000332 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000333 break;
Dan Gohmanf705adb2009-10-30 01:28:02 +0000334 case MachineOperand::MO_BlockAddress:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000335 MCOp = LowerSymbolOperand(MO,
336 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 break;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000338 }
339
340 OutMI.addOperand(MCOp);
341 }
342
343 // Handle a few special cases to eliminate operand modifiers.
344 switch (OutMI.getOpcode()) {
345 case X86::LEA64_32r: // Handle 'subreg rewriting' for the lea64_32mem operand.
346 lower_lea64_32mem(&OutMI, 1);
Chris Lattner599b5312010-07-08 23:46:44 +0000347 // FALL THROUGH.
348 case X86::LEA64r:
349 case X86::LEA16r:
350 case X86::LEA32r:
351 // LEA should have a segment register, but it must be empty.
352 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
353 "Unexpected # of LEA operands");
354 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
355 "LEA has segment specified!");
Chris Lattner8fea32f2009-09-12 20:34:57 +0000356 break;
Chris Lattnerff928972010-02-05 21:15:57 +0000357 case X86::MOVZX16rr8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr8); break;
358 case X86::MOVZX16rm8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm8); break;
359 case X86::MOVSX16rr8: LowerSubReg32_Op0(OutMI, X86::MOVSX32rr8); break;
360 case X86::MOVSX16rm8: LowerSubReg32_Op0(OutMI, X86::MOVSX32rm8); break;
361 case X86::MOVZX64rr32: LowerSubReg32_Op0(OutMI, X86::MOV32rr); break;
362 case X86::MOVZX64rm32: LowerSubReg32_Op0(OutMI, X86::MOV32rm); break;
363 case X86::MOV64ri64i32: LowerSubReg32_Op0(OutMI, X86::MOV32ri); break;
364 case X86::MOVZX64rr8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr8); break;
365 case X86::MOVZX64rm8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm8); break;
366 case X86::MOVZX64rr16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr16); break;
367 case X86::MOVZX64rm16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm16); break;
Chris Lattnerff928972010-02-05 21:15:57 +0000368 case X86::SETB_C8r: LowerUnaryToTwoAddr(OutMI, X86::SBB8rr); break;
369 case X86::SETB_C16r: LowerUnaryToTwoAddr(OutMI, X86::SBB16rr); break;
370 case X86::SETB_C32r: LowerUnaryToTwoAddr(OutMI, X86::SBB32rr); break;
371 case X86::SETB_C64r: LowerUnaryToTwoAddr(OutMI, X86::SBB64rr); break;
Chris Lattner35e0e842010-02-05 21:21:06 +0000372 case X86::MOV8r0: LowerUnaryToTwoAddr(OutMI, X86::XOR8rr); break;
373 case X86::MOV32r0: LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); break;
Chris Lattner28c1d292010-02-05 21:30:49 +0000374 case X86::MMX_V_SET0: LowerUnaryToTwoAddr(OutMI, X86::MMX_PXORrr); break;
375 case X86::MMX_V_SETALLONES:
376 LowerUnaryToTwoAddr(OutMI, X86::MMX_PCMPEQDrr); break;
377 case X86::FsFLD0SS: LowerUnaryToTwoAddr(OutMI, X86::PXORrr); break;
Chris Lattnerbe1778f2010-02-05 21:34:18 +0000378 case X86::FsFLD0SD: LowerUnaryToTwoAddr(OutMI, X86::PXORrr); break;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +0000379 case X86::V_SET0PS: LowerUnaryToTwoAddr(OutMI, X86::XORPSrr); break;
380 case X86::V_SET0PD: LowerUnaryToTwoAddr(OutMI, X86::XORPDrr); break;
381 case X86::V_SET0PI: LowerUnaryToTwoAddr(OutMI, X86::PXORrr); break;
Chris Lattner28c1d292010-02-05 21:30:49 +0000382 case X86::V_SETALLONES: LowerUnaryToTwoAddr(OutMI, X86::PCMPEQDrr); break;
383
Chris Lattner35e0e842010-02-05 21:21:06 +0000384 case X86::MOV16r0:
385 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV16r0 -> MOV32r0
386 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
387 break;
388 case X86::MOV64r0:
389 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV64r0 -> MOV32r0
390 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
391 break;
Daniel Dunbar9248b322010-05-19 04:31:36 +0000392
Chris Lattnerc5f56262010-07-09 00:49:41 +0000393 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have
Daniel Dunbar7d4bd202010-05-19 08:07:12 +0000394 // register inputs modeled as normal uses instead of implicit uses. As such,
395 // truncate off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbar7d4bd202010-05-19 08:07:12 +0000396 case X86::TAILJMPr64:
Daniel Dunbar9248b322010-05-19 04:31:36 +0000397 case X86::CALL64r:
Chris Lattner6db03632010-05-18 21:40:18 +0000398 case X86::CALL64pcrel32: {
Daniel Dunbar9248b322010-05-19 04:31:36 +0000399 unsigned Opcode = OutMI.getOpcode();
Chris Lattner6db03632010-05-18 21:40:18 +0000400 MCOperand Saved = OutMI.getOperand(0);
401 OutMI = MCInst();
Daniel Dunbar9248b322010-05-19 04:31:36 +0000402 OutMI.setOpcode(Opcode);
Chris Lattner6db03632010-05-18 21:40:18 +0000403 OutMI.addOperand(Saved);
404 break;
405 }
Daniel Dunbar9248b322010-05-19 04:31:36 +0000406
Daniel Dunbar52322e72010-05-19 15:26:43 +0000407 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattnerc5f56262010-07-09 00:49:41 +0000408 case X86::TAILJMPr:
Daniel Dunbar52322e72010-05-19 15:26:43 +0000409 case X86::TAILJMPd:
410 case X86::TAILJMPd64: {
Chris Lattnerc5f56262010-07-09 00:49:41 +0000411 unsigned Opcode;
412 switch (OutMI.getOpcode()) {
413 default: assert(0 && "Invalid opcode");
414 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
415 case X86::TAILJMPd:
416 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
417 }
418
Daniel Dunbar52322e72010-05-19 15:26:43 +0000419 MCOperand Saved = OutMI.getOperand(0);
420 OutMI = MCInst();
Chris Lattnerc5f56262010-07-09 00:49:41 +0000421 OutMI.setOpcode(Opcode);
Daniel Dunbar52322e72010-05-19 15:26:43 +0000422 OutMI.addOperand(Saved);
423 break;
424 }
425
Chris Lattner166604e2010-03-14 17:04:18 +0000426 // The assembler backend wants to see branches in their small form and relax
427 // them to their large form. The JIT can only handle the large form because
Chris Lattnerc441e972010-03-14 17:10:52 +0000428 // it does not do relaxation. For now, translate the large form to the
Chris Lattner166604e2010-03-14 17:04:18 +0000429 // small one here.
430 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
431 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
432 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
433 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
434 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
435 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
436 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
437 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
438 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
439 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
440 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
441 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
442 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
443 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
444 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
445 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
446 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000447
448 // We don't currently select the correct instruction form for instructions
449 // which have a short %eax, etc. form. Handle this by custom lowering, for
450 // now.
451 //
452 // Note, we are currently not handling the following instructions:
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000453 // MOV64ao8, MOV64o8a
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000454 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000455 case X86::MOV8mr_NOREX:
456 case X86::MOV8mr: SimplifyShortMoveForm(OutMI, X86::MOV8ao8); break;
457 case X86::MOV8rm_NOREX:
458 case X86::MOV8rm: SimplifyShortMoveForm(OutMI, X86::MOV8o8a); break;
459 case X86::MOV16mr: SimplifyShortMoveForm(OutMI, X86::MOV16ao16); break;
460 case X86::MOV16rm: SimplifyShortMoveForm(OutMI, X86::MOV16o16a); break;
461 case X86::MOV32mr: SimplifyShortMoveForm(OutMI, X86::MOV32ao32); break;
462 case X86::MOV32rm: SimplifyShortMoveForm(OutMI, X86::MOV32o32a); break;
463 case X86::MOV64mr: SimplifyShortMoveForm(OutMI, X86::MOV64ao64); break;
464 case X86::MOV64rm: SimplifyShortMoveForm(OutMI, X86::MOV64o64a); break;
465
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000466 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
467 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
468 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
469 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
470 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
471 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
472 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
473 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
474 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
475 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
476 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
477 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
478 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
479 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
480 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
481 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
482 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
483 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
484 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
485 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
486 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
487 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
488 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
489 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
490 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
491 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
492 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
493 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
494 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
495 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
496 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
497 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
498 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
499 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
500 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
501 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000502 }
503}
504
Devang Patel28ff35d2010-04-28 01:39:28 +0000505
Chris Lattner14c38ec2010-01-28 01:02:27 +0000506void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner3310a962009-10-19 21:59:25 +0000507 X86MCInstLower MCInstLowering(OutContext, Mang, *this);
Chris Lattner522e9a02009-09-02 17:35:12 +0000508 switch (MI->getOpcode()) {
Dale Johannesen49d915b2010-04-06 22:45:26 +0000509 case TargetOpcode::DBG_VALUE:
510 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
511 std::string TmpStr;
512 raw_string_ostream OS(TmpStr);
513 PrintDebugValueComment(MI, OS);
514 OutStreamer.EmitRawText(StringRef(OS.str()));
515 }
516 return;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000517
Chris Lattnerc5f56262010-07-09 00:49:41 +0000518 case X86::TAILJMPr:
519 case X86::TAILJMPd:
520 case X86::TAILJMPd64:
521 // Lower these as normal, but add some comments.
522 OutStreamer.AddComment("TAILCALL");
523 break;
524
Chris Lattner522e9a02009-09-02 17:35:12 +0000525 case X86::MOVPC32r: {
Chris Lattner8fea32f2009-09-12 20:34:57 +0000526 MCInst TmpInst;
Chris Lattner522e9a02009-09-02 17:35:12 +0000527 // This is a pseudo op for a two instruction sequence with a label, which
528 // looks like:
529 // call "L1$pb"
530 // "L1$pb":
531 // popl %esi
532
533 // Emit the call.
Chris Lattner8fea32f2009-09-12 20:34:57 +0000534 MCSymbol *PICBase = MCInstLowering.GetPICBaseSymbol();
Chris Lattner522e9a02009-09-02 17:35:12 +0000535 TmpInst.setOpcode(X86::CALLpcrel32);
536 // FIXME: We would like an efficient form for this, so we don't have to do a
537 // lot of extra uniquing.
538 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(PICBase,
539 OutContext)));
Chris Lattnerc760be92010-02-03 01:13:25 +0000540 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000541
542 // Emit the label.
543 OutStreamer.EmitLabel(PICBase);
544
545 // popl $reg
546 TmpInst.setOpcode(X86::POP32r);
547 TmpInst.getOperand(0) = MCOperand::CreateReg(MI->getOperand(0).getReg());
Chris Lattnerc760be92010-02-03 01:13:25 +0000548 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000549 return;
Chris Lattnere9434db2009-09-12 21:01:20 +0000550 }
551
552 case X86::ADD32ri: {
553 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
554 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
555 break;
556
557 // Okay, we have something like:
558 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
559
560 // For this, we want to print something like:
561 // MYGLOBAL + (. - PICBASE)
562 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerb0f129a2010-03-12 18:47:50 +0000563 // to it.
Chris Lattner77e76942010-03-17 05:41:18 +0000564 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattnere9434db2009-09-12 21:01:20 +0000565 OutStreamer.EmitLabel(DotSym);
566
567 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattner34841102010-02-08 23:03:41 +0000568 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chris Lattnere9434db2009-09-12 21:01:20 +0000569
570 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
571 const MCExpr *PICBase =
572 MCSymbolRefExpr::Create(MCInstLowering.GetPICBaseSymbol(), OutContext);
573 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
574
575 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
576 DotExpr, OutContext);
577
578 MCInst TmpInst;
579 TmpInst.setOpcode(X86::ADD32ri);
580 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
581 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
582 TmpInst.addOperand(MCOperand::CreateExpr(DotExpr));
Chris Lattnerc760be92010-02-03 01:13:25 +0000583 OutStreamer.EmitInstruction(TmpInst);
Chris Lattnere9434db2009-09-12 21:01:20 +0000584 return;
585 }
Chris Lattner522e9a02009-09-02 17:35:12 +0000586 }
587
Chris Lattner8fea32f2009-09-12 20:34:57 +0000588 MCInst TmpInst;
589 MCInstLowering.Lower(MI, TmpInst);
Chris Lattnerc760be92010-02-03 01:13:25 +0000590 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000591}
Chris Lattnercae05cb2009-09-13 19:30:11 +0000592