blob: 59d7afc7de2cec3dc3b4220c3df36d20a2696213 [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
22// 64-bits but only 8 bits are significant.
23def i64i8imm : Operand<i64>;
24
25def lea64mem : Operand<i64> {
26 let PrintMethod = "printi64mem";
27 let MIOperandInfo = (ops GR64, i8imm, GR64, i32imm);
28}
29
30def lea64_32mem : Operand<i32> {
31 let PrintMethod = "printlea64_32mem";
32 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
33}
34
35//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000036// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037//
38def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
39 [add, mul, shl, or, frameindex, X86Wrapper],
40 []>;
41
42//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000043// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044//
45
46def i64immSExt32 : PatLeaf<(i64 imm), [{
47 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
48 // sign extended field.
49 return (int64_t)N->getValue() == (int32_t)N->getValue();
50}]>;
51
52def i64immZExt32 : PatLeaf<(i64 imm), [{
53 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
54 // unsignedsign extended field.
55 return (uint64_t)N->getValue() == (uint32_t)N->getValue();
56}]>;
57
58def i64immSExt8 : PatLeaf<(i64 imm), [{
59 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
60 // sign extended field.
61 return (int64_t)N->getValue() == (int8_t)N->getValue();
62}]>;
63
Chris Lattner20be7d72008-02-27 05:47:54 +000064def i64immFFFFFFFF : PatLeaf<(i64 imm), [{
65 // i64immFFFFFFFF - True if this is a specific constant we can't write in
66 // tblgen files.
67 return N->getValue() == 0x00000000FFFFFFFFULL;
68}]>;
69
70
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
72def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
73def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
74
75def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
76def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
77def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
78def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
79
80def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
81def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
82def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
83def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
84
85//===----------------------------------------------------------------------===//
86// Instruction list...
87//
88
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089//===----------------------------------------------------------------------===//
90// Call Instructions...
91//
Evan Cheng37e7c752007-07-21 00:34:19 +000092let isCall = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 // All calls clobber the non-callee saved registers...
94 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng931a8f42008-01-29 19:34:22 +000095 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
97 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Evan Cheng6e8b8bd2007-09-27 19:01:55 +000098 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +000099 def CALL64pcrel32 : I<0xE8, RawFrm, (outs), (ins i64imm:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000100 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000101 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000102 "call\t{*}$dst", [(X86call GR64:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000103 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000104 "call\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 }
106
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000107
108
109let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
110def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset),
111 "#TC_RETURN $dst $offset",
112 []>;
113
114let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
115def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset),
116 "#TC_RETURN $dst $offset",
117 []>;
118
119
120let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
121 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst # TAILCALL",
122 []>;
123
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000125let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000126 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000128 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 [(brind (loadi64 addr:$dst))]>;
130}
131
132//===----------------------------------------------------------------------===//
133// Miscellaneous Instructions...
134//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000135let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000137 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000138let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
139let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000141 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000142let mayStore = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000144 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
145}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000147let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000148def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000149let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000150def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000151
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000153 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000154 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
156
Evan Chengb783fa32007-07-19 01:14:50 +0000157def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000158 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 [(set GR64:$dst, lea64addr:$src)]>;
160
161let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000162def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000163 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165
Evan Cheng48679f42007-12-14 02:13:44 +0000166// Bit scan instructions.
167let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000168def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000169 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000170 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000171def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000172 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000173 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
174 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000175
Evan Cheng4e33de92007-12-14 18:49:43 +0000176def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000177 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000178 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000179def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000180 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000181 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
182 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000183} // Defs = [EFLAGS]
184
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000186let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000187def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000188 [(X86rep_movs i64)]>, REP;
189let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000190def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000191 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192
193//===----------------------------------------------------------------------===//
194// Move Instructions...
195//
196
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000197let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000198def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000199 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200
Chris Lattner17dab4a2008-01-10 05:45:39 +0000201let isReMaterializable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000202def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000203 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000205def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000206 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000208}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209
Chris Lattner1a1932c2008-01-06 23:38:27 +0000210let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000211def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000212 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000213 [(set GR64:$dst, (load addr:$src))]>;
214
Evan Chengb783fa32007-07-19 01:14:50 +0000215def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000216 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000218def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000219 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 [(store i64immSExt32:$src, addr:$dst)]>;
221
222// Sign/Zero extenders
223
Evan Chengb783fa32007-07-19 01:14:50 +0000224def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000225 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000227def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000228 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000230def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000231 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000233def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000234 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000236def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000237 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000239def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000240 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
242
Evan Chengb783fa32007-07-19 01:14:50 +0000243def MOVZX64rr8 : RI<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000244 "movz{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245 [(set GR64:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000246def MOVZX64rm8 : RI<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000247 "movz{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000249def MOVZX64rr16: RI<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000250 "movz{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251 [(set GR64:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000252def MOVZX64rm16: RI<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000253 "movz{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
255
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000256let neverHasSideEffects = 1 in {
257 let Defs = [RAX], Uses = [EAX] in
258 def CDQE : RI<0x98, RawFrm, (outs), (ins),
259 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000261 let Defs = [RAX,RDX], Uses = [RAX] in
262 def CQO : RI<0x99, RawFrm, (outs), (ins),
263 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
264}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265
266//===----------------------------------------------------------------------===//
267// Arithmetic Instructions...
268//
269
Evan Cheng55687072007-09-14 21:48:26 +0000270let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271let isTwoAddress = 1 in {
272let isConvertibleToThreeAddress = 1 in {
273let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000274def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000275 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 [(set GR64:$dst, (add GR64:$src1, GR64:$src2))]>;
277
Evan Chengb783fa32007-07-19 01:14:50 +0000278def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000279 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000281def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000282 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2))]>;
284} // isConvertibleToThreeAddress
285
Evan Chengb783fa32007-07-19 01:14:50 +0000286def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000287 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2)))]>;
289} // isTwoAddress
290
Evan Chengb783fa32007-07-19 01:14:50 +0000291def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000292 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 [(store (add (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000294def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000295 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000297def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000298 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
300
Evan Cheng259471d2007-10-05 17:59:57 +0000301let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302let isTwoAddress = 1 in {
303let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000304def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000305 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
307
Evan Chengb783fa32007-07-19 01:14:50 +0000308def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000309 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
311
Evan Chengb783fa32007-07-19 01:14:50 +0000312def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000313 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000315def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000316 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
318} // isTwoAddress
319
Evan Chengb783fa32007-07-19 01:14:50 +0000320def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000321 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000323def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000324 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000326def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000327 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000329} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330
331let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000332def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000333 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2))]>;
335
Evan Chengb783fa32007-07-19 01:14:50 +0000336def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000337 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2)))]>;
339
Evan Chengb783fa32007-07-19 01:14:50 +0000340def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000341 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000343def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000344 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2))]>;
346} // isTwoAddress
347
Evan Chengb783fa32007-07-19 01:14:50 +0000348def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000349 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000351def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000352 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 [(store (sub (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000354def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000355 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 [(store (sub (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
357
Evan Cheng259471d2007-10-05 17:59:57 +0000358let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000360def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000361 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
363
Evan Chengb783fa32007-07-19 01:14:50 +0000364def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000365 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
367
Evan Chengb783fa32007-07-19 01:14:50 +0000368def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000369 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000371def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000372 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
374} // isTwoAddress
375
Evan Chengb783fa32007-07-19 01:14:50 +0000376def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000377 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000379def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000380 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000382def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000383 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000385} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000386} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387
388// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000389let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000390def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000391 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000392let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000393def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000394 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395
396// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000397def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000398 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000399let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000400def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000401 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
402}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403
Evan Cheng55687072007-09-14 21:48:26 +0000404let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000405let isTwoAddress = 1 in {
406let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000407def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000408 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2))]>, TB;
410
Evan Chengb783fa32007-07-19 01:14:50 +0000411def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000412 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2)))]>, TB;
414} // isTwoAddress
415
416// Suprisingly enough, these are not two address instructions!
417def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000418 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000419 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2))]>;
421def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000422 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000423 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2))]>;
425def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000426 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000427 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt32:$src2))]>;
429def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000430 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000431 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt8:$src2))]>;
Evan Cheng55687072007-09-14 21:48:26 +0000433} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434
435// Unsigned division / remainder
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000436let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000437let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000438def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000439 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000441def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000442 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000443let mayLoad = 1 in {
444def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
445 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000446def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000447 "idiv{q}\t$src", []>;
448}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000449}
450}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451
452// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000453let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000455def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 [(set GR64:$dst, (ineg GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000457def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 [(store (ineg (loadi64 addr:$dst)), addr:$dst)]>;
459
460let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000461def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 [(set GR64:$dst, (add GR64:$src, 1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000463def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464 [(store (add (loadi64 addr:$dst), 1), addr:$dst)]>;
465
466let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000467def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 [(set GR64:$dst, (add GR64:$src, -1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000469def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 [(store (add (loadi64 addr:$dst), -1), addr:$dst)]>;
471
472// In 64-bit mode, single byte INC and DEC cannot be encoded.
473let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
474// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000475def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 [(set GR16:$dst, (add GR16:$src, 1))]>,
477 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000478def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 [(set GR32:$dst, (add GR32:$src, 1))]>,
480 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000481def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482 [(set GR16:$dst, (add GR16:$src, -1))]>,
483 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000484def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 [(set GR32:$dst, (add GR32:$src, -1))]>,
486 Requires<[In64BitMode]>;
487} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000488
489// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
490// how to unfold them.
491let isTwoAddress = 0, CodeSize = 2 in {
492 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
493 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
494 OpSize, Requires<[In64BitMode]>;
495 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
496 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
497 Requires<[In64BitMode]>;
498 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
499 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
500 OpSize, Requires<[In64BitMode]>;
501 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
502 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
503 Requires<[In64BitMode]>;
504}
Evan Cheng55687072007-09-14 21:48:26 +0000505} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506
507
Evan Cheng55687072007-09-14 21:48:26 +0000508let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509// Shift instructions
510let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000511let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000512def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000513 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000514 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000515let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000516def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000517 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +0000519// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
520// cheaper.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521} // isTwoAddress
522
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000523let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000524def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000525 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000526 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000527def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000528 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000530def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000531 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
533
534let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000535let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000536def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000537 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000538 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000539def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000540 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000542def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000543 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
545} // isTwoAddress
546
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000547let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000548def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000549 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000550 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000551def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000552 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000554def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000555 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000556 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
557
558let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000559let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000560def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000561 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000562 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000563def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000564 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000566def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000567 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
569} // isTwoAddress
570
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000571let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000572def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000573 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000574 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000575def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000576 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000578def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000579 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
581
582// Rotate instructions
583let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000584let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000585def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000586 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000587 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000588def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000589 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000591def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000592 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
594} // isTwoAddress
595
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000596let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000597def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000598 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000599 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000600def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000601 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000603def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000604 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
606
607let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000608let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000609def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000610 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000611 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000612def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000613 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000615def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000616 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
618} // isTwoAddress
619
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000620let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000621def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000622 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000623 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000624def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000625 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000627def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000628 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
630
631// Double shift instructions (generalizations of rotate)
632let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000633let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000634def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000635 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
636 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000637def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000638 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
639 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000640}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641
642let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
643def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000644 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000645 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
646 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
647 (i8 imm:$src3)))]>,
648 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000650 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000651 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
652 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
653 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 TB;
655} // isCommutable
656} // isTwoAddress
657
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000658let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000659def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000660 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
661 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
662 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000663def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000664 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
665 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
666 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000667}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000669 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000670 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
671 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
672 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673 TB;
674def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000675 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000676 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
677 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
678 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000680} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681
682//===----------------------------------------------------------------------===//
683// Logical Instructions...
684//
685
686let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000687def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000689def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
691
Evan Cheng55687072007-09-14 21:48:26 +0000692let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693let isTwoAddress = 1 in {
694let isCommutable = 1 in
695def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000696 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000697 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 [(set GR64:$dst, (and GR64:$src1, GR64:$src2))]>;
699def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000700 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000701 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2)))]>;
703def AND64ri32 : RIi32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000704 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000705 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000706 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2))]>;
707def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000708 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000709 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2))]>;
711} // isTwoAddress
712
713def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000714 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000715 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 [(store (and (load addr:$dst), GR64:$src), addr:$dst)]>;
717def AND64mi32 : RIi32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000718 (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000719 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
721def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000722 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000723 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
725
726let isTwoAddress = 1 in {
727let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000728def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000729 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730 [(set GR64:$dst, (or GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000731def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000732 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000734def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000735 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000737def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000738 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2))]>;
740} // isTwoAddress
741
Evan Chengb783fa32007-07-19 01:14:50 +0000742def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000743 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 [(store (or (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000745def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000746 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000748def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000749 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
751
752let isTwoAddress = 1 in {
753let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000754def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000755 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000757def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000758 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2)))]>;
760def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +0000761 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000762 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000764def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000765 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000766 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2))]>;
767} // isTwoAddress
768
Evan Chengb783fa32007-07-19 01:14:50 +0000769def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000770 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771 [(store (xor (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000772def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000773 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000775def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000776 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000778} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779
780//===----------------------------------------------------------------------===//
781// Comparison Instructions...
782//
783
784// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +0000785let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000787def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000788 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000789 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
790 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000791def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000792 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000793 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
794 (implicit EFLAGS)]>;
795def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
796 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000797 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000798 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
799 (implicit EFLAGS)]>;
800def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
801 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000803 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
804 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000805
Evan Chengb783fa32007-07-19 01:14:50 +0000806def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000807 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000808 [(X86cmp GR64:$src1, GR64:$src2),
809 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000810def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000811 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000812 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
813 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000814def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000815 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000816 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
817 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000818def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000819 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000820 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000821 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000822def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000823 (ins i64mem:$src1, i64i32imm:$src2),
824 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000825 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000826 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000827def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000828 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000829 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000830 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000831def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000832 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000833 [(X86cmp GR64:$src1, i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000834 (implicit EFLAGS)]>;
835} // Defs = [EFLAGS]
836
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000838let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +0000839let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000841 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000844 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000846 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000847 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000849 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000851 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000852 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000854 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000856 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000857 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000859 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000861 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000862 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000864 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000866 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000867 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000869 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000871 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000872 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000873 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000874 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000876 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000877 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000879 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000881 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000882 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000884 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000886 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000887 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000889 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000891 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000892 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000894 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000896 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000897 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000899 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000900def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000901 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000902 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000904 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000906 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000907 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000909 X86_COND_NP, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +0000910} // isCommutable = 1
911
912def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
913 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
914 "cmovb\t{$src2, $dst|$dst, $src2}",
915 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
916 X86_COND_B, EFLAGS))]>, TB;
917def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
918 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
919 "cmovae\t{$src2, $dst|$dst, $src2}",
920 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
921 X86_COND_AE, EFLAGS))]>, TB;
922def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
923 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
924 "cmove\t{$src2, $dst|$dst, $src2}",
925 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
926 X86_COND_E, EFLAGS))]>, TB;
927def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
928 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
929 "cmovne\t{$src2, $dst|$dst, $src2}",
930 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
931 X86_COND_NE, EFLAGS))]>, TB;
932def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
933 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
934 "cmovbe\t{$src2, $dst|$dst, $src2}",
935 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
936 X86_COND_BE, EFLAGS))]>, TB;
937def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
938 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
939 "cmova\t{$src2, $dst|$dst, $src2}",
940 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
941 X86_COND_A, EFLAGS))]>, TB;
942def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
943 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
944 "cmovl\t{$src2, $dst|$dst, $src2}",
945 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
946 X86_COND_L, EFLAGS))]>, TB;
947def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
948 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
949 "cmovge\t{$src2, $dst|$dst, $src2}",
950 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
951 X86_COND_GE, EFLAGS))]>, TB;
952def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
953 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
954 "cmovle\t{$src2, $dst|$dst, $src2}",
955 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
956 X86_COND_LE, EFLAGS))]>, TB;
957def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
958 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
959 "cmovg\t{$src2, $dst|$dst, $src2}",
960 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
961 X86_COND_G, EFLAGS))]>, TB;
962def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
963 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
964 "cmovs\t{$src2, $dst|$dst, $src2}",
965 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
966 X86_COND_S, EFLAGS))]>, TB;
967def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
968 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
969 "cmovns\t{$src2, $dst|$dst, $src2}",
970 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
971 X86_COND_NS, EFLAGS))]>, TB;
972def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
973 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
974 "cmovp\t{$src2, $dst|$dst, $src2}",
975 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
976 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +0000978 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000979 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000981 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982} // isTwoAddress
983
984//===----------------------------------------------------------------------===//
985// Conversion Instructions...
986//
987
988// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +0000989def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000990 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +0000991 [(set GR64:$dst,
992 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000993def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000994 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +0000995 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
996 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000997def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000998 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001000def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001001 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001003def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001004 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001005 [(set GR64:$dst,
1006 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001007def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001008 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001009 [(set GR64:$dst,
1010 (int_x86_sse2_cvttsd2si64
1011 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012
1013// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001014def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001015 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001017def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001020
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021let isTwoAddress = 1 in {
1022def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001023 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001024 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001025 [(set VR128:$dst,
1026 (int_x86_sse2_cvtsi642sd VR128:$src1,
1027 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001029 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001030 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001031 [(set VR128:$dst,
1032 (int_x86_sse2_cvtsi642sd VR128:$src1,
1033 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034} // isTwoAddress
1035
1036// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001037def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001038 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001040def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001041 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001043
1044let isTwoAddress = 1 in {
1045 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1046 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1047 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1048 [(set VR128:$dst,
1049 (int_x86_sse_cvtsi642ss VR128:$src1,
1050 GR64:$src2))]>;
1051 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1052 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1053 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1054 [(set VR128:$dst,
1055 (int_x86_sse_cvtsi642ss VR128:$src1,
1056 (loadi64 addr:$src2)))]>;
1057}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058
1059// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001060def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001061 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001062 [(set GR64:$dst,
1063 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001064def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001065 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001066 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1067 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001068def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001069 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001071def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001074def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001075 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001076 [(set GR64:$dst,
1077 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001078def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001079 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001080 [(set GR64:$dst,
1081 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1082
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083//===----------------------------------------------------------------------===//
1084// Alias Instructions
1085//===----------------------------------------------------------------------===//
1086
Dan Gohman027cd112007-09-17 14:55:08 +00001087// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1088// equivalent due to implicit zero-extending, and it sometimes has a smaller
1089// encoding.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
1091// FIXME: AddedComplexity gives MOV64r0 a higher priority than MOV64ri32. Remove
1092// when we have a better way to specify isel priority.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001093let Defs = [EFLAGS], AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001094def MOV64r0 : RI<0x31, MRMInitReg, (outs GR64:$dst), (ins),
Dan Gohman027cd112007-09-17 14:55:08 +00001095 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 [(set GR64:$dst, 0)]>;
1097
1098// Materialize i64 constant where top 32-bits are zero.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001099let AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001100def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001101 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 [(set GR64:$dst, i64immZExt32:$src)]>;
1103
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001104
1105//===----------------------------------------------------------------------===//
1106// Atomic Instructions
1107//===----------------------------------------------------------------------===//
1108
1109//FIXME: Please check the format Pseudo is certainly wrong, but the opcode and
1110// prefixes should be correct
1111
1112let Defs = [RAX, EFLAGS], Uses = [RAX] in {
1113def CMPXCHG64 : RI<0xB1, Pseudo, (outs), (ins i64mem:$ptr, GR64:$swap),
1114 "cmpxchgq $swap,$ptr", []>, TB;
1115def LCMPXCHG64 : RI<0xB1, Pseudo, (outs), (ins i64mem:$ptr, GR64:$swap),
1116 "lock cmpxchgq $swap,$ptr",
1117 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1118}
1119
1120let Constraints = "$val = $dst", Defs = [EFLAGS] in {
1121def LXADD64 : RI<0xC1, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
1122 "lock xadd $val, $ptr",
1123 [(set GR64:$dst, (atomic_las_64 addr:$ptr, GR64:$val))]>,
1124 TB, LOCK;
1125def XADD64 : RI<0xC1, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
1126 "xadd $val, $ptr", []>, TB;
1127def LXCHG64 : RI<0x87, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
1128 "lock xchg $val, $ptr",
1129 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>, LOCK;
1130def XCHG64 : RI<0x87, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
1131 "xchg $val, $ptr", []>;
1132}
1133
1134
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135//===----------------------------------------------------------------------===//
1136// Non-Instruction Patterns
1137//===----------------------------------------------------------------------===//
1138
1139// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
1140def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1141 (MOV64ri tconstpool :$dst)>, Requires<[NotSmallCode]>;
1142def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1143 (MOV64ri tjumptable :$dst)>, Requires<[NotSmallCode]>;
1144def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1145 (MOV64ri tglobaladdr :$dst)>, Requires<[NotSmallCode]>;
1146def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1147 (MOV64ri texternalsym:$dst)>, Requires<[NotSmallCode]>;
1148
1149def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1150 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001151 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1153 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001154 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1156 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001157 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1159 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001160 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161
1162// Calls
1163// Direct PC relative function call for small code model. 32-bit displacement
1164// sign extended to 64-bit.
1165def : Pat<(X86call (i64 tglobaladdr:$dst)),
1166 (CALL64pcrel32 tglobaladdr:$dst)>;
1167def : Pat<(X86call (i64 texternalsym:$dst)),
1168 (CALL64pcrel32 texternalsym:$dst)>;
1169
1170def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1171 (CALL64pcrel32 tglobaladdr:$dst)>;
1172def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1173 (CALL64pcrel32 texternalsym:$dst)>;
1174
1175def : Pat<(X86tailcall GR64:$dst),
1176 (CALL64r GR64:$dst)>;
1177
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001178
1179// tailcall stuff
1180def : Pat<(X86tailcall GR32:$dst),
1181 (TAILCALL)>;
1182def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1183 (TAILCALL)>;
1184def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1185 (TAILCALL)>;
1186
1187def : Pat<(X86tcret GR64:$dst, imm:$off),
1188 (TCRETURNri64 GR64:$dst, imm:$off)>;
1189
1190def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1191 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1192
1193def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1194 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1195
Dan Gohmanec596042007-09-17 14:35:24 +00001196// Comparisons.
1197
1198// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001199def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001200 (TEST64rr GR64:$src1, GR64:$src1)>;
1201
Christopher Lambb371e032008-03-13 05:47:01 +00001202
1203
1204// Zero-extension
Christopher Lamb76d72da2008-03-16 03:12:01 +00001205def : Pat<(i64 (zext GR32:$src)),
1206 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001207
Duncan Sands082524c2008-01-23 20:39:46 +00001208// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1210
Christopher Lamb76d72da2008-03-16 03:12:01 +00001211def : Pat<(zextloadi64i32 addr:$src),
1212 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src), x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001213
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214// extload
1215def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1216def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1217def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001218def : Pat<(extloadi64i32 addr:$src),
1219 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (MOV32rm addr:$src),
1220 x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221
1222// anyext -> zext
1223def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1224def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16:$src)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001225def : Pat<(i64 (anyext GR32:$src)),
1226 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001227
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228def : Pat<(i64 (anyext (loadi8 addr:$src))), (MOVZX64rm8 addr:$src)>;
1229def : Pat<(i64 (anyext (loadi16 addr:$src))), (MOVZX64rm16 addr:$src)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001230def : Pat<(i64 (anyext (loadi32 addr:$src))),
1231 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (MOV32rm addr:$src),
1232 x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233
1234//===----------------------------------------------------------------------===//
1235// Some peepholes
1236//===----------------------------------------------------------------------===//
1237
Christopher Lambb371e032008-03-13 05:47:01 +00001238// r & (2^32-1) ==> mov32 + implicit zext
1239def : Pat<(and GR64:$src, i64immFFFFFFFF),
Christopher Lamb76d72da2008-03-16 03:12:01 +00001240 (SUBREG_TO_REG (i64 0),
1241 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)),
Christopher Lambb371e032008-03-13 05:47:01 +00001242 x86_subreg_32bit)>;
1243
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244// (shl x, 1) ==> (add x, x)
1245def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1246
1247// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1248def : Pat<(or (srl GR64:$src1, CL:$amt),
1249 (shl GR64:$src2, (sub 64, CL:$amt))),
1250 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1251
1252def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1253 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1254 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1255
1256// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1257def : Pat<(or (shl GR64:$src1, CL:$amt),
1258 (srl GR64:$src2, (sub 64, CL:$amt))),
1259 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1260
1261def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1262 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1263 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1264
1265// X86 specific add which produces a flag.
1266def : Pat<(addc GR64:$src1, GR64:$src2),
1267 (ADD64rr GR64:$src1, GR64:$src2)>;
1268def : Pat<(addc GR64:$src1, (load addr:$src2)),
1269 (ADD64rm GR64:$src1, addr:$src2)>;
1270def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1271 (ADD64ri32 GR64:$src1, imm:$src2)>;
1272def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1273 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1274
1275def : Pat<(subc GR64:$src1, GR64:$src2),
1276 (SUB64rr GR64:$src1, GR64:$src2)>;
1277def : Pat<(subc GR64:$src1, (load addr:$src2)),
1278 (SUB64rm GR64:$src1, addr:$src2)>;
1279def : Pat<(subc GR64:$src1, imm:$src2),
1280 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1281def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1282 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1283
1284
1285//===----------------------------------------------------------------------===//
1286// X86-64 SSE Instructions
1287//===----------------------------------------------------------------------===//
1288
1289// Move instructions...
1290
Evan Chengb783fa32007-07-19 01:14:50 +00001291def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001292 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293 [(set VR128:$dst,
1294 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001295def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001296 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
1298 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299
Evan Chengb783fa32007-07-19 01:14:50 +00001300def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001301 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001303def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001304 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
1306
Evan Chengb783fa32007-07-19 01:14:50 +00001307def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001308 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001310def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001311 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begemanb2975562008-02-03 07:18:54 +00001313
1314//===----------------------------------------------------------------------===//
1315// X86-64 SSE4.1 Instructions
1316//===----------------------------------------------------------------------===//
1317
Nate Begeman4294c1f2008-02-12 22:51:28 +00001318/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
1319multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001320 def rr : SS4AIi8<opc, MRMSrcReg, (outs GR64:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001321 (ins VR128:$src1, i32i8imm:$src2),
1322 !strconcat(OpcodeStr,
1323 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1324 [(set GR64:$dst,
1325 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001326 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001327 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
1328 !strconcat(OpcodeStr,
1329 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1330 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
1331 addr:$dst)]>, OpSize, REX_W;
1332}
1333
1334defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
1335
1336let isTwoAddress = 1 in {
1337 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001338 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001339 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
1340 !strconcat(OpcodeStr,
1341 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1342 [(set VR128:$dst,
1343 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
1344 OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001345 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001346 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
1347 !strconcat(OpcodeStr,
1348 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1349 [(set VR128:$dst,
1350 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
1351 imm:$src3)))]>, OpSize, REX_W;
1352 }
1353}
1354
1355defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;