blob: 1232f896c425d5ef958529a56ead80de7c3d6229 [file] [log] [blame]
Bob Wilson70cd88f2009-08-05 23:12:45 +00001//===-- NEONPreAllocPass.cpp - Allocate adjacent NEON registers--*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "neon-prealloc"
11#include "ARM.h"
12#include "ARMInstrInfo.h"
13#include "llvm/CodeGen/MachineInstr.h"
14#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16using namespace llvm;
17
18namespace {
19 class VISIBILITY_HIDDEN NEONPreAllocPass : public MachineFunctionPass {
20 const TargetInstrInfo *TII;
21
22 public:
23 static char ID;
24 NEONPreAllocPass() : MachineFunctionPass(&ID) {}
25
26 virtual bool runOnMachineFunction(MachineFunction &MF);
27
28 virtual const char *getPassName() const {
29 return "NEON register pre-allocation pass";
30 }
31
32 private:
33 bool PreAllocNEONRegisters(MachineBasicBlock &MBB);
34 };
35
36 char NEONPreAllocPass::ID = 0;
37}
38
Bob Wilsonff8952e2009-10-07 17:24:55 +000039static bool isNEONMultiRegOp(int Opcode, unsigned &FirstOpnd, unsigned &NumRegs,
40 unsigned &Offset, unsigned &Stride) {
41 // Default to unit stride with no offset.
42 Stride = 1;
43 Offset = 0;
44
Bob Wilson70cd88f2009-08-05 23:12:45 +000045 switch (Opcode) {
46 default:
47 break;
48
49 case ARM::VLD2d8:
50 case ARM::VLD2d16:
51 case ARM::VLD2d32:
Bob Wilson243fcc52009-09-01 04:26:28 +000052 case ARM::VLD2LNd8:
53 case ARM::VLD2LNd16:
54 case ARM::VLD2LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000055 FirstOpnd = 0;
56 NumRegs = 2;
57 return true;
58
Bob Wilson3bf12ab2009-10-06 22:01:59 +000059 case ARM::VLD2q8:
60 case ARM::VLD2q16:
61 case ARM::VLD2q32:
62 FirstOpnd = 0;
63 NumRegs = 4;
64 return true;
65
Bob Wilson70cd88f2009-08-05 23:12:45 +000066 case ARM::VLD3d8:
67 case ARM::VLD3d16:
68 case ARM::VLD3d32:
Bob Wilson243fcc52009-09-01 04:26:28 +000069 case ARM::VLD3LNd8:
70 case ARM::VLD3LNd16:
71 case ARM::VLD3LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000072 FirstOpnd = 0;
73 NumRegs = 3;
74 return true;
75
Bob Wilsonff8952e2009-10-07 17:24:55 +000076 case ARM::VLD3q8a:
77 case ARM::VLD3q16a:
78 case ARM::VLD3q32a:
79 FirstOpnd = 0;
80 NumRegs = 3;
81 Offset = 0;
82 Stride = 2;
83 return true;
84
85 case ARM::VLD3q8b:
86 case ARM::VLD3q16b:
87 case ARM::VLD3q32b:
88 FirstOpnd = 0;
89 NumRegs = 3;
90 Offset = 1;
91 Stride = 2;
92 return true;
93
Bob Wilson70cd88f2009-08-05 23:12:45 +000094 case ARM::VLD4d8:
95 case ARM::VLD4d16:
96 case ARM::VLD4d32:
Bob Wilson243fcc52009-09-01 04:26:28 +000097 case ARM::VLD4LNd8:
98 case ARM::VLD4LNd16:
99 case ARM::VLD4LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +0000100 FirstOpnd = 0;
101 NumRegs = 4;
102 return true;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000103
Bob Wilson7708c222009-10-07 18:09:32 +0000104 case ARM::VLD4q8a:
105 case ARM::VLD4q16a:
106 case ARM::VLD4q32a:
107 FirstOpnd = 0;
108 NumRegs = 4;
109 Offset = 0;
110 Stride = 2;
111 return true;
112
113 case ARM::VLD4q8b:
114 case ARM::VLD4q16b:
115 case ARM::VLD4q32b:
116 FirstOpnd = 0;
117 NumRegs = 4;
118 Offset = 1;
119 Stride = 2;
120 return true;
121
Bob Wilsonb36ec862009-08-06 18:47:44 +0000122 case ARM::VST2d8:
123 case ARM::VST2d16:
124 case ARM::VST2d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000125 case ARM::VST2LNd8:
126 case ARM::VST2LNd16:
127 case ARM::VST2LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000128 FirstOpnd = 3;
129 NumRegs = 2;
130 return true;
131
132 case ARM::VST3d8:
133 case ARM::VST3d16:
134 case ARM::VST3d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000135 case ARM::VST3LNd8:
136 case ARM::VST3LNd16:
137 case ARM::VST3LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000138 FirstOpnd = 3;
139 NumRegs = 3;
140 return true;
141
142 case ARM::VST4d8:
143 case ARM::VST4d16:
144 case ARM::VST4d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000145 case ARM::VST4LNd8:
146 case ARM::VST4LNd16:
147 case ARM::VST4LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000148 FirstOpnd = 3;
149 NumRegs = 4;
150 return true;
Bob Wilson114a2662009-08-12 20:51:55 +0000151
152 case ARM::VTBL2:
153 FirstOpnd = 1;
154 NumRegs = 2;
155 return true;
156
157 case ARM::VTBL3:
158 FirstOpnd = 1;
159 NumRegs = 3;
160 return true;
161
162 case ARM::VTBL4:
163 FirstOpnd = 1;
164 NumRegs = 4;
165 return true;
166
167 case ARM::VTBX2:
168 FirstOpnd = 2;
169 NumRegs = 2;
170 return true;
171
172 case ARM::VTBX3:
173 FirstOpnd = 2;
174 NumRegs = 3;
175 return true;
176
177 case ARM::VTBX4:
178 FirstOpnd = 2;
179 NumRegs = 4;
180 return true;
Bob Wilson70cd88f2009-08-05 23:12:45 +0000181 }
182
183 return false;
184}
185
186bool NEONPreAllocPass::PreAllocNEONRegisters(MachineBasicBlock &MBB) {
187 bool Modified = false;
188
189 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
190 for (; MBBI != E; ++MBBI) {
191 MachineInstr *MI = &*MBBI;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000192 unsigned FirstOpnd, NumRegs, Offset, Stride;
193 if (!isNEONMultiRegOp(MI->getOpcode(), FirstOpnd, NumRegs, Offset, Stride))
Bob Wilson70cd88f2009-08-05 23:12:45 +0000194 continue;
195
196 MachineBasicBlock::iterator NextI = next(MBBI);
197 for (unsigned R = 0; R < NumRegs; ++R) {
198 MachineOperand &MO = MI->getOperand(FirstOpnd + R);
199 assert(MO.isReg() && MO.getSubReg() == 0 && "unexpected operand");
200 unsigned VirtReg = MO.getReg();
201 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
202 "expected a virtual register");
203
204 // For now, just assign a fixed set of adjacent registers.
205 // This leaves plenty of room for future improvements.
206 static const unsigned NEONDRegs[] = {
Bob Wilsonff8952e2009-10-07 17:24:55 +0000207 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
208 ARM::D4, ARM::D5, ARM::D6, ARM::D7
Bob Wilson70cd88f2009-08-05 23:12:45 +0000209 };
Bob Wilsonff8952e2009-10-07 17:24:55 +0000210 MO.setReg(NEONDRegs[Offset + R * Stride]);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000211
212 if (MO.isUse()) {
213 // Insert a copy from VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000214 TII->copyRegToReg(MBB, MBBI, MO.getReg(), VirtReg,
215 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000216 if (MO.isKill()) {
217 MachineInstr *CopyMI = prior(MBBI);
218 CopyMI->findRegisterUseOperand(VirtReg)->setIsKill();
219 }
220 MO.setIsKill();
221 } else if (MO.isDef() && !MO.isDead()) {
222 // Add a copy to VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000223 TII->copyRegToReg(MBB, NextI, VirtReg, MO.getReg(),
224 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000225 }
226 }
227 }
228
229 return Modified;
230}
231
232bool NEONPreAllocPass::runOnMachineFunction(MachineFunction &MF) {
233 TII = MF.getTarget().getInstrInfo();
234
235 bool Modified = false;
236 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
237 ++MFI) {
238 MachineBasicBlock &MBB = *MFI;
239 Modified |= PreAllocNEONRegisters(MBB);
240 }
241
242 return Modified;
243}
244
245/// createNEONPreAllocPass - returns an instance of the NEON register
246/// pre-allocation pass.
247FunctionPass *llvm::createNEONPreAllocPass() {
248 return new NEONPreAllocPass();
249}