blob: acdb04339bda9e959bd77ba50030d97a7ca0137d [file] [log] [blame]
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001//===-- SelectionDAGBuild.cpp - Selection-DAG building --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "SelectionDAGBuild.h"
16#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000017#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/Analysis/AliasAnalysis.h"
19#include "llvm/Constants.h"
20#include "llvm/CallingConv.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/InlineAsm.h"
25#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
27#include "llvm/IntrinsicInst.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000028#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000029#include "llvm/CodeGen/FastISel.h"
30#include "llvm/CodeGen/GCStrategy.h"
31#include "llvm/CodeGen/GCMetadata.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineJumpTableInfo.h"
36#include "llvm/CodeGen/MachineModuleInfo.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000039#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000040#include "llvm/CodeGen/DwarfWriter.h"
41#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000042#include "llvm/Target/TargetRegisterInfo.h"
43#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetFrameInfo.h"
45#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000046#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetOptions.h"
49#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000050#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Support/Debug.h"
52#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000053#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include <algorithm>
55using namespace llvm;
56
Dale Johannesen601d3c02008-09-05 01:48:15 +000057/// LimitFloatPrecision - Generate low-precision inline sequences for
58/// some float libcalls (6, 8 or 12 bits).
59static unsigned LimitFloatPrecision;
60
61static cl::opt<unsigned, true>
62LimitFPPrecision("limit-float-precision",
63 cl::desc("Generate low-precision inline sequences "
64 "for some float libcalls"),
65 cl::location(LimitFloatPrecision),
66 cl::init(0));
67
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000068/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
Dan Gohman2c91d102009-01-06 22:53:52 +000069/// of insertvalue or extractvalue indices that identify a member, return
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000070/// the linearized index of the start of the member.
71///
72static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
73 const unsigned *Indices,
74 const unsigned *IndicesEnd,
75 unsigned CurIndex = 0) {
76 // Base case: We're done.
77 if (Indices && Indices == IndicesEnd)
78 return CurIndex;
79
80 // Given a struct type, recursively traverse the elements.
81 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
82 for (StructType::element_iterator EB = STy->element_begin(),
83 EI = EB,
84 EE = STy->element_end();
85 EI != EE; ++EI) {
86 if (Indices && *Indices == unsigned(EI - EB))
87 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
88 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
89 }
Dan Gohman2c91d102009-01-06 22:53:52 +000090 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 }
92 // Given an array type, recursively traverse the elements.
93 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
94 const Type *EltTy = ATy->getElementType();
95 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
96 if (Indices && *Indices == i)
97 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
98 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
99 }
Dan Gohman2c91d102009-01-06 22:53:52 +0000100 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000101 }
102 // We haven't found the type we're looking for, so keep searching.
103 return CurIndex + 1;
104}
105
106/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
107/// MVTs that represent all the individual underlying
108/// non-aggregate types that comprise it.
109///
110/// If Offsets is non-null, it points to a vector to be filled in
111/// with the in-memory offsets of each of the individual values.
112///
113static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
114 SmallVectorImpl<MVT> &ValueVTs,
115 SmallVectorImpl<uint64_t> *Offsets = 0,
116 uint64_t StartingOffset = 0) {
117 // Given a struct type, recursively traverse the elements.
118 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
119 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
120 for (StructType::element_iterator EB = STy->element_begin(),
121 EI = EB,
122 EE = STy->element_end();
123 EI != EE; ++EI)
124 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
125 StartingOffset + SL->getElementOffset(EI - EB));
126 return;
127 }
128 // Given an array type, recursively traverse the elements.
129 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
130 const Type *EltTy = ATy->getElementType();
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000131 uint64_t EltSize = TLI.getTargetData()->getTypePaddedSize(EltTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
133 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
134 StartingOffset + i * EltSize);
135 return;
136 }
Dan Gohman5e5558b2009-04-23 22:50:03 +0000137 // Interpret void as zero return values.
138 if (Ty == Type::VoidTy)
139 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000140 // Base case: we can get an MVT for this LLVM IR type.
141 ValueVTs.push_back(TLI.getValueType(Ty));
142 if (Offsets)
143 Offsets->push_back(StartingOffset);
144}
145
Dan Gohman2a7c6712008-09-03 23:18:39 +0000146namespace llvm {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000147 /// RegsForValue - This struct represents the registers (physical or virtual)
148 /// that a particular set of values is assigned, and the type information about
149 /// the value. The most common situation is to represent one value at a time,
150 /// but struct or array values are handled element-wise as multiple values.
151 /// The splitting of aggregates is performed recursively, so that we never
152 /// have aggregate-typed registers. The values at this point do not necessarily
153 /// have legal types, so each value may require one or more registers of some
154 /// legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000155 ///
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000156 struct VISIBILITY_HIDDEN RegsForValue {
157 /// TLI - The TargetLowering object.
158 ///
159 const TargetLowering *TLI;
160
161 /// ValueVTs - The value types of the values, which may not be legal, and
162 /// may need be promoted or synthesized from one or more registers.
163 ///
164 SmallVector<MVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000166 /// RegVTs - The value types of the registers. This is the same size as
167 /// ValueVTs and it records, for each value, what the type of the assigned
168 /// register or registers are. (Individual values are never synthesized
169 /// from more than one type of register.)
170 ///
171 /// With virtual registers, the contents of RegVTs is redundant with TLI's
172 /// getRegisterType member function, however when with physical registers
173 /// it is necessary to have a separate record of the types.
174 ///
175 SmallVector<MVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 /// Regs - This list holds the registers assigned to the values.
178 /// Each legal or promoted value requires one register, and each
179 /// expanded value requires multiple registers.
180 ///
181 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000183 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000186 const SmallVector<unsigned, 4> &regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 MVT regvt, MVT valuevt)
188 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
189 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000190 const SmallVector<unsigned, 4> &regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 const SmallVector<MVT, 4> &regvts,
192 const SmallVector<MVT, 4> &valuevts)
193 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
194 RegsForValue(const TargetLowering &tli,
195 unsigned Reg, const Type *Ty) : TLI(&tli) {
196 ComputeValueVTs(tli, Ty, ValueVTs);
197
198 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
199 MVT ValueVT = ValueVTs[Value];
200 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
201 MVT RegisterVT = TLI->getRegisterType(ValueVT);
202 for (unsigned i = 0; i != NumRegs; ++i)
203 Regs.push_back(Reg + i);
204 RegVTs.push_back(RegisterVT);
205 Reg += NumRegs;
206 }
207 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 /// append - Add the specified values to this one.
210 void append(const RegsForValue &RHS) {
211 TLI = RHS.TLI;
212 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
213 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
214 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
215 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000216
217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000218 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000219 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 /// Chain/Flag as the input and updates them for the output Chain/Flag.
221 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000222 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000223 SDValue &Chain, SDValue *Flag) const;
224
225 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000226 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000227 /// Chain/Flag as the input and updates them for the output Chain/Flag.
228 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000229 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000230 SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000232 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Evan Cheng697cbbf2009-03-20 18:03:34 +0000233 /// operand list. This adds the code marker, matching input operand index
234 /// (if applicable), and includes the number of values added into it.
235 void AddInlineAsmOperands(unsigned Code,
236 bool HasMatching, unsigned MatchingIdx,
237 SelectionDAG &DAG, std::vector<SDValue> &Ops) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000238 };
239}
240
241/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000242/// PHI nodes or outside of the basic block that defines it, or used by a
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000243/// switch or atomic instruction, which may expand to multiple basic blocks.
244static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
245 if (isa<PHINode>(I)) return true;
246 BasicBlock *BB = I->getParent();
247 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Dan Gohman8e5c0da2009-04-09 02:33:36 +0000248 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000249 return true;
250 return false;
251}
252
253/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
254/// entry block, return true. This includes arguments used by switches, since
255/// the switch may expand into multiple basic blocks.
256static bool isOnlyUsedInEntryBlock(Argument *A, bool EnableFastISel) {
257 // With FastISel active, we may be splitting blocks, so force creation
258 // of virtual registers for all non-dead arguments.
Dan Gohman33134c42008-09-25 17:05:24 +0000259 // Don't force virtual registers for byval arguments though, because
260 // fast-isel can't handle those in all cases.
261 if (EnableFastISel && !A->hasByValAttr())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000262 return A->use_empty();
263
264 BasicBlock *Entry = A->getParent()->begin();
265 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
266 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
267 return false; // Use not in entry block.
268 return true;
269}
270
271FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli)
272 : TLI(tli) {
273}
274
275void FunctionLoweringInfo::set(Function &fn, MachineFunction &mf,
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000276 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000277 bool EnableFastISel) {
278 Fn = &fn;
279 MF = &mf;
280 RegInfo = &MF->getRegInfo();
281
282 // Create a vreg for each argument register that is not dead and is used
283 // outside of the entry block for the function.
284 for (Function::arg_iterator AI = Fn->arg_begin(), E = Fn->arg_end();
285 AI != E; ++AI)
286 if (!isOnlyUsedInEntryBlock(AI, EnableFastISel))
287 InitializeRegForValue(AI);
288
289 // Initialize the mapping of values to registers. This is only set up for
290 // instruction values that are used outside of the block that defines
291 // them.
292 Function::iterator BB = Fn->begin(), EB = Fn->end();
293 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
294 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
295 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
296 const Type *Ty = AI->getAllocatedType();
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000297 uint64_t TySize = TLI.getTargetData()->getTypePaddedSize(Ty);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000298 unsigned Align =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000299 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
300 AI->getAlignment());
301
302 TySize *= CUI->getZExtValue(); // Get total allocated size.
303 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
304 StaticAllocaMap[AI] =
305 MF->getFrameInfo()->CreateStackObject(TySize, Align);
306 }
307
308 for (; BB != EB; ++BB)
309 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
310 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
311 if (!isa<AllocaInst>(I) ||
312 !StaticAllocaMap.count(cast<AllocaInst>(I)))
313 InitializeRegForValue(I);
314
315 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
316 // also creates the initial PHI MachineInstrs, though none of the input
317 // operands are populated.
318 for (BB = Fn->begin(), EB = Fn->end(); BB != EB; ++BB) {
319 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
320 MBBMap[BB] = MBB;
321 MF->push_back(MBB);
322
323 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
324 // appropriate.
325 PHINode *PN;
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000326 DebugLoc DL;
327 for (BasicBlock::iterator
328 I = BB->begin(), E = BB->end(); I != E; ++I) {
329 if (CallInst *CI = dyn_cast<CallInst>(I)) {
330 if (Function *F = CI->getCalledFunction()) {
331 switch (F->getIntrinsicID()) {
332 default: break;
333 case Intrinsic::dbg_stoppoint: {
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000334 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
335
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000336 if (DIDescriptor::ValidDebugInfo(SPI->getContext(),
337 CodeGenOpt::Default)) {
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000338 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +0000339 unsigned idx = MF->getOrCreateDebugLocID(CU.getGV(),
Scott Michelfdc40a02009-02-17 22:15:04 +0000340 SPI->getLine(),
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000341 SPI->getColumn());
342 DL = DebugLoc::get(idx);
343 }
344
345 break;
346 }
347 case Intrinsic::dbg_func_start: {
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000348 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
349 Value *SP = FSI->getSubprogram();
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000350
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000351 if (DIDescriptor::ValidDebugInfo(SP, CodeGenOpt::Default)) {
352 DISubprogram Subprogram(cast<GlobalVariable>(SP));
353 DICompileUnit CU(Subprogram.getCompileUnit());
354 unsigned Line = Subprogram.getLineNumber();
355 DL = DebugLoc::get(MF->getOrCreateDebugLocID(CU.getGV(),
356 Line, 0));
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000357 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000359 break;
360 }
361 }
362 }
363 }
364
365 PN = dyn_cast<PHINode>(I);
366 if (!PN || PN->use_empty()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 unsigned PHIReg = ValueMap[PN];
369 assert(PHIReg && "PHI node does not have an assigned virtual register!");
370
371 SmallVector<MVT, 4> ValueVTs;
372 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
373 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
374 MVT VT = ValueVTs[vti];
375 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohman6448d912008-09-04 15:39:15 +0000376 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000377 for (unsigned i = 0; i != NumRegisters; ++i)
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000378 BuildMI(MBB, DL, TII->get(TargetInstrInfo::PHI), PHIReg + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000379 PHIReg += NumRegisters;
380 }
381 }
382 }
383}
384
385unsigned FunctionLoweringInfo::MakeReg(MVT VT) {
386 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
387}
388
389/// CreateRegForValue - Allocate the appropriate number of virtual registers of
390/// the correctly promoted or expanded types. Assign these registers
391/// consecutive vreg numbers and return the first assigned number.
392///
393/// In the case that the given value has struct or array type, this function
394/// will assign registers for each member or element.
395///
396unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
397 SmallVector<MVT, 4> ValueVTs;
398 ComputeValueVTs(TLI, V->getType(), ValueVTs);
399
400 unsigned FirstReg = 0;
401 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
402 MVT ValueVT = ValueVTs[Value];
403 MVT RegisterVT = TLI.getRegisterType(ValueVT);
404
405 unsigned NumRegs = TLI.getNumRegisters(ValueVT);
406 for (unsigned i = 0; i != NumRegs; ++i) {
407 unsigned R = MakeReg(RegisterVT);
408 if (!FirstReg) FirstReg = R;
409 }
410 }
411 return FirstReg;
412}
413
414/// getCopyFromParts - Create a value that contains the specified legal parts
415/// combined into the value they represent. If the parts combine to a type
416/// larger then ValueVT then AssertOp can be used to specify whether the extra
417/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
418/// (ISD::AssertSext).
Dale Johannesen66978ee2009-01-31 02:22:37 +0000419static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
420 const SDValue *Parts,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000421 unsigned NumParts, MVT PartVT, MVT ValueVT,
422 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000423 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000425 SDValue Val = Parts[0];
426
427 if (NumParts > 1) {
428 // Assemble the value from multiple parts.
429 if (!ValueVT.isVector()) {
430 unsigned PartBits = PartVT.getSizeInBits();
431 unsigned ValueBits = ValueVT.getSizeInBits();
432
433 // Assemble the power of 2 part.
434 unsigned RoundParts = NumParts & (NumParts - 1) ?
435 1 << Log2_32(NumParts) : NumParts;
436 unsigned RoundBits = PartBits * RoundParts;
437 MVT RoundVT = RoundBits == ValueBits ?
438 ValueVT : MVT::getIntegerVT(RoundBits);
439 SDValue Lo, Hi;
440
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000441 MVT HalfVT = ValueVT.isInteger() ?
442 MVT::getIntegerVT(RoundBits/2) :
443 MVT::getFloatingPointVT(RoundBits/2);
444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000445 if (RoundParts > 2) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000446 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts/2, PartVT, HalfVT);
447 Hi = getCopyFromParts(DAG, dl, Parts+RoundParts/2, RoundParts/2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000448 PartVT, HalfVT);
449 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000450 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
451 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000452 }
453 if (TLI.isBigEndian())
454 std::swap(Lo, Hi);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000455 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000456
457 if (RoundParts < NumParts) {
458 // Assemble the trailing non-power-of-2 part.
459 unsigned OddParts = NumParts - RoundParts;
460 MVT OddVT = MVT::getIntegerVT(OddParts * PartBits);
Scott Michelfdc40a02009-02-17 22:15:04 +0000461 Hi = getCopyFromParts(DAG, dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000462 Parts+RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463
464 // Combine the round and odd parts.
465 Lo = Val;
466 if (TLI.isBigEndian())
467 std::swap(Lo, Hi);
468 MVT TotalVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000469 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
470 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000472 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000473 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
474 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000475 }
476 } else {
477 // Handle a multi-element vector.
478 MVT IntermediateVT, RegisterVT;
479 unsigned NumIntermediates;
480 unsigned NumRegs =
481 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
482 RegisterVT);
483 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
484 NumParts = NumRegs; // Silence a compiler warning.
485 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
486 assert(RegisterVT == Parts[0].getValueType() &&
487 "Part type doesn't match part!");
488
489 // Assemble the parts into intermediate operands.
490 SmallVector<SDValue, 8> Ops(NumIntermediates);
491 if (NumIntermediates == NumParts) {
492 // If the register was not expanded, truncate or copy the value,
493 // as appropriate.
494 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000495 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 PartVT, IntermediateVT);
497 } else if (NumParts > 0) {
498 // If the intermediate type was expanded, build the intermediate operands
499 // from the parts.
500 assert(NumParts % NumIntermediates == 0 &&
501 "Must expand into a divisible number of parts!");
502 unsigned Factor = NumParts / NumIntermediates;
503 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000504 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 PartVT, IntermediateVT);
506 }
507
508 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
509 // operands.
510 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000511 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 ValueVT, &Ops[0], NumIntermediates);
513 }
514 }
515
516 // There is now one part, held in Val. Correct it to match ValueVT.
517 PartVT = Val.getValueType();
518
519 if (PartVT == ValueVT)
520 return Val;
521
522 if (PartVT.isVector()) {
523 assert(ValueVT.isVector() && "Unknown vector conversion!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000524 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000525 }
526
527 if (ValueVT.isVector()) {
528 assert(ValueVT.getVectorElementType() == PartVT &&
529 ValueVT.getVectorNumElements() == 1 &&
530 "Only trivial scalar-to-vector conversions should get here!");
Evan Chenga87008d2009-02-25 22:49:59 +0000531 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 }
533
534 if (PartVT.isInteger() &&
535 ValueVT.isInteger()) {
536 if (ValueVT.bitsLT(PartVT)) {
537 // For a truncate, see if we have any information to
538 // indicate whether the truncated bits will always be
539 // zero or sign-extension.
540 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000541 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 DAG.getValueType(ValueVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000543 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000544 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000545 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000546 }
547 }
548
549 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
550 if (ValueVT.bitsLT(Val.getValueType()))
551 // FP_ROUND's are always exact here.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000552 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000553 DAG.getIntPtrConstant(1));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000554 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000555 }
556
557 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Dale Johannesen66978ee2009-01-31 02:22:37 +0000558 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000559
560 assert(0 && "Unknown mismatch!");
561 return SDValue();
562}
563
564/// getCopyToParts - Create a series of nodes that contain the specified value
565/// split into legal parts. If the parts contain more bits than Val, then, for
566/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000567static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl, SDValue Val,
Chris Lattner01426e12008-10-21 00:45:36 +0000568 SDValue *Parts, unsigned NumParts, MVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000569 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000570 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000571 MVT PtrVT = TLI.getPointerTy();
572 MVT ValueVT = Val.getValueType();
573 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000574 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000575 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
576
577 if (!NumParts)
578 return;
579
580 if (!ValueVT.isVector()) {
581 if (PartVT == ValueVT) {
582 assert(NumParts == 1 && "No-op copy with multiple parts!");
583 Parts[0] = Val;
584 return;
585 }
586
587 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
588 // If the parts cover more bits than the value has, promote the value.
589 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
590 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000591 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000592 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
593 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000594 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000595 } else {
596 assert(0 && "Unknown mismatch!");
597 }
598 } else if (PartBits == ValueVT.getSizeInBits()) {
599 // Different types of the same size.
600 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000601 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000602 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
603 // If the parts cover less bits than value has, truncate the value.
604 if (PartVT.isInteger() && ValueVT.isInteger()) {
605 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000606 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000607 } else {
608 assert(0 && "Unknown mismatch!");
609 }
610 }
611
612 // The value may have changed - recompute ValueVT.
613 ValueVT = Val.getValueType();
614 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
615 "Failed to tile the value with PartVT!");
616
617 if (NumParts == 1) {
618 assert(PartVT == ValueVT && "Type conversion failed!");
619 Parts[0] = Val;
620 return;
621 }
622
623 // Expand the value into multiple parts.
624 if (NumParts & (NumParts - 1)) {
625 // The number of parts is not a power of 2. Split off and copy the tail.
626 assert(PartVT.isInteger() && ValueVT.isInteger() &&
627 "Do not know what to expand to!");
628 unsigned RoundParts = 1 << Log2_32(NumParts);
629 unsigned RoundBits = RoundParts * PartBits;
630 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000631 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000632 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000633 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000634 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts, OddParts, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000635 if (TLI.isBigEndian())
636 // The odd parts were reversed by getCopyToParts - unreverse them.
637 std::reverse(Parts + RoundParts, Parts + NumParts);
638 NumParts = RoundParts;
639 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000640 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000641 }
642
643 // The number of parts is a power of 2. Repeatedly bisect the value using
644 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000645 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000646 MVT::getIntegerVT(ValueVT.getSizeInBits()),
647 Val);
648 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
649 for (unsigned i = 0; i < NumParts; i += StepSize) {
650 unsigned ThisBits = StepSize * PartBits / 2;
651 MVT ThisVT = MVT::getIntegerVT (ThisBits);
652 SDValue &Part0 = Parts[i];
653 SDValue &Part1 = Parts[i+StepSize/2];
654
Scott Michelfdc40a02009-02-17 22:15:04 +0000655 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000656 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000657 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000658 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000659 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000660 DAG.getConstant(0, PtrVT));
661
662 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000663 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000664 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000665 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000666 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000667 }
668 }
669 }
670
671 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000672 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000673
674 return;
675 }
676
677 // Vector ValueVT.
678 if (NumParts == 1) {
679 if (PartVT != ValueVT) {
680 if (PartVT.isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000681 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000682 } else {
683 assert(ValueVT.getVectorElementType() == PartVT &&
684 ValueVT.getVectorNumElements() == 1 &&
685 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000686 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000687 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 DAG.getConstant(0, PtrVT));
689 }
690 }
691
692 Parts[0] = Val;
693 return;
694 }
695
696 // Handle a multi-element vector.
697 MVT IntermediateVT, RegisterVT;
698 unsigned NumIntermediates;
Dan Gohmane9530ec2009-01-15 16:58:17 +0000699 unsigned NumRegs = TLI
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000700 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
701 RegisterVT);
702 unsigned NumElements = ValueVT.getVectorNumElements();
703
704 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
705 NumParts = NumRegs; // Silence a compiler warning.
706 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
707
708 // Split the vector into intermediate operands.
709 SmallVector<SDValue, 8> Ops(NumIntermediates);
710 for (unsigned i = 0; i != NumIntermediates; ++i)
711 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000712 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000713 IntermediateVT, Val,
714 DAG.getConstant(i * (NumElements / NumIntermediates),
715 PtrVT));
716 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000717 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000718 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000719 DAG.getConstant(i, PtrVT));
720
721 // Split the intermediate operands into legal parts.
722 if (NumParts == NumIntermediates) {
723 // If the register was not expanded, promote or copy the value,
724 // as appropriate.
725 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000726 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000727 } else if (NumParts > 0) {
728 // If the intermediate type was expanded, split each the value into
729 // legal parts.
730 assert(NumParts % NumIntermediates == 0 &&
731 "Must expand into a divisible number of parts!");
732 unsigned Factor = NumParts / NumIntermediates;
733 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000734 getCopyToParts(DAG, dl, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000735 }
736}
737
738
739void SelectionDAGLowering::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
740 AA = &aa;
741 GFI = gfi;
742 TD = DAG.getTarget().getTargetData();
743}
744
745/// clear - Clear out the curret SelectionDAG and the associated
746/// state and prepare this SelectionDAGLowering object to be used
747/// for a new block. This doesn't clear out information about
748/// additional blocks that are needed to complete switch lowering
749/// or PHI node updating; that information is cleared out as it is
750/// consumed.
751void SelectionDAGLowering::clear() {
752 NodeMap.clear();
753 PendingLoads.clear();
754 PendingExports.clear();
755 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000756 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000757}
758
759/// getRoot - Return the current virtual root of the Selection DAG,
760/// flushing any PendingLoad items. This must be done before emitting
761/// a store or any other node that may need to be ordered after any
762/// prior load instructions.
763///
764SDValue SelectionDAGLowering::getRoot() {
765 if (PendingLoads.empty())
766 return DAG.getRoot();
767
768 if (PendingLoads.size() == 1) {
769 SDValue Root = PendingLoads[0];
770 DAG.setRoot(Root);
771 PendingLoads.clear();
772 return Root;
773 }
774
775 // Otherwise, we have to make a token factor node.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000776 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000777 &PendingLoads[0], PendingLoads.size());
778 PendingLoads.clear();
779 DAG.setRoot(Root);
780 return Root;
781}
782
783/// getControlRoot - Similar to getRoot, but instead of flushing all the
784/// PendingLoad items, flush all the PendingExports items. It is necessary
785/// to do this before emitting a terminator instruction.
786///
787SDValue SelectionDAGLowering::getControlRoot() {
788 SDValue Root = DAG.getRoot();
789
790 if (PendingExports.empty())
791 return Root;
792
793 // Turn all of the CopyToReg chains into one factored node.
794 if (Root.getOpcode() != ISD::EntryToken) {
795 unsigned i = 0, e = PendingExports.size();
796 for (; i != e; ++i) {
797 assert(PendingExports[i].getNode()->getNumOperands() > 1);
798 if (PendingExports[i].getNode()->getOperand(0) == Root)
799 break; // Don't add the root if we already indirectly depend on it.
800 }
801
802 if (i == e)
803 PendingExports.push_back(Root);
804 }
805
Dale Johannesen66978ee2009-01-31 02:22:37 +0000806 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000807 &PendingExports[0],
808 PendingExports.size());
809 PendingExports.clear();
810 DAG.setRoot(Root);
811 return Root;
812}
813
814void SelectionDAGLowering::visit(Instruction &I) {
815 visit(I.getOpcode(), I);
816}
817
818void SelectionDAGLowering::visit(unsigned Opcode, User &I) {
819 // Note: this doesn't use InstVisitor, because it has to work with
820 // ConstantExpr's in addition to instructions.
821 switch (Opcode) {
822 default: assert(0 && "Unknown instruction type encountered!");
823 abort();
824 // Build the switch statement using the Instruction.def file.
825#define HANDLE_INST(NUM, OPCODE, CLASS) \
826 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
827#include "llvm/Instruction.def"
828 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000829}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000830
831void SelectionDAGLowering::visitAdd(User &I) {
832 if (I.getType()->isFPOrFPVector())
833 visitBinary(I, ISD::FADD);
834 else
835 visitBinary(I, ISD::ADD);
836}
837
838void SelectionDAGLowering::visitMul(User &I) {
839 if (I.getType()->isFPOrFPVector())
840 visitBinary(I, ISD::FMUL);
841 else
842 visitBinary(I, ISD::MUL);
843}
844
845SDValue SelectionDAGLowering::getValue(const Value *V) {
846 SDValue &N = NodeMap[V];
847 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000849 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
850 MVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000851
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000852 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000853 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000854
855 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
856 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000857
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000858 if (isa<ConstantPointerNull>(C))
859 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000862 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000863
Nate Begeman9008ca62009-04-27 18:41:29 +0000864 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000865 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866
867 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
868 visit(CE->getOpcode(), *CE);
869 SDValue N1 = NodeMap[V];
870 assert(N1.getNode() && "visit didn't populate the ValueMap!");
871 return N1;
872 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000873
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
875 SmallVector<SDValue, 4> Constants;
876 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
877 OI != OE; ++OI) {
878 SDNode *Val = getValue(*OI).getNode();
879 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
880 Constants.push_back(SDValue(Val, i));
881 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000882 return DAG.getMergeValues(&Constants[0], Constants.size(),
883 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000884 }
885
886 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
887 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
888 "Unknown struct or array constant!");
889
890 SmallVector<MVT, 4> ValueVTs;
891 ComputeValueVTs(TLI, C->getType(), ValueVTs);
892 unsigned NumElts = ValueVTs.size();
893 if (NumElts == 0)
894 return SDValue(); // empty struct
895 SmallVector<SDValue, 4> Constants(NumElts);
896 for (unsigned i = 0; i != NumElts; ++i) {
897 MVT EltVT = ValueVTs[i];
898 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000899 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000900 else if (EltVT.isFloatingPoint())
901 Constants[i] = DAG.getConstantFP(0, EltVT);
902 else
903 Constants[i] = DAG.getConstant(0, EltVT);
904 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000905 return DAG.getMergeValues(&Constants[0], NumElts, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000906 }
907
908 const VectorType *VecTy = cast<VectorType>(V->getType());
909 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000911 // Now that we know the number and type of the elements, get that number of
912 // elements into the Ops array based on what kind of constant it is.
913 SmallVector<SDValue, 16> Ops;
914 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
915 for (unsigned i = 0; i != NumElements; ++i)
916 Ops.push_back(getValue(CP->getOperand(i)));
917 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000918 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000919 MVT EltVT = TLI.getValueType(VecTy->getElementType());
920
921 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000922 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000923 Op = DAG.getConstantFP(0, EltVT);
924 else
925 Op = DAG.getConstant(0, EltVT);
926 Ops.assign(NumElements, Op);
927 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000928
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000929 // Create a BUILD_VECTOR node.
Evan Chenga87008d2009-02-25 22:49:59 +0000930 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
931 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 // If this is a static alloca, generate it as the frameindex instead of
935 // computation.
936 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
937 DenseMap<const AllocaInst*, int>::iterator SI =
938 FuncInfo.StaticAllocaMap.find(AI);
939 if (SI != FuncInfo.StaticAllocaMap.end())
940 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
941 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 unsigned InReg = FuncInfo.ValueMap[V];
944 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000945
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946 RegsForValue RFV(TLI, InReg, V->getType());
947 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +0000948 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000949}
950
951
952void SelectionDAGLowering::visitRet(ReturnInst &I) {
953 if (I.getNumOperands() == 0) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000954 DAG.setRoot(DAG.getNode(ISD::RET, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000955 MVT::Other, getControlRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000956 return;
957 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000959 SmallVector<SDValue, 8> NewValues;
960 NewValues.push_back(getControlRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000961 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000962 SmallVector<MVT, 4> ValueVTs;
963 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000964 unsigned NumValues = ValueVTs.size();
965 if (NumValues == 0) continue;
966
967 SDValue RetOp = getValue(I.getOperand(i));
968 for (unsigned j = 0, f = NumValues; j != f; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 MVT VT = ValueVTs[j];
970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000971 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 const Function *F = I.getParent()->getParent();
Devang Patel05988662008-09-25 21:00:45 +0000974 if (F->paramHasAttr(0, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000975 ExtendKind = ISD::SIGN_EXTEND;
Devang Patel05988662008-09-25 21:00:45 +0000976 else if (F->paramHasAttr(0, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 ExtendKind = ISD::ZERO_EXTEND;
978
Evan Cheng3927f432009-03-25 20:20:11 +0000979 // FIXME: C calling convention requires the return type to be promoted to
980 // at least 32-bit. But this is not necessary for non-C calling
981 // conventions. The frontend should mark functions whose return values
982 // require promoting with signext or zeroext attributes.
983 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
984 MVT MinVT = TLI.getRegisterType(MVT::i32);
985 if (VT.bitsLT(MinVT))
986 VT = MinVT;
987 }
988
989 unsigned NumParts = TLI.getNumRegisters(VT);
990 MVT PartVT = TLI.getRegisterType(VT);
991 SmallVector<SDValue, 4> Parts(NumParts);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000992 getCopyToParts(DAG, getCurDebugLoc(),
993 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000994 &Parts[0], NumParts, PartVT, ExtendKind);
995
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000996 // 'inreg' on function refers to return value
997 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Devang Patel05988662008-09-25 21:00:45 +0000998 if (F->paramHasAttr(0, Attribute::InReg))
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000999 Flags.setInReg();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001000 for (unsigned i = 0; i < NumParts; ++i) {
1001 NewValues.push_back(Parts[i]);
Dale Johannesenc9c6da62008-09-25 20:47:45 +00001002 NewValues.push_back(DAG.getArgFlags(Flags));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001003 }
1004 }
1005 }
Dale Johannesen66978ee2009-01-31 02:22:37 +00001006 DAG.setRoot(DAG.getNode(ISD::RET, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001007 &NewValues[0], NewValues.size()));
1008}
1009
Dan Gohmanad62f532009-04-23 23:13:24 +00001010/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1011/// created for it, emit nodes to copy the value into the virtual
1012/// registers.
1013void SelectionDAGLowering::CopyToExportRegsIfNeeded(Value *V) {
1014 if (!V->use_empty()) {
1015 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1016 if (VMI != FuncInfo.ValueMap.end())
1017 CopyValueToVirtualRegister(V, VMI->second);
1018 }
1019}
1020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001021/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1022/// the current basic block, add it to ValueMap now so that we'll get a
1023/// CopyTo/FromReg.
1024void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1025 // No need to export constants.
1026 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 // Already exported?
1029 if (FuncInfo.isExportedInst(V)) return;
1030
1031 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1032 CopyValueToVirtualRegister(V, Reg);
1033}
1034
1035bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1036 const BasicBlock *FromBB) {
1037 // The operands of the setcc have to be in this block. We don't know
1038 // how to export them from some other block.
1039 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1040 // Can export from current BB.
1041 if (VI->getParent() == FromBB)
1042 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001044 // Is already exported, noop.
1045 return FuncInfo.isExportedInst(V);
1046 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001048 // If this is an argument, we can export it if the BB is the entry block or
1049 // if it is already exported.
1050 if (isa<Argument>(V)) {
1051 if (FromBB == &FromBB->getParent()->getEntryBlock())
1052 return true;
1053
1054 // Otherwise, can only export this if it is already exported.
1055 return FuncInfo.isExportedInst(V);
1056 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 // Otherwise, constants can always be exported.
1059 return true;
1060}
1061
1062static bool InBlock(const Value *V, const BasicBlock *BB) {
1063 if (const Instruction *I = dyn_cast<Instruction>(V))
1064 return I->getParent() == BB;
1065 return true;
1066}
1067
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001068/// getFCmpCondCode - Return the ISD condition code corresponding to
1069/// the given LLVM IR floating-point condition code. This includes
1070/// consideration of global floating-point math flags.
1071///
1072static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
1073 ISD::CondCode FPC, FOC;
1074 switch (Pred) {
1075 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1076 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1077 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1078 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1079 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1080 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1081 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1082 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1083 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
1084 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1085 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1086 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1087 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1088 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1089 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1090 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1091 default:
1092 assert(0 && "Invalid FCmp predicate opcode!");
1093 FOC = FPC = ISD::SETFALSE;
1094 break;
1095 }
1096 if (FiniteOnlyFPMath())
1097 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001098 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001099 return FPC;
1100}
1101
1102/// getICmpCondCode - Return the ISD condition code corresponding to
1103/// the given LLVM IR integer condition code.
1104///
1105static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
1106 switch (Pred) {
1107 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
1108 case ICmpInst::ICMP_NE: return ISD::SETNE;
1109 case ICmpInst::ICMP_SLE: return ISD::SETLE;
1110 case ICmpInst::ICMP_ULE: return ISD::SETULE;
1111 case ICmpInst::ICMP_SGE: return ISD::SETGE;
1112 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
1113 case ICmpInst::ICMP_SLT: return ISD::SETLT;
1114 case ICmpInst::ICMP_ULT: return ISD::SETULT;
1115 case ICmpInst::ICMP_SGT: return ISD::SETGT;
1116 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
1117 default:
1118 assert(0 && "Invalid ICmp predicate opcode!");
1119 return ISD::SETNE;
1120 }
1121}
1122
Dan Gohmanc2277342008-10-17 21:16:08 +00001123/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1124/// This function emits a branch and is used at the leaves of an OR or an
1125/// AND operator tree.
1126///
1127void
1128SelectionDAGLowering::EmitBranchForMergedCondition(Value *Cond,
1129 MachineBasicBlock *TBB,
1130 MachineBasicBlock *FBB,
1131 MachineBasicBlock *CurBB) {
1132 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001133
Dan Gohmanc2277342008-10-17 21:16:08 +00001134 // If the leaf of the tree is a comparison, merge the condition into
1135 // the caseblock.
1136 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1137 // The operands of the cmp have to be in this block. We don't know
1138 // how to export them from some other block. If this is the first block
1139 // of the sequence, no exporting is needed.
1140 if (CurBB == CurMBB ||
1141 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1142 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 ISD::CondCode Condition;
1144 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001145 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001146 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001147 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001148 } else {
1149 Condition = ISD::SETEQ; // silence warning.
1150 assert(0 && "Unknown compare instruction");
1151 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001152
1153 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001154 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1155 SwitchCases.push_back(CB);
1156 return;
1157 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001158 }
1159
1160 // Create a CaseBlock record representing this branch.
1161 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
1162 NULL, TBB, FBB, CurBB);
1163 SwitchCases.push_back(CB);
1164}
1165
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001166/// FindMergedConditions - If Cond is an expression like
Dan Gohmanc2277342008-10-17 21:16:08 +00001167void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1168 MachineBasicBlock *TBB,
1169 MachineBasicBlock *FBB,
1170 MachineBasicBlock *CurBB,
1171 unsigned Opc) {
1172 // If this node is not part of the or/and tree, emit it as a branch.
1173 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001174 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001175 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1176 BOp->getParent() != CurBB->getBasicBlock() ||
1177 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1178 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1179 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180 return;
1181 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001183 // Create TmpBB after CurBB.
1184 MachineFunction::iterator BBI = CurBB;
1185 MachineFunction &MF = DAG.getMachineFunction();
1186 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1187 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001189 if (Opc == Instruction::Or) {
1190 // Codegen X | Y as:
1191 // jmp_if_X TBB
1192 // jmp TmpBB
1193 // TmpBB:
1194 // jmp_if_Y TBB
1195 // jmp FBB
1196 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001198 // Emit the LHS condition.
1199 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 // Emit the RHS condition into TmpBB.
1202 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1203 } else {
1204 assert(Opc == Instruction::And && "Unknown merge op!");
1205 // Codegen X & Y as:
1206 // jmp_if_X TmpBB
1207 // jmp FBB
1208 // TmpBB:
1209 // jmp_if_Y TBB
1210 // jmp FBB
1211 //
1212 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // Emit the LHS condition.
1215 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001217 // Emit the RHS condition into TmpBB.
1218 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1219 }
1220}
1221
1222/// If the set of cases should be emitted as a series of branches, return true.
1223/// If we should emit this as a bunch of and/or'd together conditions, return
1224/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001225bool
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001226SelectionDAGLowering::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
1227 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001229 // If this is two comparisons of the same values or'd or and'd together, they
1230 // will get folded into a single comparison, so don't emit two blocks.
1231 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1232 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1233 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1234 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1235 return false;
1236 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001238 return true;
1239}
1240
1241void SelectionDAGLowering::visitBr(BranchInst &I) {
1242 // Update machine-CFG edges.
1243 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1244
1245 // Figure out which block is immediately after the current one.
1246 MachineBasicBlock *NextBlock = 0;
1247 MachineFunction::iterator BBI = CurMBB;
1248 if (++BBI != CurMBB->getParent()->end())
1249 NextBlock = BBI;
1250
1251 if (I.isUnconditional()) {
1252 // Update machine-CFG edges.
1253 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001254
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001255 // If this is not a fall-through branch, emit the branch.
1256 if (Succ0MBB != NextBlock)
Scott Michelfdc40a02009-02-17 22:15:04 +00001257 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001258 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001259 DAG.getBasicBlock(Succ0MBB)));
1260 return;
1261 }
1262
1263 // If this condition is one of the special cases we handle, do special stuff
1264 // now.
1265 Value *CondVal = I.getCondition();
1266 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1267
1268 // If this is a series of conditions that are or'd or and'd together, emit
1269 // this as a sequence of branches instead of setcc's with and/or operations.
1270 // For example, instead of something like:
1271 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001272 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001274 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001275 // or C, F
1276 // jnz foo
1277 // Emit:
1278 // cmp A, B
1279 // je foo
1280 // cmp D, E
1281 // jle foo
1282 //
1283 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001284 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001285 (BOp->getOpcode() == Instruction::And ||
1286 BOp->getOpcode() == Instruction::Or)) {
1287 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1288 // If the compares in later blocks need to use values not currently
1289 // exported from this block, export them now. This block should always
1290 // be the first entry.
1291 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001293 // Allow some cases to be rejected.
1294 if (ShouldEmitAsBranches(SwitchCases)) {
1295 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1296 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1297 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1298 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300 // Emit the branch for this block.
1301 visitSwitchCase(SwitchCases[0]);
1302 SwitchCases.erase(SwitchCases.begin());
1303 return;
1304 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306 // Okay, we decided not to do this, remove any inserted MBB's and clear
1307 // SwitchCases.
1308 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1309 CurMBB->getParent()->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 SwitchCases.clear();
1312 }
1313 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001315 // Create a CaseBlock record representing this branch.
1316 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
1317 NULL, Succ0MBB, Succ1MBB, CurMBB);
1318 // Use visitSwitchCase to actually insert the fast branch sequence for this
1319 // cond branch.
1320 visitSwitchCase(CB);
1321}
1322
1323/// visitSwitchCase - Emits the necessary code to represent a single node in
1324/// the binary search tree resulting from lowering a switch instruction.
1325void SelectionDAGLowering::visitSwitchCase(CaseBlock &CB) {
1326 SDValue Cond;
1327 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001328 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001329
1330 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 if (CB.CmpMHS == NULL) {
1332 // Fold "(X == true)" to X and "(X == false)" to !X to
1333 // handle common cases produced by branch lowering.
1334 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1335 Cond = CondLHS;
1336 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1337 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001338 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 } else
Dale Johannesenf5d97892009-02-04 01:48:28 +00001340 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 } else {
1342 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1343
Anton Korobeynikov23218582008-12-23 22:25:27 +00001344 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1345 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001346
1347 SDValue CmpOp = getValue(CB.CmpMHS);
1348 MVT VT = CmpOp.getValueType();
1349
1350 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001351 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001352 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001353 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001354 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001355 VT, CmpOp, DAG.getConstant(Low, VT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001356 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001357 DAG.getConstant(High-Low, VT), ISD::SETULE);
1358 }
1359 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361 // Update successor info
1362 CurMBB->addSuccessor(CB.TrueBB);
1363 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001364
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 // Set NextBlock to be the MBB immediately after the current one, if any.
1366 // This is used to avoid emitting unnecessary branches to the next block.
1367 MachineBasicBlock *NextBlock = 0;
1368 MachineFunction::iterator BBI = CurMBB;
1369 if (++BBI != CurMBB->getParent()->end())
1370 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001371
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 // If the lhs block is the next block, invert the condition so that we can
1373 // fall through to the lhs instead of the rhs block.
1374 if (CB.TrueBB == NextBlock) {
1375 std::swap(CB.TrueBB, CB.FalseBB);
1376 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001377 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001378 }
Dale Johannesenf5d97892009-02-04 01:48:28 +00001379 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001380 MVT::Other, getControlRoot(), Cond,
1381 DAG.getBasicBlock(CB.TrueBB));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001382
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001383 // If the branch was constant folded, fix up the CFG.
1384 if (BrCond.getOpcode() == ISD::BR) {
1385 CurMBB->removeSuccessor(CB.FalseBB);
1386 DAG.setRoot(BrCond);
1387 } else {
1388 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001389 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 if (CB.FalseBB == NextBlock)
1393 DAG.setRoot(BrCond);
1394 else
Dale Johannesenf5d97892009-02-04 01:48:28 +00001395 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 DAG.getBasicBlock(CB.FalseBB)));
1397 }
1398}
1399
1400/// visitJumpTable - Emit JumpTable node in the current MBB
1401void SelectionDAGLowering::visitJumpTable(JumpTable &JT) {
1402 // Emit the code for the jump table
1403 assert(JT.Reg != -1U && "Should lower JT Header first!");
1404 MVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001405 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1406 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Scott Michelfdc40a02009-02-17 22:15:04 +00001408 DAG.setRoot(DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001409 MVT::Other, Index.getValue(1),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 Table, Index));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411}
1412
1413/// visitJumpTableHeader - This function emits necessary code to produce index
1414/// in the JumpTable from switch case.
1415void SelectionDAGLowering::visitJumpTableHeader(JumpTable &JT,
1416 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001417 // Subtract the lowest switch case value from the value being switched on and
1418 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 // difference between smallest and largest cases.
1420 SDValue SwitchOp = getValue(JTH.SValue);
1421 MVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001422 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001423 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001424
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001425 // The SDNode we just created, which holds the value being switched on minus
1426 // the the smallest case value, needs to be copied to a virtual register so it
1427 // can be used as an index into the jump table in a subsequent basic block.
1428 // This value may be smaller or larger than the target's pointer type, and
1429 // therefore require extension or truncating.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 if (VT.bitsGT(TLI.getPointerTy()))
Scott Michelfdc40a02009-02-17 22:15:04 +00001431 SwitchOp = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001432 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001433 else
Scott Michelfdc40a02009-02-17 22:15:04 +00001434 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001435 TLI.getPointerTy(), SUB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001438 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1439 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 JT.Reg = JumpTableReg;
1441
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001442 // Emit the range check for the jump table, and branch to the default block
1443 // for the switch statement if the value being switched on exceeds the largest
1444 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001445 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
1446 TLI.getSetCCResultType(SUB.getValueType()), SUB,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001447 DAG.getConstant(JTH.Last-JTH.First,VT),
1448 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449
1450 // Set NextBlock to be the MBB immediately after the current one, if any.
1451 // This is used to avoid emitting unnecessary branches to the next block.
1452 MachineBasicBlock *NextBlock = 0;
1453 MachineFunction::iterator BBI = CurMBB;
1454 if (++BBI != CurMBB->getParent()->end())
1455 NextBlock = BBI;
1456
Dale Johannesen66978ee2009-01-31 02:22:37 +00001457 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001458 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001459 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460
1461 if (JT.MBB == NextBlock)
1462 DAG.setRoot(BrCond);
1463 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00001464 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 DAG.getBasicBlock(JT.MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466}
1467
1468/// visitBitTestHeader - This function emits necessary code to produce value
1469/// suitable for "bit tests"
1470void SelectionDAGLowering::visitBitTestHeader(BitTestBlock &B) {
1471 // Subtract the minimum value
1472 SDValue SwitchOp = getValue(B.SValue);
1473 MVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001474 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001475 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001476
1477 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001478 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
1479 TLI.getSetCCResultType(SUB.getValueType()),
1480 SUB, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001481 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482
1483 SDValue ShiftOp;
Duncan Sands92abc622009-01-31 15:50:11 +00001484 if (VT.bitsGT(TLI.getPointerTy()))
Scott Michelfdc40a02009-02-17 22:15:04 +00001485 ShiftOp = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00001486 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 else
Scott Michelfdc40a02009-02-17 22:15:04 +00001488 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00001489 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490
Duncan Sands92abc622009-01-31 15:50:11 +00001491 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001492 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1493 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494
1495 // Set NextBlock to be the MBB immediately after the current one, if any.
1496 // This is used to avoid emitting unnecessary branches to the next block.
1497 MachineBasicBlock *NextBlock = 0;
1498 MachineFunction::iterator BBI = CurMBB;
1499 if (++BBI != CurMBB->getParent()->end())
1500 NextBlock = BBI;
1501
1502 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1503
1504 CurMBB->addSuccessor(B.Default);
1505 CurMBB->addSuccessor(MBB);
1506
Dale Johannesen66978ee2009-01-31 02:22:37 +00001507 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001508 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001509 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 if (MBB == NextBlock)
1512 DAG.setRoot(BrRange);
1513 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00001514 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 DAG.getBasicBlock(MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516}
1517
1518/// visitBitTestCase - this function produces one "bit test"
1519void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1520 unsigned Reg,
1521 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001522 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001523 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001524 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001525 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001526 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001527 DAG.getConstant(1, TLI.getPointerTy()),
1528 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001529
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001530 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001531 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001532 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001533 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001534 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1535 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001536 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001537 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538
1539 CurMBB->addSuccessor(B.TargetBB);
1540 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001541
Dale Johannesen66978ee2009-01-31 02:22:37 +00001542 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001543 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001544 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545
1546 // Set NextBlock to be the MBB immediately after the current one, if any.
1547 // This is used to avoid emitting unnecessary branches to the next block.
1548 MachineBasicBlock *NextBlock = 0;
1549 MachineFunction::iterator BBI = CurMBB;
1550 if (++BBI != CurMBB->getParent()->end())
1551 NextBlock = BBI;
1552
1553 if (NextMBB == NextBlock)
1554 DAG.setRoot(BrAnd);
1555 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00001556 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 DAG.getBasicBlock(NextMBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558}
1559
1560void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1561 // Retrieve successors.
1562 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1563 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1564
Gabor Greifb67e6b32009-01-15 11:10:44 +00001565 const Value *Callee(I.getCalledValue());
1566 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567 visitInlineAsm(&I);
1568 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001569 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001570
1571 // If the value of the invoke is used outside of its defining block, make it
1572 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001573 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001574
1575 // Update successor info
1576 CurMBB->addSuccessor(Return);
1577 CurMBB->addSuccessor(LandingPad);
1578
1579 // Drop into normal successor.
Scott Michelfdc40a02009-02-17 22:15:04 +00001580 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001581 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582 DAG.getBasicBlock(Return)));
1583}
1584
1585void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1586}
1587
1588/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1589/// small case ranges).
1590bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
1591 CaseRecVector& WorkList,
1592 Value* SV,
1593 MachineBasicBlock* Default) {
1594 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001595
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001597 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001599 return false;
1600
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 // Get the MachineFunction which holds the current MBB. This is used when
1602 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001603 MachineFunction *CurMF = CurMBB->getParent();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604
1605 // Figure out which block is immediately after the current one.
1606 MachineBasicBlock *NextBlock = 0;
1607 MachineFunction::iterator BBI = CR.CaseBB;
1608
1609 if (++BBI != CurMBB->getParent()->end())
1610 NextBlock = BBI;
1611
1612 // TODO: If any two of the cases has the same destination, and if one value
1613 // is the same as the other, but has one bit unset that the other has set,
1614 // use bit manipulation to do two compares at once. For example:
1615 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001616
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617 // Rearrange the case blocks so that the last one falls through if possible.
1618 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1619 // The last case block won't fall through into 'NextBlock' if we emit the
1620 // branches in this order. See if rearranging a case value would help.
1621 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1622 if (I->BB == NextBlock) {
1623 std::swap(*I, BackCase);
1624 break;
1625 }
1626 }
1627 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001628
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001629 // Create a CaseBlock record representing a conditional branch to
1630 // the Case's target mbb if the value being switched on SV is equal
1631 // to C.
1632 MachineBasicBlock *CurBlock = CR.CaseBB;
1633 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1634 MachineBasicBlock *FallThrough;
1635 if (I != E-1) {
1636 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1637 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001638
1639 // Put SV in a virtual register to make it available from the new blocks.
1640 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001641 } else {
1642 // If the last case doesn't match, go to the default block.
1643 FallThrough = Default;
1644 }
1645
1646 Value *RHS, *LHS, *MHS;
1647 ISD::CondCode CC;
1648 if (I->High == I->Low) {
1649 // This is just small small case range :) containing exactly 1 case
1650 CC = ISD::SETEQ;
1651 LHS = SV; RHS = I->High; MHS = NULL;
1652 } else {
1653 CC = ISD::SETLE;
1654 LHS = I->Low; MHS = SV; RHS = I->High;
1655 }
1656 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658 // If emitting the first comparison, just call visitSwitchCase to emit the
1659 // code into the current block. Otherwise, push the CaseBlock onto the
1660 // vector to be later processed by SDISel, and insert the node's MBB
1661 // before the next MBB.
1662 if (CurBlock == CurMBB)
1663 visitSwitchCase(CB);
1664 else
1665 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001666
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001667 CurBlock = FallThrough;
1668 }
1669
1670 return true;
1671}
1672
1673static inline bool areJTsAllowed(const TargetLowering &TLI) {
1674 return !DisableJumpTables &&
Dan Gohmanf560ffa2009-01-28 17:46:25 +00001675 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1676 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001678
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001679static APInt ComputeRange(const APInt &First, const APInt &Last) {
1680 APInt LastExt(Last), FirstExt(First);
1681 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1682 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1683 return (LastExt - FirstExt + 1ULL);
1684}
1685
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686/// handleJTSwitchCase - Emit jumptable for current switch case range
1687bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
1688 CaseRecVector& WorkList,
1689 Value* SV,
1690 MachineBasicBlock* Default) {
1691 Case& FrontCase = *CR.Range.first;
1692 Case& BackCase = *(CR.Range.second-1);
1693
Anton Korobeynikov23218582008-12-23 22:25:27 +00001694 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1695 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696
Anton Korobeynikov23218582008-12-23 22:25:27 +00001697 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1699 I!=E; ++I)
1700 TSize += I->size();
1701
1702 if (!areJTsAllowed(TLI) || TSize <= 3)
1703 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001704
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001705 APInt Range = ComputeRange(First, Last);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001706 double Density = (double)TSize / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707 if (Density < 0.4)
1708 return false;
1709
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001710 DEBUG(errs() << "Lowering jump table\n"
1711 << "First entry: " << First << ". Last entry: " << Last << '\n'
1712 << "Range: " << Range
1713 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001714
1715 // Get the MachineFunction which holds the current MBB. This is used when
1716 // inserting any additional MBBs necessary to represent the switch.
1717 MachineFunction *CurMF = CurMBB->getParent();
1718
1719 // Figure out which block is immediately after the current one.
1720 MachineBasicBlock *NextBlock = 0;
1721 MachineFunction::iterator BBI = CR.CaseBB;
1722
1723 if (++BBI != CurMBB->getParent()->end())
1724 NextBlock = BBI;
1725
1726 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1727
1728 // Create a new basic block to hold the code for loading the address
1729 // of the jump table, and jumping to it. Update successor information;
1730 // we will either branch to the default case for the switch, or the jump
1731 // table.
1732 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1733 CurMF->insert(BBI, JumpTableBB);
1734 CR.CaseBB->addSuccessor(Default);
1735 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001736
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737 // Build a vector of destination BBs, corresponding to each target
1738 // of the jump table. If the value of the jump table slot corresponds to
1739 // a case statement, push the case's BB onto the vector, otherwise, push
1740 // the default BB.
1741 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001742 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001743 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001744 const APInt& Low = cast<ConstantInt>(I->Low)->getValue();
1745 const APInt& High = cast<ConstantInt>(I->High)->getValue();
1746
1747 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748 DestBBs.push_back(I->BB);
1749 if (TEI==High)
1750 ++I;
1751 } else {
1752 DestBBs.push_back(Default);
1753 }
1754 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001755
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1758 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759 E = DestBBs.end(); I != E; ++I) {
1760 if (!SuccsHandled[(*I)->getNumber()]) {
1761 SuccsHandled[(*I)->getNumber()] = true;
1762 JumpTableBB->addSuccessor(*I);
1763 }
1764 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001765
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766 // Create a jump table index for this jump table, or return an existing
1767 // one.
1768 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770 // Set the jump table information so that we can codegen it as a second
1771 // MachineBasicBlock
1772 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1773 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1774 if (CR.CaseBB == CurMBB)
1775 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001776
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001777 JTCases.push_back(JumpTableBlock(JTH, JT));
1778
1779 return true;
1780}
1781
1782/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1783/// 2 subtrees.
1784bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
1785 CaseRecVector& WorkList,
1786 Value* SV,
1787 MachineBasicBlock* Default) {
1788 // Get the MachineFunction which holds the current MBB. This is used when
1789 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001790 MachineFunction *CurMF = CurMBB->getParent();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001791
1792 // Figure out which block is immediately after the current one.
1793 MachineBasicBlock *NextBlock = 0;
1794 MachineFunction::iterator BBI = CR.CaseBB;
1795
1796 if (++BBI != CurMBB->getParent()->end())
1797 NextBlock = BBI;
1798
1799 Case& FrontCase = *CR.Range.first;
1800 Case& BackCase = *(CR.Range.second-1);
1801 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1802
1803 // Size is the number of Cases represented by this range.
1804 unsigned Size = CR.Range.second - CR.Range.first;
1805
Anton Korobeynikov23218582008-12-23 22:25:27 +00001806 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1807 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808 double FMetric = 0;
1809 CaseItr Pivot = CR.Range.first + Size/2;
1810
1811 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1812 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001813 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1815 I!=E; ++I)
1816 TSize += I->size();
1817
Anton Korobeynikov23218582008-12-23 22:25:27 +00001818 size_t LSize = FrontCase.size();
1819 size_t RSize = TSize-LSize;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001820 DEBUG(errs() << "Selecting best pivot: \n"
1821 << "First: " << First << ", Last: " << Last <<'\n'
1822 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001823 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1824 J!=E; ++I, ++J) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001825 const APInt& LEnd = cast<ConstantInt>(I->High)->getValue();
1826 const APInt& RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001827 APInt Range = ComputeRange(LEnd, RBegin);
1828 assert((Range - 2ULL).isNonNegative() &&
1829 "Invalid case distance");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001830 double LDensity = (double)LSize / (LEnd - First + 1ULL).roundToDouble();
1831 double RDensity = (double)RSize / (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001832 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 // Should always split in some non-trivial place
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001834 DEBUG(errs() <<"=>Step\n"
1835 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1836 << "LDensity: " << LDensity
1837 << ", RDensity: " << RDensity << '\n'
1838 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001839 if (FMetric < Metric) {
1840 Pivot = J;
1841 FMetric = Metric;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001842 DEBUG(errs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001843 }
1844
1845 LSize += J->size();
1846 RSize -= J->size();
1847 }
1848 if (areJTsAllowed(TLI)) {
1849 // If our case is dense we *really* should handle it earlier!
1850 assert((FMetric > 0) && "Should handle dense range earlier!");
1851 } else {
1852 Pivot = CR.Range.first + Size/2;
1853 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001855 CaseRange LHSR(CR.Range.first, Pivot);
1856 CaseRange RHSR(Pivot, CR.Range.second);
1857 Constant *C = Pivot->Low;
1858 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001860 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001861 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001862 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001863 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001864 // Pivot's Value, then we can branch directly to the LHS's Target,
1865 // rather than creating a leaf node for it.
1866 if ((LHSR.second - LHSR.first) == 1 &&
1867 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001868 cast<ConstantInt>(C)->getValue() ==
1869 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870 TrueBB = LHSR.first->BB;
1871 } else {
1872 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1873 CurMF->insert(BBI, TrueBB);
1874 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001875
1876 // Put SV in a virtual register to make it available from the new blocks.
1877 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001878 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 // Similar to the optimization above, if the Value being switched on is
1881 // known to be less than the Constant CR.LT, and the current Case Value
1882 // is CR.LT - 1, then we can branch directly to the target block for
1883 // the current Case Value, rather than emitting a RHS leaf node for it.
1884 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001885 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1886 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887 FalseBB = RHSR.first->BB;
1888 } else {
1889 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1890 CurMF->insert(BBI, FalseBB);
1891 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001892
1893 // Put SV in a virtual register to make it available from the new blocks.
1894 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 }
1896
1897 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001898 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 // Otherwise, branch to LHS.
1900 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1901
1902 if (CR.CaseBB == CurMBB)
1903 visitSwitchCase(CB);
1904 else
1905 SwitchCases.push_back(CB);
1906
1907 return true;
1908}
1909
1910/// handleBitTestsSwitchCase - if current case range has few destination and
1911/// range span less, than machine word bitwidth, encode case range into series
1912/// of masks and emit bit tests with these masks.
1913bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1914 CaseRecVector& WorkList,
1915 Value* SV,
1916 MachineBasicBlock* Default){
1917 unsigned IntPtrBits = TLI.getPointerTy().getSizeInBits();
1918
1919 Case& FrontCase = *CR.Range.first;
1920 Case& BackCase = *(CR.Range.second-1);
1921
1922 // Get the MachineFunction which holds the current MBB. This is used when
1923 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001924 MachineFunction *CurMF = CurMBB->getParent();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001925
Anton Korobeynikov23218582008-12-23 22:25:27 +00001926 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1928 I!=E; ++I) {
1929 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001930 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001931 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001932
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001933 // Count unique destinations
1934 SmallSet<MachineBasicBlock*, 4> Dests;
1935 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1936 Dests.insert(I->BB);
1937 if (Dests.size() > 3)
1938 // Don't bother the code below, if there are too much unique destinations
1939 return false;
1940 }
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001941 DEBUG(errs() << "Total number of unique destinations: " << Dests.size() << '\n'
1942 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001945 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1946 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001947 APInt cmpRange = maxValue - minValue;
1948
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001949 DEBUG(errs() << "Compare range: " << cmpRange << '\n'
1950 << "Low bound: " << minValue << '\n'
1951 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001952
1953 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001954 (!(Dests.size() == 1 && numCmps >= 3) &&
1955 !(Dests.size() == 2 && numCmps >= 5) &&
1956 !(Dests.size() >= 3 && numCmps >= 6)))
1957 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001959 DEBUG(errs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001960 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1961
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962 // Optimize the case where all the case values fit in a
1963 // word without having to subtract minValue. In this case,
1964 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001965 if (minValue.isNonNegative() &&
1966 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1967 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001969 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001970 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001971
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001972 CaseBitsVector CasesBits;
1973 unsigned i, count = 0;
1974
1975 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1976 MachineBasicBlock* Dest = I->BB;
1977 for (i = 0; i < count; ++i)
1978 if (Dest == CasesBits[i].BB)
1979 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001981 if (i == count) {
1982 assert((count < 3) && "Too much destinations to test!");
1983 CasesBits.push_back(CaseBits(0, Dest, 0));
1984 count++;
1985 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001986
1987 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1988 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1989
1990 uint64_t lo = (lowValue - lowBound).getZExtValue();
1991 uint64_t hi = (highValue - lowBound).getZExtValue();
1992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001993 for (uint64_t j = lo; j <= hi; j++) {
1994 CasesBits[i].Mask |= 1ULL << j;
1995 CasesBits[i].Bits++;
1996 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001997
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 }
1999 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002001 BitTestInfo BTC;
2002
2003 // Figure out which block is immediately after the current one.
2004 MachineFunction::iterator BBI = CR.CaseBB;
2005 ++BBI;
2006
2007 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2008
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002009 DEBUG(errs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002011 DEBUG(errs() << "Mask: " << CasesBits[i].Mask
2012 << ", Bits: " << CasesBits[i].Bits
2013 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002014
2015 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2016 CurMF->insert(BBI, CaseBB);
2017 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2018 CaseBB,
2019 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002020
2021 // Put SV in a virtual register to make it available from the new blocks.
2022 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002024
2025 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002026 -1U, (CR.CaseBB == CurMBB),
2027 CR.CaseBB, Default, BTC);
2028
2029 if (CR.CaseBB == CurMBB)
2030 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032 BitTestCases.push_back(BTB);
2033
2034 return true;
2035}
2036
2037
2038/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov23218582008-12-23 22:25:27 +00002039size_t SelectionDAGLowering::Clusterify(CaseVector& Cases,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002040 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002041 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042
2043 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002044 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2046 Cases.push_back(Case(SI.getSuccessorValue(i),
2047 SI.getSuccessorValue(i),
2048 SMBB));
2049 }
2050 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2051
2052 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002053 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 // Must recompute end() each iteration because it may be
2055 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002056 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2057 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2058 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 MachineBasicBlock* nextBB = J->BB;
2060 MachineBasicBlock* currentBB = I->BB;
2061
2062 // If the two neighboring cases go to the same destination, merge them
2063 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002064 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 I->High = J->High;
2066 J = Cases.erase(J);
2067 } else {
2068 I = J++;
2069 }
2070 }
2071
2072 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2073 if (I->Low != I->High)
2074 // A range counts double, since it requires two compares.
2075 ++numCmps;
2076 }
2077
2078 return numCmps;
2079}
2080
Anton Korobeynikov23218582008-12-23 22:25:27 +00002081void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 // Figure out which block is immediately after the current one.
2083 MachineBasicBlock *NextBlock = 0;
2084 MachineFunction::iterator BBI = CurMBB;
2085
2086 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2087
2088 // If there is only the default destination, branch to it if it is not the
2089 // next basic block. Otherwise, just fall through.
2090 if (SI.getNumOperands() == 2) {
2091 // Update machine-CFG edges.
2092
2093 // If this is not a fall-through branch, emit the branch.
2094 CurMBB->addSuccessor(Default);
2095 if (Default != NextBlock)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002096 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002097 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 DAG.getBasicBlock(Default)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 return;
2100 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002102 // If there are any non-default case statements, create a vector of Cases
2103 // representing each one, and sort the vector so that we can efficiently
2104 // create a binary search tree from them.
2105 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002106 size_t numCmps = Clusterify(Cases, SI);
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002107 DEBUG(errs() << "Clusterify finished. Total clusters: " << Cases.size()
2108 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002109 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110
2111 // Get the Value to be switched on and default basic blocks, which will be
2112 // inserted into CaseBlock records, representing basic blocks in the binary
2113 // search tree.
2114 Value *SV = SI.getOperand(0);
2115
2116 // Push the initial CaseRec onto the worklist
2117 CaseRecVector WorkList;
2118 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2119
2120 while (!WorkList.empty()) {
2121 // Grab a record representing a case range to process off the worklist
2122 CaseRec CR = WorkList.back();
2123 WorkList.pop_back();
2124
2125 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2126 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 // If the range has few cases (two or less) emit a series of specific
2129 // tests.
2130 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2131 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002132
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002133 // If the switch has more than 5 blocks, and at least 40% dense, and the
2134 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002135 // lowering the switch to a binary tree of conditional branches.
2136 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2137 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2140 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2141 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2142 }
2143}
2144
2145
2146void SelectionDAGLowering::visitSub(User &I) {
2147 // -0.0 - X --> fneg
2148 const Type *Ty = I.getType();
2149 if (isa<VectorType>(Ty)) {
2150 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2151 const VectorType *DestTy = cast<VectorType>(I.getType());
2152 const Type *ElTy = DestTy->getElementType();
2153 if (ElTy->isFloatingPoint()) {
2154 unsigned VL = DestTy->getNumElements();
2155 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
2156 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2157 if (CV == CNZ) {
2158 SDValue Op2 = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002159 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002160 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 return;
2162 }
2163 }
2164 }
2165 }
2166 if (Ty->isFloatingPoint()) {
2167 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
2168 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
2169 SDValue Op2 = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002170 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002171 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 return;
2173 }
2174 }
2175
2176 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
2177}
2178
2179void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
2180 SDValue Op1 = getValue(I.getOperand(0));
2181 SDValue Op2 = getValue(I.getOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002182
Scott Michelfdc40a02009-02-17 22:15:04 +00002183 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002184 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002185}
2186
2187void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2188 SDValue Op1 = getValue(I.getOperand(0));
2189 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman57fc82d2009-04-09 03:51:29 +00002190 if (!isa<VectorType>(I.getType()) &&
2191 Op2.getValueType() != TLI.getShiftAmountTy()) {
2192 // If the operand is smaller than the shift count type, promote it.
2193 if (TLI.getShiftAmountTy().bitsGT(Op2.getValueType()))
2194 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2195 TLI.getShiftAmountTy(), Op2);
2196 // If the operand is larger than the shift count type but the shift
2197 // count type has enough bits to represent any shift value, truncate
2198 // it now. This is a common case and it exposes the truncate to
2199 // optimization early.
2200 else if (TLI.getShiftAmountTy().getSizeInBits() >=
2201 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2202 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2203 TLI.getShiftAmountTy(), Op2);
2204 // Otherwise we'll need to temporarily settle for some other
2205 // convenient type; type legalization will make adjustments as
2206 // needed.
2207 else if (TLI.getPointerTy().bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002208 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002209 TLI.getPointerTy(), Op2);
2210 else if (TLI.getPointerTy().bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002211 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002212 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002214
Scott Michelfdc40a02009-02-17 22:15:04 +00002215 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002216 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217}
2218
2219void SelectionDAGLowering::visitICmp(User &I) {
2220 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2221 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2222 predicate = IC->getPredicate();
2223 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2224 predicate = ICmpInst::Predicate(IC->getPredicate());
2225 SDValue Op1 = getValue(I.getOperand(0));
2226 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002227 ISD::CondCode Opcode = getICmpCondCode(predicate);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002228 setValue(&I, DAG.getSetCC(getCurDebugLoc(),MVT::i1, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002229}
2230
2231void SelectionDAGLowering::visitFCmp(User &I) {
2232 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2233 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2234 predicate = FC->getPredicate();
2235 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2236 predicate = FCmpInst::Predicate(FC->getPredicate());
2237 SDValue Op1 = getValue(I.getOperand(0));
2238 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002239 ISD::CondCode Condition = getFCmpCondCode(predicate);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002240 setValue(&I, DAG.getSetCC(getCurDebugLoc(), MVT::i1, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241}
2242
2243void SelectionDAGLowering::visitVICmp(User &I) {
2244 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2245 if (VICmpInst *IC = dyn_cast<VICmpInst>(&I))
2246 predicate = IC->getPredicate();
2247 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2248 predicate = ICmpInst::Predicate(IC->getPredicate());
2249 SDValue Op1 = getValue(I.getOperand(0));
2250 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002251 ISD::CondCode Opcode = getICmpCondCode(predicate);
Scott Michelfdc40a02009-02-17 22:15:04 +00002252 setValue(&I, DAG.getVSetCC(getCurDebugLoc(), Op1.getValueType(),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002253 Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254}
2255
2256void SelectionDAGLowering::visitVFCmp(User &I) {
2257 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2258 if (VFCmpInst *FC = dyn_cast<VFCmpInst>(&I))
2259 predicate = FC->getPredicate();
2260 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2261 predicate = FCmpInst::Predicate(FC->getPredicate());
2262 SDValue Op1 = getValue(I.getOperand(0));
2263 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002264 ISD::CondCode Condition = getFCmpCondCode(predicate);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 MVT DestVT = TLI.getValueType(I.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002266
Dale Johannesenf5d97892009-02-04 01:48:28 +00002267 setValue(&I, DAG.getVSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268}
2269
2270void SelectionDAGLowering::visitSelect(User &I) {
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002271 SmallVector<MVT, 4> ValueVTs;
2272 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2273 unsigned NumValues = ValueVTs.size();
2274 if (NumValues != 0) {
2275 SmallVector<SDValue, 4> Values(NumValues);
2276 SDValue Cond = getValue(I.getOperand(0));
2277 SDValue TrueVal = getValue(I.getOperand(1));
2278 SDValue FalseVal = getValue(I.getOperand(2));
2279
2280 for (unsigned i = 0; i != NumValues; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002281 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002282 TrueVal.getValueType(), Cond,
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002283 SDValue(TrueVal.getNode(), TrueVal.getResNo() + i),
2284 SDValue(FalseVal.getNode(), FalseVal.getResNo() + i));
2285
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002287 DAG.getVTList(&ValueVTs[0], NumValues),
2288 &Values[0], NumValues));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002289 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002290}
2291
2292
2293void SelectionDAGLowering::visitTrunc(User &I) {
2294 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2295 SDValue N = getValue(I.getOperand(0));
2296 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002297 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298}
2299
2300void SelectionDAGLowering::visitZExt(User &I) {
2301 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2302 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2303 SDValue N = getValue(I.getOperand(0));
2304 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002305 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306}
2307
2308void SelectionDAGLowering::visitSExt(User &I) {
2309 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2310 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2311 SDValue N = getValue(I.getOperand(0));
2312 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002313 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314}
2315
2316void SelectionDAGLowering::visitFPTrunc(User &I) {
2317 // FPTrunc is never a no-op cast, no need to check
2318 SDValue N = getValue(I.getOperand(0));
2319 MVT DestVT = TLI.getValueType(I.getType());
Scott Michelfdc40a02009-02-17 22:15:04 +00002320 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002321 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322}
2323
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002324void SelectionDAGLowering::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 // FPTrunc is never a no-op cast, no need to check
2326 SDValue N = getValue(I.getOperand(0));
2327 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002328 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329}
2330
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002331void SelectionDAGLowering::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332 // FPToUI is never a no-op cast, no need to check
2333 SDValue N = getValue(I.getOperand(0));
2334 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002335 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336}
2337
2338void SelectionDAGLowering::visitFPToSI(User &I) {
2339 // FPToSI is never a no-op cast, no need to check
2340 SDValue N = getValue(I.getOperand(0));
2341 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002342 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343}
2344
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002345void SelectionDAGLowering::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 // UIToFP is never a no-op cast, no need to check
2347 SDValue N = getValue(I.getOperand(0));
2348 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002349 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350}
2351
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002352void SelectionDAGLowering::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002353 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354 SDValue N = getValue(I.getOperand(0));
2355 MVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002356 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357}
2358
2359void SelectionDAGLowering::visitPtrToInt(User &I) {
2360 // What to do depends on the size of the integer and the size of the pointer.
2361 // We can either truncate, zero extend, or no-op, accordingly.
2362 SDValue N = getValue(I.getOperand(0));
2363 MVT SrcVT = N.getValueType();
2364 MVT DestVT = TLI.getValueType(I.getType());
2365 SDValue Result;
2366 if (DestVT.bitsLT(SrcVT))
Dale Johannesen66978ee2009-01-31 02:22:37 +00002367 Result = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002368 else
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
Dale Johannesen66978ee2009-01-31 02:22:37 +00002370 Result = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371 setValue(&I, Result);
2372}
2373
2374void SelectionDAGLowering::visitIntToPtr(User &I) {
2375 // What to do depends on the size of the integer and the size of the pointer.
2376 // We can either truncate, zero extend, or no-op, accordingly.
2377 SDValue N = getValue(I.getOperand(0));
2378 MVT SrcVT = N.getValueType();
2379 MVT DestVT = TLI.getValueType(I.getType());
2380 if (DestVT.bitsLT(SrcVT))
Dale Johannesen66978ee2009-01-31 02:22:37 +00002381 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002382 else
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
Scott Michelfdc40a02009-02-17 22:15:04 +00002384 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002385 DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386}
2387
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002388void SelectionDAGLowering::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 SDValue N = getValue(I.getOperand(0));
2390 MVT DestVT = TLI.getValueType(I.getType());
2391
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002392 // BitCast assures us that source and destination are the same size so this
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393 // is either a BIT_CONVERT or a no-op.
2394 if (DestVT != N.getValueType())
Scott Michelfdc40a02009-02-17 22:15:04 +00002395 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002396 DestVT, N)); // convert types
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 else
2398 setValue(&I, N); // noop cast.
2399}
2400
2401void SelectionDAGLowering::visitInsertElement(User &I) {
2402 SDValue InVec = getValue(I.getOperand(0));
2403 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002404 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002405 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406 getValue(I.getOperand(2)));
2407
Scott Michelfdc40a02009-02-17 22:15:04 +00002408 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409 TLI.getValueType(I.getType()),
2410 InVec, InVal, InIdx));
2411}
2412
2413void SelectionDAGLowering::visitExtractElement(User &I) {
2414 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002415 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002416 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002417 getValue(I.getOperand(1)));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002418 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002419 TLI.getValueType(I.getType()), InVec, InIdx));
2420}
2421
Mon P Wangaeb06d22008-11-10 04:46:22 +00002422
2423// Utility for visitShuffleVector - Returns true if the mask is mask starting
2424// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002425static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2426 unsigned MaskNumElts = Mask.size();
2427 for (unsigned i = 0; i != MaskNumElts; ++i)
2428 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002429 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002430 return true;
2431}
2432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002433void SelectionDAGLowering::visitShuffleVector(User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002434 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002435 SDValue Src1 = getValue(I.getOperand(0));
2436 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002437
Nate Begeman9008ca62009-04-27 18:41:29 +00002438 // Convert the ConstantVector mask operand into an array of ints, with -1
2439 // representing undef values.
2440 SmallVector<Constant*, 8> MaskElts;
2441 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002442 unsigned MaskNumElts = MaskElts.size();
2443 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002444 if (isa<UndefValue>(MaskElts[i]))
2445 Mask.push_back(-1);
2446 else
2447 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2448 }
2449
Mon P Wangaeb06d22008-11-10 04:46:22 +00002450 MVT VT = TLI.getValueType(I.getType());
Mon P Wang230e4fa2008-11-21 04:25:21 +00002451 MVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002452 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002453
Mon P Wangc7849c22008-11-16 05:06:27 +00002454 if (SrcNumElts == MaskNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002455 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2456 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002457 return;
2458 }
2459
2460 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002461 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2462 // Mask is longer than the source vectors and is a multiple of the source
2463 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002464 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002465 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2466 // The shuffle is concatenating two vectors together.
Scott Michelfdc40a02009-02-17 22:15:04 +00002467 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002468 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002469 return;
2470 }
2471
Mon P Wangc7849c22008-11-16 05:06:27 +00002472 // Pad both vectors with undefs to make them the same length as the mask.
2473 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002474 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2475 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002476 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002477
Nate Begeman9008ca62009-04-27 18:41:29 +00002478 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2479 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002480 MOps1[0] = Src1;
2481 MOps2[0] = Src2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002482
2483 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2484 getCurDebugLoc(), VT,
2485 &MOps1[0], NumConcat);
2486 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2487 getCurDebugLoc(), VT,
2488 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002489
Mon P Wangaeb06d22008-11-10 04:46:22 +00002490 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002491 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002492 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002493 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002494 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002495 MappedOps.push_back(Idx);
2496 else
2497 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002498 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002499 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2500 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002501 return;
2502 }
2503
Mon P Wangc7849c22008-11-16 05:06:27 +00002504 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002505 // Analyze the access pattern of the vector to see if we can extract
2506 // two subvectors and do the shuffle. The analysis is done by calculating
2507 // the range of elements the mask access on both vectors.
2508 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2509 int MaxRange[2] = {-1, -1};
2510
Nate Begeman5a5ca152009-04-29 05:20:52 +00002511 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002512 int Idx = Mask[i];
2513 int Input = 0;
2514 if (Idx < 0)
2515 continue;
2516
Nate Begeman5a5ca152009-04-29 05:20:52 +00002517 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002518 Input = 1;
2519 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002520 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002521 if (Idx > MaxRange[Input])
2522 MaxRange[Input] = Idx;
2523 if (Idx < MinRange[Input])
2524 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002525 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002526
Mon P Wangc7849c22008-11-16 05:06:27 +00002527 // Check if the access is smaller than the vector size and can we find
2528 // a reasonable extract index.
Mon P Wang230e4fa2008-11-21 04:25:21 +00002529 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002530 int StartIdx[2]; // StartIdx to extract from
2531 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002532 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002533 RangeUse[Input] = 0; // Unused
2534 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002535 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002536 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002537 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002538 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002539 RangeUse[Input] = 1; // Extract from beginning of the vector
2540 StartIdx[Input] = 0;
2541 } else {
2542 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002543 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002544 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002545 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002546 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002547 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002548 }
2549
2550 if (RangeUse[0] == 0 && RangeUse[0] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002551 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002552 return;
2553 }
2554 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2555 // Extract appropriate subvector and generate a vector shuffle
2556 for (int Input=0; Input < 2; ++Input) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002557 SDValue& Src = Input == 0 ? Src1 : Src2;
Mon P Wangc7849c22008-11-16 05:06:27 +00002558 if (RangeUse[Input] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002559 Src = DAG.getUNDEF(VT);
Mon P Wangc7849c22008-11-16 05:06:27 +00002560 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002561 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002562 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002563 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002564 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002565 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002566 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002567 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 int Idx = Mask[i];
2569 if (Idx < 0)
2570 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002571 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002572 MappedOps.push_back(Idx - StartIdx[0]);
2573 else
2574 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002575 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002576 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2577 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002578 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002579 }
2580 }
2581
Mon P Wangc7849c22008-11-16 05:06:27 +00002582 // We can't use either concat vectors or extract subvectors so fall back to
2583 // replacing the shuffle with extract and build vector.
2584 // to insert and build vector.
Mon P Wangaeb06d22008-11-10 04:46:22 +00002585 MVT EltVT = VT.getVectorElementType();
2586 MVT PtrVT = TLI.getPointerTy();
2587 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002588 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002589 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002590 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002591 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002592 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002593 if (Idx < (int)SrcNumElts)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002594 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002595 EltVT, Src1, DAG.getConstant(Idx, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002596 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002597 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Scott Michelfdc40a02009-02-17 22:15:04 +00002598 EltVT, Src2,
Mon P Wangc7849c22008-11-16 05:06:27 +00002599 DAG.getConstant(Idx - SrcNumElts, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002600 }
2601 }
Evan Chenga87008d2009-02-25 22:49:59 +00002602 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2603 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604}
2605
2606void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2607 const Value *Op0 = I.getOperand(0);
2608 const Value *Op1 = I.getOperand(1);
2609 const Type *AggTy = I.getType();
2610 const Type *ValTy = Op1->getType();
2611 bool IntoUndef = isa<UndefValue>(Op0);
2612 bool FromUndef = isa<UndefValue>(Op1);
2613
2614 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2615 I.idx_begin(), I.idx_end());
2616
2617 SmallVector<MVT, 4> AggValueVTs;
2618 ComputeValueVTs(TLI, AggTy, AggValueVTs);
2619 SmallVector<MVT, 4> ValValueVTs;
2620 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2621
2622 unsigned NumAggValues = AggValueVTs.size();
2623 unsigned NumValValues = ValValueVTs.size();
2624 SmallVector<SDValue, 4> Values(NumAggValues);
2625
2626 SDValue Agg = getValue(Op0);
2627 SDValue Val = getValue(Op1);
2628 unsigned i = 0;
2629 // Copy the beginning value(s) from the original aggregate.
2630 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002631 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002632 SDValue(Agg.getNode(), Agg.getResNo() + i);
2633 // Copy values from the inserted value(s).
2634 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002635 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002636 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2637 // Copy remaining value(s) from the original aggregate.
2638 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002639 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640 SDValue(Agg.getNode(), Agg.getResNo() + i);
2641
Scott Michelfdc40a02009-02-17 22:15:04 +00002642 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002643 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2644 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645}
2646
2647void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2648 const Value *Op0 = I.getOperand(0);
2649 const Type *AggTy = Op0->getType();
2650 const Type *ValTy = I.getType();
2651 bool OutOfUndef = isa<UndefValue>(Op0);
2652
2653 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2654 I.idx_begin(), I.idx_end());
2655
2656 SmallVector<MVT, 4> ValValueVTs;
2657 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2658
2659 unsigned NumValValues = ValValueVTs.size();
2660 SmallVector<SDValue, 4> Values(NumValValues);
2661
2662 SDValue Agg = getValue(Op0);
2663 // Copy out the selected value(s).
2664 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2665 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002666 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002667 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002668 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002669
Scott Michelfdc40a02009-02-17 22:15:04 +00002670 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002671 DAG.getVTList(&ValValueVTs[0], NumValValues),
2672 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002673}
2674
2675
2676void SelectionDAGLowering::visitGetElementPtr(User &I) {
2677 SDValue N = getValue(I.getOperand(0));
2678 const Type *Ty = I.getOperand(0)->getType();
2679
2680 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2681 OI != E; ++OI) {
2682 Value *Idx = *OI;
2683 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2684 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2685 if (Field) {
2686 // N = N + Offset
2687 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002688 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689 DAG.getIntPtrConstant(Offset));
2690 }
2691 Ty = StTy->getElementType(Field);
2692 } else {
2693 Ty = cast<SequentialType>(Ty)->getElementType();
2694
2695 // If this is a constant subscript, handle it quickly.
2696 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2697 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002698 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00002699 TD->getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002700 SDValue OffsVal;
Evan Chengb1032a82009-02-09 20:54:38 +00002701 unsigned PtrBits = TLI.getPointerTy().getSizeInBits();
Evan Cheng65b52df2009-02-09 21:01:06 +00002702 if (PtrBits < 64) {
2703 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2704 TLI.getPointerTy(),
2705 DAG.getConstant(Offs, MVT::i64));
2706 } else
Evan Chengb1032a82009-02-09 20:54:38 +00002707 OffsVal = DAG.getIntPtrConstant(Offs);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002708 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002709 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002710 continue;
2711 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002712
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00002714 uint64_t ElementSize = TD->getTypePaddedSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002715 SDValue IdxN = getValue(Idx);
2716
2717 // If the index is smaller or larger than intptr_t, truncate or extend
2718 // it.
2719 if (IdxN.getValueType().bitsLT(N.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002720 IdxN = DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002721 N.getValueType(), IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002722 else if (IdxN.getValueType().bitsGT(N.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002723 IdxN = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002724 N.getValueType(), IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002725
2726 // If this is a multiply by a power of two, turn it into a shl
2727 // immediately. This is a very common case.
2728 if (ElementSize != 1) {
2729 if (isPowerOf2_64(ElementSize)) {
2730 unsigned Amt = Log2_64(ElementSize);
Scott Michelfdc40a02009-02-17 22:15:04 +00002731 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002732 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002733 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734 } else {
2735 SDValue Scale = DAG.getIntPtrConstant(ElementSize);
Scott Michelfdc40a02009-02-17 22:15:04 +00002736 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002737 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738 }
2739 }
2740
Scott Michelfdc40a02009-02-17 22:15:04 +00002741 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002742 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002743 }
2744 }
2745 setValue(&I, N);
2746}
2747
2748void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2749 // If this is a fixed sized alloca in the entry block of the function,
2750 // allocate it statically on the stack.
2751 if (FuncInfo.StaticAllocaMap.count(&I))
2752 return; // getValue will auto-populate this.
2753
2754 const Type *Ty = I.getAllocatedType();
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00002755 uint64_t TySize = TLI.getTargetData()->getTypePaddedSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002756 unsigned Align =
2757 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2758 I.getAlignment());
2759
2760 SDValue AllocSize = getValue(I.getArraySize());
Chris Lattner0b18e592009-03-17 19:36:00 +00002761
2762 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), AllocSize.getValueType(),
2763 AllocSize,
2764 DAG.getConstant(TySize, AllocSize.getValueType()));
2765
2766
2767
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768 MVT IntPtr = TLI.getPointerTy();
2769 if (IntPtr.bitsLT(AllocSize.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002770 AllocSize = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002771 IntPtr, AllocSize);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772 else if (IntPtr.bitsGT(AllocSize.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002773 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002774 IntPtr, AllocSize);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776 // Handle alignment. If the requested alignment is less than or equal to
2777 // the stack alignment, ignore it. If the size is greater than or equal to
2778 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2779 unsigned StackAlign =
2780 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2781 if (Align <= StackAlign)
2782 Align = 0;
2783
2784 // Round the size of the allocation up to the stack alignment size
2785 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002786 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002787 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788 DAG.getIntPtrConstant(StackAlign-1));
2789 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002790 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002791 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002792 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2793
2794 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Dan Gohmanfc166572009-04-09 23:54:40 +00002795 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002796 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002797 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798 setValue(&I, DSA);
2799 DAG.setRoot(DSA.getValue(1));
2800
2801 // Inform the Frame Information that we have just allocated a variable-sized
2802 // object.
2803 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2804}
2805
2806void SelectionDAGLowering::visitLoad(LoadInst &I) {
2807 const Value *SV = I.getOperand(0);
2808 SDValue Ptr = getValue(SV);
2809
2810 const Type *Ty = I.getType();
2811 bool isVolatile = I.isVolatile();
2812 unsigned Alignment = I.getAlignment();
2813
2814 SmallVector<MVT, 4> ValueVTs;
2815 SmallVector<uint64_t, 4> Offsets;
2816 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2817 unsigned NumValues = ValueVTs.size();
2818 if (NumValues == 0)
2819 return;
2820
2821 SDValue Root;
2822 bool ConstantMemory = false;
2823 if (I.isVolatile())
2824 // Serialize volatile loads with other side effects.
2825 Root = getRoot();
2826 else if (AA->pointsToConstantMemory(SV)) {
2827 // Do not serialize (non-volatile) loads of constant memory with anything.
2828 Root = DAG.getEntryNode();
2829 ConstantMemory = true;
2830 } else {
2831 // Do not serialize non-volatile loads against each other.
2832 Root = DAG.getRoot();
2833 }
2834
2835 SmallVector<SDValue, 4> Values(NumValues);
2836 SmallVector<SDValue, 4> Chains(NumValues);
2837 MVT PtrVT = Ptr.getValueType();
2838 for (unsigned i = 0; i != NumValues; ++i) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002839 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Scott Michelfdc40a02009-02-17 22:15:04 +00002840 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002841 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002842 DAG.getConstant(Offsets[i], PtrVT)),
2843 SV, Offsets[i],
2844 isVolatile, Alignment);
2845 Values[i] = L;
2846 Chains[i] = L.getValue(1);
2847 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002850 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002851 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002852 &Chains[0], NumValues);
2853 if (isVolatile)
2854 DAG.setRoot(Chain);
2855 else
2856 PendingLoads.push_back(Chain);
2857 }
2858
Scott Michelfdc40a02009-02-17 22:15:04 +00002859 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002860 DAG.getVTList(&ValueVTs[0], NumValues),
2861 &Values[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862}
2863
2864
2865void SelectionDAGLowering::visitStore(StoreInst &I) {
2866 Value *SrcV = I.getOperand(0);
2867 Value *PtrV = I.getOperand(1);
2868
2869 SmallVector<MVT, 4> ValueVTs;
2870 SmallVector<uint64_t, 4> Offsets;
2871 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2872 unsigned NumValues = ValueVTs.size();
2873 if (NumValues == 0)
2874 return;
2875
2876 // Get the lowered operands. Note that we do this after
2877 // checking if NumResults is zero, because with zero results
2878 // the operands won't have values in the map.
2879 SDValue Src = getValue(SrcV);
2880 SDValue Ptr = getValue(PtrV);
2881
2882 SDValue Root = getRoot();
2883 SmallVector<SDValue, 4> Chains(NumValues);
2884 MVT PtrVT = Ptr.getValueType();
2885 bool isVolatile = I.isVolatile();
2886 unsigned Alignment = I.getAlignment();
2887 for (unsigned i = 0; i != NumValues; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002888 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002889 SDValue(Src.getNode(), Src.getResNo() + i),
Scott Michelfdc40a02009-02-17 22:15:04 +00002890 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002891 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002892 DAG.getConstant(Offsets[i], PtrVT)),
2893 PtrV, Offsets[i],
2894 isVolatile, Alignment);
2895
Scott Michelfdc40a02009-02-17 22:15:04 +00002896 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002897 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002898}
2899
2900/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2901/// node.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002902void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002903 unsigned Intrinsic) {
2904 bool HasChain = !I.doesNotAccessMemory();
2905 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2906
2907 // Build the operand list.
2908 SmallVector<SDValue, 8> Ops;
2909 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2910 if (OnlyLoad) {
2911 // We don't need to serialize loads against other loads.
2912 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002913 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002914 Ops.push_back(getRoot());
2915 }
2916 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002917
2918 // Info is set by getTgtMemInstrinsic
2919 TargetLowering::IntrinsicInfo Info;
2920 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2921
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002922 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002923 if (!IsTgtIntrinsic)
2924 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925
2926 // Add all operands of the call to the operand list.
2927 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2928 SDValue Op = getValue(I.getOperand(i));
2929 assert(TLI.isTypeLegal(Op.getValueType()) &&
2930 "Intrinsic uses a non-legal type?");
2931 Ops.push_back(Op);
2932 }
2933
Dan Gohmanfc166572009-04-09 23:54:40 +00002934 std::vector<MVT> VTArray;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002935 if (I.getType() != Type::VoidTy) {
2936 MVT VT = TLI.getValueType(I.getType());
2937 if (VT.isVector()) {
2938 const VectorType *DestTy = cast<VectorType>(I.getType());
2939 MVT EltVT = TLI.getValueType(DestTy->getElementType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002940
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002941 VT = MVT::getVectorVT(EltVT, DestTy->getNumElements());
2942 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2943 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002945 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
Dan Gohmanfc166572009-04-09 23:54:40 +00002946 VTArray.push_back(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002947 }
2948 if (HasChain)
Dan Gohmanfc166572009-04-09 23:54:40 +00002949 VTArray.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002950
Dan Gohmanfc166572009-04-09 23:54:40 +00002951 SDVTList VTs = DAG.getVTList(&VTArray[0], VTArray.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002952
2953 // Create the node.
2954 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002955 if (IsTgtIntrinsic) {
2956 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002957 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002958 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002959 Info.memVT, Info.ptrVal, Info.offset,
2960 Info.align, Info.vol,
2961 Info.readMem, Info.writeMem);
2962 }
2963 else if (!HasChain)
Scott Michelfdc40a02009-02-17 22:15:04 +00002964 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002965 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002966 else if (I.getType() != Type::VoidTy)
Scott Michelfdc40a02009-02-17 22:15:04 +00002967 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002968 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002969 else
Scott Michelfdc40a02009-02-17 22:15:04 +00002970 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002971 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972
2973 if (HasChain) {
2974 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2975 if (OnlyLoad)
2976 PendingLoads.push_back(Chain);
2977 else
2978 DAG.setRoot(Chain);
2979 }
2980 if (I.getType() != Type::VoidTy) {
2981 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
2982 MVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002983 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002984 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002985 setValue(&I, Result);
2986 }
2987}
2988
2989/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
2990static GlobalVariable *ExtractTypeInfo(Value *V) {
2991 V = V->stripPointerCasts();
2992 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
2993 assert ((GV || isa<ConstantPointerNull>(V)) &&
2994 "TypeInfo must be a global variable or NULL");
2995 return GV;
2996}
2997
2998namespace llvm {
2999
3000/// AddCatchInfo - Extract the personality and type infos from an eh.selector
3001/// call, and add them to the specified machine basic block.
3002void AddCatchInfo(CallInst &I, MachineModuleInfo *MMI,
3003 MachineBasicBlock *MBB) {
3004 // Inform the MachineModuleInfo of the personality for this landing pad.
3005 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
3006 assert(CE->getOpcode() == Instruction::BitCast &&
3007 isa<Function>(CE->getOperand(0)) &&
3008 "Personality should be a function");
3009 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
3010
3011 // Gather all the type infos for this landing pad and pass them along to
3012 // MachineModuleInfo.
3013 std::vector<GlobalVariable *> TyInfo;
3014 unsigned N = I.getNumOperands();
3015
3016 for (unsigned i = N - 1; i > 2; --i) {
3017 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
3018 unsigned FilterLength = CI->getZExtValue();
3019 unsigned FirstCatch = i + FilterLength + !FilterLength;
3020 assert (FirstCatch <= N && "Invalid filter length");
3021
3022 if (FirstCatch < N) {
3023 TyInfo.reserve(N - FirstCatch);
3024 for (unsigned j = FirstCatch; j < N; ++j)
3025 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3026 MMI->addCatchTypeInfo(MBB, TyInfo);
3027 TyInfo.clear();
3028 }
3029
3030 if (!FilterLength) {
3031 // Cleanup.
3032 MMI->addCleanup(MBB);
3033 } else {
3034 // Filter.
3035 TyInfo.reserve(FilterLength - 1);
3036 for (unsigned j = i + 1; j < FirstCatch; ++j)
3037 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3038 MMI->addFilterTypeInfo(MBB, TyInfo);
3039 TyInfo.clear();
3040 }
3041
3042 N = i;
3043 }
3044 }
3045
3046 if (N > 3) {
3047 TyInfo.reserve(N - 3);
3048 for (unsigned j = 3; j < N; ++j)
3049 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3050 MMI->addCatchTypeInfo(MBB, TyInfo);
3051 }
3052}
3053
3054}
3055
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003056/// GetSignificand - Get the significand and build it into a floating-point
3057/// number with exponent of 1:
3058///
3059/// Op = (Op & 0x007fffff) | 0x3f800000;
3060///
3061/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003062static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003063GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
3064 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003065 DAG.getConstant(0x007fffff, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003066 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003067 DAG.getConstant(0x3f800000, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003068 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003069}
3070
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003071/// GetExponent - Get the exponent:
3072///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003073/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003074///
3075/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003076static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003077GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
3078 DebugLoc dl) {
3079 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003080 DAG.getConstant(0x7f800000, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003081 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003082 DAG.getConstant(23, TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003083 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Bill Wendlinge9a72862009-01-20 21:17:57 +00003084 DAG.getConstant(127, MVT::i32));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003085 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003086}
3087
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003088/// getF32Constant - Get 32-bit floating point constant.
3089static SDValue
3090getF32Constant(SelectionDAG &DAG, unsigned Flt) {
3091 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
3092}
3093
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003094/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003095/// visitIntrinsicCall: I is a call instruction
3096/// Op is the associated NodeType for I
3097const char *
3098SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003099 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003100 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003101 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003102 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003103 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003104 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003105 getValue(I.getOperand(2)),
3106 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003107 setValue(&I, L);
3108 DAG.setRoot(L.getValue(1));
3109 return 0;
3110}
3111
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003112// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003113const char *
3114SelectionDAGLowering::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003115 SDValue Op1 = getValue(I.getOperand(1));
3116 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00003117
Dan Gohmanfc166572009-04-09 23:54:40 +00003118 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
3119 SDValue Result = DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2);
Bill Wendling74c37652008-12-09 22:08:41 +00003120
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003121 setValue(&I, Result);
3122 return 0;
3123}
Bill Wendling74c37652008-12-09 22:08:41 +00003124
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003125/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3126/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003127void
3128SelectionDAGLowering::visitExp(CallInst &I) {
3129 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003130 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003131
3132 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
3133 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3134 SDValue Op = getValue(I.getOperand(1));
3135
3136 // Put the exponent in the right bit position for later addition to the
3137 // final result:
3138 //
3139 // #define LOG2OFe 1.4426950f
3140 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003141 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003142 getF32Constant(DAG, 0x3fb8aa3b));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003143 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003144
3145 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003146 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3147 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003148
3149 // IntegerPartOfX <<= 23;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003150 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003151 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003152
3153 if (LimitFloatPrecision <= 6) {
3154 // For floating-point precision of 6:
3155 //
3156 // TwoToFractionalPartOfX =
3157 // 0.997535578f +
3158 // (0.735607626f + 0.252464424f * x) * x;
3159 //
3160 // error 0.0144103317, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003161 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003162 getF32Constant(DAG, 0x3e814304));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003163 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003164 getF32Constant(DAG, 0x3f3c50c8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003165 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3166 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003167 getF32Constant(DAG, 0x3f7f5e7e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003168 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003169
3170 // Add the exponent into the result in integer domain.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003171 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003172 TwoToFracPartOfX, IntegerPartOfX);
3173
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003174 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003175 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3176 // For floating-point precision of 12:
3177 //
3178 // TwoToFractionalPartOfX =
3179 // 0.999892986f +
3180 // (0.696457318f +
3181 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3182 //
3183 // 0.000107046256 error, which is 13 to 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003184 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003185 getF32Constant(DAG, 0x3da235e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003186 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003187 getF32Constant(DAG, 0x3e65b8f3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003188 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3189 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003190 getF32Constant(DAG, 0x3f324b07));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003191 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3192 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003193 getF32Constant(DAG, 0x3f7ff8fd));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003194 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003195
3196 // Add the exponent into the result in integer domain.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003197 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003198 TwoToFracPartOfX, IntegerPartOfX);
3199
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003200 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003201 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3202 // For floating-point precision of 18:
3203 //
3204 // TwoToFractionalPartOfX =
3205 // 0.999999982f +
3206 // (0.693148872f +
3207 // (0.240227044f +
3208 // (0.554906021e-1f +
3209 // (0.961591928e-2f +
3210 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3211 //
3212 // error 2.47208000*10^(-7), which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003213 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003214 getF32Constant(DAG, 0x3924b03e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003215 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003216 getF32Constant(DAG, 0x3ab24b87));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003217 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3218 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003219 getF32Constant(DAG, 0x3c1d8c17));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003220 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3221 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003222 getF32Constant(DAG, 0x3d634a1d));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003223 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3224 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003225 getF32Constant(DAG, 0x3e75fe14));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003226 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3227 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003228 getF32Constant(DAG, 0x3f317234));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003229 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3230 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003231 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003232 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003233 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003234
3235 // Add the exponent into the result in integer domain.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003236 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003237 TwoToFracPartOfX, IntegerPartOfX);
3238
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003239 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003240 }
3241 } else {
3242 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003243 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003244 getValue(I.getOperand(1)).getValueType(),
3245 getValue(I.getOperand(1)));
3246 }
3247
Dale Johannesen59e577f2008-09-05 18:38:42 +00003248 setValue(&I, result);
3249}
3250
Bill Wendling39150252008-09-09 20:39:27 +00003251/// visitLog - Lower a log intrinsic. Handles the special sequences for
3252/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003253void
3254SelectionDAGLowering::visitLog(CallInst &I) {
3255 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003256 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003257
3258 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
3259 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3260 SDValue Op = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003261 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003262
3263 // Scale the exponent by log(2) [0.69314718f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003264 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003265 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003266 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003267
3268 // Get the significand and build it into a floating-point number with
3269 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003270 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003271
3272 if (LimitFloatPrecision <= 6) {
3273 // For floating-point precision of 6:
3274 //
3275 // LogofMantissa =
3276 // -1.1609546f +
3277 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003278 //
Bill Wendling39150252008-09-09 20:39:27 +00003279 // error 0.0034276066, which is better than 8 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003280 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003281 getF32Constant(DAG, 0xbe74c456));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003282 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003283 getF32Constant(DAG, 0x3fb3a2b1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003284 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3285 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003286 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003287
Scott Michelfdc40a02009-02-17 22:15:04 +00003288 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003289 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003290 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3291 // For floating-point precision of 12:
3292 //
3293 // LogOfMantissa =
3294 // -1.7417939f +
3295 // (2.8212026f +
3296 // (-1.4699568f +
3297 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3298 //
3299 // error 0.000061011436, which is 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003300 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003301 getF32Constant(DAG, 0xbd67b6d6));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003302 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003303 getF32Constant(DAG, 0x3ee4f4b8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003304 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3305 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003306 getF32Constant(DAG, 0x3fbc278b));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003307 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3308 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003309 getF32Constant(DAG, 0x40348e95));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003310 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3311 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003312 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003313
Scott Michelfdc40a02009-02-17 22:15:04 +00003314 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003315 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003316 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3317 // For floating-point precision of 18:
3318 //
3319 // LogOfMantissa =
3320 // -2.1072184f +
3321 // (4.2372794f +
3322 // (-3.7029485f +
3323 // (2.2781945f +
3324 // (-0.87823314f +
3325 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3326 //
3327 // error 0.0000023660568, which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003328 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003329 getF32Constant(DAG, 0xbc91e5ac));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003330 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003331 getF32Constant(DAG, 0x3e4350aa));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003332 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3333 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003334 getF32Constant(DAG, 0x3f60d3e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003335 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3336 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003337 getF32Constant(DAG, 0x4011cdf0));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003338 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3339 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003340 getF32Constant(DAG, 0x406cfd1c));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003341 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3342 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003343 getF32Constant(DAG, 0x408797cb));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003344 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3345 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003346 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003347
Scott Michelfdc40a02009-02-17 22:15:04 +00003348 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003349 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003350 }
3351 } else {
3352 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003353 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003354 getValue(I.getOperand(1)).getValueType(),
3355 getValue(I.getOperand(1)));
3356 }
3357
Dale Johannesen59e577f2008-09-05 18:38:42 +00003358 setValue(&I, result);
3359}
3360
Bill Wendling3eb59402008-09-09 00:28:24 +00003361/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3362/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003363void
3364SelectionDAGLowering::visitLog2(CallInst &I) {
3365 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003366 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003367
Dale Johannesen853244f2008-09-05 23:49:37 +00003368 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003369 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3370 SDValue Op = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003371 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003372
Bill Wendling39150252008-09-09 20:39:27 +00003373 // Get the exponent.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003374 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003375
3376 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003377 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003378 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003379
Bill Wendling3eb59402008-09-09 00:28:24 +00003380 // Different possible minimax approximations of significand in
3381 // floating-point for various degrees of accuracy over [1,2].
3382 if (LimitFloatPrecision <= 6) {
3383 // For floating-point precision of 6:
3384 //
3385 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3386 //
3387 // error 0.0049451742, which is more than 7 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003388 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003389 getF32Constant(DAG, 0xbeb08fe0));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003390 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391 getF32Constant(DAG, 0x40019463));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003392 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3393 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003394 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003395
Scott Michelfdc40a02009-02-17 22:15:04 +00003396 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003397 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003398 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3399 // For floating-point precision of 12:
3400 //
3401 // Log2ofMantissa =
3402 // -2.51285454f +
3403 // (4.07009056f +
3404 // (-2.12067489f +
3405 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003406 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003407 // error 0.0000876136000, which is better than 13 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003408 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003409 getF32Constant(DAG, 0xbda7262e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003410 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003411 getF32Constant(DAG, 0x3f25280b));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003412 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3413 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414 getF32Constant(DAG, 0x4007b923));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003415 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3416 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417 getF32Constant(DAG, 0x40823e2f));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003418 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3419 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003420 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003421
Scott Michelfdc40a02009-02-17 22:15:04 +00003422 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003423 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003424 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3425 // For floating-point precision of 18:
3426 //
3427 // Log2ofMantissa =
3428 // -3.0400495f +
3429 // (6.1129976f +
3430 // (-5.3420409f +
3431 // (3.2865683f +
3432 // (-1.2669343f +
3433 // (0.27515199f -
3434 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3435 //
3436 // error 0.0000018516, which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003437 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003438 getF32Constant(DAG, 0xbcd2769e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003439 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003440 getF32Constant(DAG, 0x3e8ce0b9));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003441 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3442 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003443 getF32Constant(DAG, 0x3fa22ae7));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003444 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3445 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003446 getF32Constant(DAG, 0x40525723));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003447 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3448 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0x40aaf200));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003450 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3451 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0x40c39dad));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003453 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3454 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003455 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003456
Scott Michelfdc40a02009-02-17 22:15:04 +00003457 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003458 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003459 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003460 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003461 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003462 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003463 getValue(I.getOperand(1)).getValueType(),
3464 getValue(I.getOperand(1)));
3465 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003466
Dale Johannesen59e577f2008-09-05 18:38:42 +00003467 setValue(&I, result);
3468}
3469
Bill Wendling3eb59402008-09-09 00:28:24 +00003470/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3471/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003472void
3473SelectionDAGLowering::visitLog10(CallInst &I) {
3474 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003475 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003476
Dale Johannesen852680a2008-09-05 21:27:19 +00003477 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003478 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3479 SDValue Op = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003480 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003481
Bill Wendling39150252008-09-09 20:39:27 +00003482 // Scale the exponent by log10(2) [0.30102999f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003483 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003484 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003486
3487 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003488 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003489 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003490
3491 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003492 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003493 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003494 // Log10ofMantissa =
3495 // -0.50419619f +
3496 // (0.60948995f - 0.10380950f * x) * x;
3497 //
3498 // error 0.0014886165, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003499 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003500 getF32Constant(DAG, 0xbdd49a13));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003501 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003502 getF32Constant(DAG, 0x3f1c0789));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003503 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3504 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003505 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003506
Scott Michelfdc40a02009-02-17 22:15:04 +00003507 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003508 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003509 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3510 // For floating-point precision of 12:
3511 //
3512 // Log10ofMantissa =
3513 // -0.64831180f +
3514 // (0.91751397f +
3515 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3516 //
3517 // error 0.00019228036, which is better than 12 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003518 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003519 getF32Constant(DAG, 0x3d431f31));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003520 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003521 getF32Constant(DAG, 0x3ea21fb2));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003522 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3523 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003524 getF32Constant(DAG, 0x3f6ae232));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003525 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3526 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003527 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003528
Scott Michelfdc40a02009-02-17 22:15:04 +00003529 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003530 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003531 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003532 // For floating-point precision of 18:
3533 //
3534 // Log10ofMantissa =
3535 // -0.84299375f +
3536 // (1.5327582f +
3537 // (-1.0688956f +
3538 // (0.49102474f +
3539 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3540 //
3541 // error 0.0000037995730, which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003542 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003543 getF32Constant(DAG, 0x3c5d51ce));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003544 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003545 getF32Constant(DAG, 0x3e00685a));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003546 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3547 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003548 getF32Constant(DAG, 0x3efb6798));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003549 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3550 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003551 getF32Constant(DAG, 0x3f88d192));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003552 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3553 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0x3fc4316c));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003555 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3556 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003558
Scott Michelfdc40a02009-02-17 22:15:04 +00003559 result = DAG.getNode(ISD::FADD, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003560 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003561 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003562 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003563 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003564 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003565 getValue(I.getOperand(1)).getValueType(),
3566 getValue(I.getOperand(1)));
3567 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003568
Dale Johannesen59e577f2008-09-05 18:38:42 +00003569 setValue(&I, result);
3570}
3571
Bill Wendlinge10c8142008-09-09 22:39:21 +00003572/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3573/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003574void
3575SelectionDAGLowering::visitExp2(CallInst &I) {
3576 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003577 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003578
Dale Johannesen601d3c02008-09-05 01:48:15 +00003579 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003580 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3581 SDValue Op = getValue(I.getOperand(1));
3582
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003583 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003584
3585 // FractionalPartOfX = x - (float)IntegerPartOfX;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003586 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3587 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003588
3589 // IntegerPartOfX <<= 23;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003590 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003591 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003592
3593 if (LimitFloatPrecision <= 6) {
3594 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003595 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003596 // TwoToFractionalPartOfX =
3597 // 0.997535578f +
3598 // (0.735607626f + 0.252464424f * x) * x;
3599 //
3600 // error 0.0144103317, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003601 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003602 getF32Constant(DAG, 0x3e814304));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003603 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003604 getF32Constant(DAG, 0x3f3c50c8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003605 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3606 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003607 getF32Constant(DAG, 0x3f7f5e7e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003608 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003609 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003610 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003611
Scott Michelfdc40a02009-02-17 22:15:04 +00003612 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003613 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003614 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3615 // For floating-point precision of 12:
3616 //
3617 // TwoToFractionalPartOfX =
3618 // 0.999892986f +
3619 // (0.696457318f +
3620 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3621 //
3622 // error 0.000107046256, which is 13 to 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003623 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003624 getF32Constant(DAG, 0x3da235e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003625 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626 getF32Constant(DAG, 0x3e65b8f3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003627 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3628 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003629 getF32Constant(DAG, 0x3f324b07));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003630 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3631 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003632 getF32Constant(DAG, 0x3f7ff8fd));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003633 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003634 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003635 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003636
Scott Michelfdc40a02009-02-17 22:15:04 +00003637 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003638 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003639 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3640 // For floating-point precision of 18:
3641 //
3642 // TwoToFractionalPartOfX =
3643 // 0.999999982f +
3644 // (0.693148872f +
3645 // (0.240227044f +
3646 // (0.554906021e-1f +
3647 // (0.961591928e-2f +
3648 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3649 // error 2.47208000*10^(-7), which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003650 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003651 getF32Constant(DAG, 0x3924b03e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003652 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003653 getF32Constant(DAG, 0x3ab24b87));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003654 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3655 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003656 getF32Constant(DAG, 0x3c1d8c17));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003657 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3658 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x3d634a1d));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003660 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3661 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003662 getF32Constant(DAG, 0x3e75fe14));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003663 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3664 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003665 getF32Constant(DAG, 0x3f317234));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003666 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3667 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003668 getF32Constant(DAG, 0x3f800000));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003669 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003670 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003671 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003672
Scott Michelfdc40a02009-02-17 22:15:04 +00003673 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003674 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003675 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003676 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003677 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003678 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003679 getValue(I.getOperand(1)).getValueType(),
3680 getValue(I.getOperand(1)));
3681 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003682
Dale Johannesen601d3c02008-09-05 01:48:15 +00003683 setValue(&I, result);
3684}
3685
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003686/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3687/// limited-precision mode with x == 10.0f.
3688void
3689SelectionDAGLowering::visitPow(CallInst &I) {
3690 SDValue result;
3691 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003692 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003693 bool IsExp10 = false;
3694
3695 if (getValue(Val).getValueType() == MVT::f32 &&
Bill Wendling277fc242008-09-10 00:24:59 +00003696 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003697 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3698 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3699 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3700 APFloat Ten(10.0f);
3701 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3702 }
3703 }
3704 }
3705
3706 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3707 SDValue Op = getValue(I.getOperand(2));
3708
3709 // Put the exponent in the right bit position for later addition to the
3710 // final result:
3711 //
3712 // #define LOG2OF10 3.3219281f
3713 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003714 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0x40549a78));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003716 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003717
3718 // FractionalPartOfX = x - (float)IntegerPartOfX;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003719 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3720 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003721
3722 // IntegerPartOfX <<= 23;
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003723 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003724 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003725
3726 if (LimitFloatPrecision <= 6) {
3727 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003728 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003729 // twoToFractionalPartOfX =
3730 // 0.997535578f +
3731 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003732 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003733 // error 0.0144103317, which is 6 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003734 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003735 getF32Constant(DAG, 0x3e814304));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003736 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003737 getF32Constant(DAG, 0x3f3c50c8));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003738 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3739 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003740 getF32Constant(DAG, 0x3f7f5e7e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003741 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003742 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003743 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003744
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003745 result = DAG.getNode(ISD::BIT_CONVERT, dl,
3746 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003747 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3748 // For floating-point precision of 12:
3749 //
3750 // TwoToFractionalPartOfX =
3751 // 0.999892986f +
3752 // (0.696457318f +
3753 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3754 //
3755 // error 0.000107046256, which is 13 to 14 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003756 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003757 getF32Constant(DAG, 0x3da235e3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003758 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003759 getF32Constant(DAG, 0x3e65b8f3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003760 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3761 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003762 getF32Constant(DAG, 0x3f324b07));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003763 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3764 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003765 getF32Constant(DAG, 0x3f7ff8fd));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003766 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003767 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003768 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003769
Scott Michelfdc40a02009-02-17 22:15:04 +00003770 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003771 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003772 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3773 // For floating-point precision of 18:
3774 //
3775 // TwoToFractionalPartOfX =
3776 // 0.999999982f +
3777 // (0.693148872f +
3778 // (0.240227044f +
3779 // (0.554906021e-1f +
3780 // (0.961591928e-2f +
3781 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3782 // error 2.47208000*10^(-7), which is better than 18 bits
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003783 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003784 getF32Constant(DAG, 0x3924b03e));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003785 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003786 getF32Constant(DAG, 0x3ab24b87));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003787 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3788 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003789 getF32Constant(DAG, 0x3c1d8c17));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003790 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3791 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x3d634a1d));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003793 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3794 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x3e75fe14));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003796 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3797 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0x3f317234));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003799 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3800 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003801 getF32Constant(DAG, 0x3f800000));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003802 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003803 SDValue TwoToFractionalPartOfX =
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003804 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003805
Scott Michelfdc40a02009-02-17 22:15:04 +00003806 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003807 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003808 }
3809 } else {
3810 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003811 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003812 getValue(I.getOperand(1)).getValueType(),
3813 getValue(I.getOperand(1)),
3814 getValue(I.getOperand(2)));
3815 }
3816
3817 setValue(&I, result);
3818}
3819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003820/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3821/// we want to emit this as a call to a named external function, return the name
3822/// otherwise lower it and return null.
3823const char *
3824SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003825 DebugLoc dl = getCurDebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003826 switch (Intrinsic) {
3827 default:
3828 // By default, turn this into a target intrinsic node.
3829 visitTargetIntrinsic(I, Intrinsic);
3830 return 0;
3831 case Intrinsic::vastart: visitVAStart(I); return 0;
3832 case Intrinsic::vaend: visitVAEnd(I); return 0;
3833 case Intrinsic::vacopy: visitVACopy(I); return 0;
3834 case Intrinsic::returnaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003835 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003836 getValue(I.getOperand(1))));
3837 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003838 case Intrinsic::frameaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003839 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003840 getValue(I.getOperand(1))));
3841 return 0;
3842 case Intrinsic::setjmp:
3843 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
3844 break;
3845 case Intrinsic::longjmp:
3846 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
3847 break;
Chris Lattner824b9582008-11-21 16:42:48 +00003848 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003849 SDValue Op1 = getValue(I.getOperand(1));
3850 SDValue Op2 = getValue(I.getOperand(2));
3851 SDValue Op3 = getValue(I.getOperand(3));
3852 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003853 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003854 I.getOperand(1), 0, I.getOperand(2), 0));
3855 return 0;
3856 }
Chris Lattner824b9582008-11-21 16:42:48 +00003857 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003858 SDValue Op1 = getValue(I.getOperand(1));
3859 SDValue Op2 = getValue(I.getOperand(2));
3860 SDValue Op3 = getValue(I.getOperand(3));
3861 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003862 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003863 I.getOperand(1), 0));
3864 return 0;
3865 }
Chris Lattner824b9582008-11-21 16:42:48 +00003866 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003867 SDValue Op1 = getValue(I.getOperand(1));
3868 SDValue Op2 = getValue(I.getOperand(2));
3869 SDValue Op3 = getValue(I.getOperand(3));
3870 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3871
3872 // If the source and destination are known to not be aliases, we can
3873 // lower memmove as memcpy.
3874 uint64_t Size = -1ULL;
3875 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003876 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003877 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3878 AliasAnalysis::NoAlias) {
Dale Johannesena04b7572009-02-03 23:04:43 +00003879 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003880 I.getOperand(1), 0, I.getOperand(2), 0));
3881 return 0;
3882 }
3883
Dale Johannesena04b7572009-02-03 23:04:43 +00003884 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003885 I.getOperand(1), 0, I.getOperand(2), 0));
3886 return 0;
3887 }
3888 case Intrinsic::dbg_stoppoint: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003889 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003890 if (DIDescriptor::ValidDebugInfo(SPI.getContext(), OptLevel)) {
Evan Chenge3d42322009-02-25 07:04:34 +00003891 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling98a366d2009-04-29 23:29:43 +00003892 if (OptLevel == CodeGenOpt::None)
Dale Johannesenbeaec4c2009-03-25 17:36:08 +00003893 DAG.setRoot(DAG.getDbgStopPoint(getRoot(),
3894 SPI.getLine(),
3895 SPI.getColumn(),
3896 SPI.getContext()));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003897 DICompileUnit CU(cast<GlobalVariable>(SPI.getContext()));
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +00003898 unsigned idx = MF.getOrCreateDebugLocID(CU.getGV(),
Evan Chenge3d42322009-02-25 07:04:34 +00003899 SPI.getLine(), SPI.getColumn());
Dale Johannesen66978ee2009-01-31 02:22:37 +00003900 setCurDebugLoc(DebugLoc::get(idx));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003901 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003902 return 0;
3903 }
3904 case Intrinsic::dbg_region_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003905 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003906 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00003907
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003908 if (DIDescriptor::ValidDebugInfo(RSI.getContext(), OptLevel) &&
3909 DW && DW->ShouldEmitDwarfDebug()) {
Bill Wendling92c1e122009-02-13 02:16:35 +00003910 unsigned LabelID =
3911 DW->RecordRegionStart(cast<GlobalVariable>(RSI.getContext()));
Devang Patel48c7fa22009-04-13 18:13:16 +00003912 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3913 getRoot(), LabelID));
Bill Wendling92c1e122009-02-13 02:16:35 +00003914 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003915
3916 return 0;
3917 }
3918 case Intrinsic::dbg_region_end: {
Devang Patel83489bb2009-01-13 00:35:13 +00003919 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003920 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Devang Patel0f7fef32009-04-13 17:02:03 +00003921
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003922 if (DIDescriptor::ValidDebugInfo(REI.getContext(), OptLevel) &&
3923 DW && DW->ShouldEmitDwarfDebug()) {
Devang Patel0f7fef32009-04-13 17:02:03 +00003924 MachineFunction &MF = DAG.getMachineFunction();
3925 DISubprogram Subprogram(cast<GlobalVariable>(REI.getContext()));
3926 std::string SPName;
3927 Subprogram.getLinkageName(SPName);
3928 if (!SPName.empty()
3929 && strcmp(SPName.c_str(), MF.getFunction()->getNameStart())) {
Devang Patel16f2ffd2009-04-16 02:33:41 +00003930 // This is end of inlined function. Debugging information for
3931 // inlined function is not handled yet (only supported by FastISel).
Bill Wendling98a366d2009-04-29 23:29:43 +00003932 if (OptLevel == CodeGenOpt::None) {
Devang Patel16f2ffd2009-04-16 02:33:41 +00003933 unsigned ID = DW->RecordInlinedFnEnd(Subprogram);
3934 if (ID != 0)
Devang Patel02f8c412009-04-16 17:55:30 +00003935 // Returned ID is 0 if this is unbalanced "end of inlined
3936 // scope". This could happen if optimizer eats dbg intrinsics
3937 // or "beginning of inlined scope" is not recoginized due to
3938 // missing location info. In such cases, do ignore this region.end.
Devang Patel16f2ffd2009-04-16 02:33:41 +00003939 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3940 getRoot(), ID));
3941 }
Devang Patel0f7fef32009-04-13 17:02:03 +00003942 return 0;
3943 }
3944
Bill Wendling92c1e122009-02-13 02:16:35 +00003945 unsigned LabelID =
3946 DW->RecordRegionEnd(cast<GlobalVariable>(REI.getContext()));
Devang Patel48c7fa22009-04-13 18:13:16 +00003947 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3948 getRoot(), LabelID));
Bill Wendling92c1e122009-02-13 02:16:35 +00003949 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003950
3951 return 0;
3952 }
3953 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003954 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003955 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
3956 Value *SP = FSI.getSubprogram();
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003957 if (!DIDescriptor::ValidDebugInfo(SP, OptLevel))
3958 return 0;
Devang Patel16f2ffd2009-04-16 02:33:41 +00003959
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003960 MachineFunction &MF = DAG.getMachineFunction();
3961 if (OptLevel == CodeGenOpt::None) {
3962 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
3963 // (most?) gdb expects.
3964 DebugLoc PrevLoc = CurDebugLoc;
3965 DISubprogram Subprogram(cast<GlobalVariable>(SP));
3966 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Devang Patel02f8c412009-04-16 17:55:30 +00003967
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003968 if (!Subprogram.describes(MF.getFunction())) {
3969 // This is a beginning of an inlined function.
3970
3971 // If llvm.dbg.func.start is seen in a new block before any
3972 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
3973 // FIXME : Why DebugLoc is reset at the beginning of each block ?
3974 if (PrevLoc.isUnknown())
3975 return 0;
3976
3977 // Record the source line.
3978 unsigned Line = Subprogram.getLineNumber();
3979 setCurDebugLoc(DebugLoc::get(
3980 MF.getOrCreateDebugLocID(CompileUnit.getGV(), Line, 0)));
3981
3982 if (DW && DW->ShouldEmitDwarfDebug()) {
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +00003983 unsigned LabelID = DW->RecordSourceLine(Line, 0, CompileUnit);
Bill Wendling86e6cb92009-02-17 01:04:54 +00003984 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3985 getRoot(), LabelID));
Devang Patel16f2ffd2009-04-16 02:33:41 +00003986 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003987 DW->RecordInlinedFnStart(&FSI, Subprogram, LabelID,
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +00003988 DICompileUnit(PrevLocTpl.CompileUnit),
Devang Patel16f2ffd2009-04-16 02:33:41 +00003989 PrevLocTpl.Line,
3990 PrevLocTpl.Col);
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003991 }
3992 } else {
3993 // Record the source line.
3994 unsigned Line = Subprogram.getLineNumber();
3995 setCurDebugLoc(DebugLoc::get(
3996 MF.getOrCreateDebugLocID(CompileUnit.getGV(), Line, 0)));
3997 if (DW && DW->ShouldEmitDwarfDebug()) {
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +00003998 DW->RecordSourceLine(Line, 0, CompileUnit);
Devang Patel16f2ffd2009-04-16 02:33:41 +00003999 // llvm.dbg.func_start also defines beginning of function scope.
4000 DW->RecordRegionStart(cast<GlobalVariable>(FSI.getSubprogram()));
4001 }
Devang Patel16f2ffd2009-04-16 02:33:41 +00004002 }
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00004003 } else {
4004 DISubprogram Subprogram(cast<GlobalVariable>(SP));
4005
4006 std::string SPName;
4007 Subprogram.getLinkageName(SPName);
4008 if (!SPName.empty()
4009 && strcmp(SPName.c_str(), MF.getFunction()->getNameStart())) {
4010 // This is beginning of inlined function. Debugging information for
4011 // inlined function is not handled yet (only supported by FastISel).
4012 return 0;
4013 }
4014
4015 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
4016 // what (most?) gdb expects.
4017 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
4018
4019 // Record the source line but does not create a label for the normal
4020 // function start. It will be emitted at asm emission time. However,
4021 // create a label if this is a beginning of inlined function.
4022 unsigned Line = Subprogram.getLineNumber();
4023 setCurDebugLoc(DebugLoc::get(
4024 MF.getOrCreateDebugLocID(CompileUnit.getGV(), Line, 0)));
4025 // FIXME - Start new region because llvm.dbg.func_start also defines
4026 // beginning of function scope.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004027 }
4028
4029 return 0;
4030 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004031 case Intrinsic::dbg_declare: {
Bill Wendling98a366d2009-04-29 23:29:43 +00004032 if (OptLevel == CodeGenOpt::None) {
Bill Wendling86e6cb92009-02-17 01:04:54 +00004033 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
4034 Value *Variable = DI.getVariable();
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00004035 if (DIDescriptor::ValidDebugInfo(Variable, OptLevel))
Bill Wendling86e6cb92009-02-17 01:04:54 +00004036 DAG.setRoot(DAG.getNode(ISD::DECLARE, dl, MVT::Other, getRoot(),
4037 getValue(DI.getAddress()), getValue(Variable)));
4038 } else {
4039 // FIXME: Do something sensible here when we support debug declare.
4040 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004041 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004042 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004043 case Intrinsic::eh_exception: {
4044 if (!CurMBB->isLandingPad()) {
4045 // FIXME: Mark exception register as live in. Hack for PR1508.
4046 unsigned Reg = TLI.getExceptionAddressRegister();
4047 if (Reg) CurMBB->addLiveIn(Reg);
4048 }
4049 // Insert the EXCEPTIONADDR instruction.
4050 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4051 SDValue Ops[1];
4052 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004053 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004054 setValue(&I, Op);
4055 DAG.setRoot(Op.getValue(1));
4056 return 0;
4057 }
4058
4059 case Intrinsic::eh_selector_i32:
4060 case Intrinsic::eh_selector_i64: {
4061 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4062 MVT VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
4063 MVT::i32 : MVT::i64);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004064
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004065 if (MMI) {
4066 if (CurMBB->isLandingPad())
4067 AddCatchInfo(I, MMI, CurMBB);
4068 else {
4069#ifndef NDEBUG
4070 FuncInfo.CatchInfoLost.insert(&I);
4071#endif
4072 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4073 unsigned Reg = TLI.getExceptionSelectorRegister();
4074 if (Reg) CurMBB->addLiveIn(Reg);
4075 }
4076
4077 // Insert the EHSELECTION instruction.
4078 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
4079 SDValue Ops[2];
4080 Ops[0] = getValue(I.getOperand(1));
4081 Ops[1] = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004082 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004083 setValue(&I, Op);
4084 DAG.setRoot(Op.getValue(1));
4085 } else {
4086 setValue(&I, DAG.getConstant(0, VT));
4087 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004089 return 0;
4090 }
4091
4092 case Intrinsic::eh_typeid_for_i32:
4093 case Intrinsic::eh_typeid_for_i64: {
4094 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4095 MVT VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
4096 MVT::i32 : MVT::i64);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004098 if (MMI) {
4099 // Find the type id for the given typeinfo.
4100 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
4101
4102 unsigned TypeID = MMI->getTypeIDFor(GV);
4103 setValue(&I, DAG.getConstant(TypeID, VT));
4104 } else {
4105 // Return something different to eh_selector.
4106 setValue(&I, DAG.getConstant(1, VT));
4107 }
4108
4109 return 0;
4110 }
4111
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004112 case Intrinsic::eh_return_i32:
4113 case Intrinsic::eh_return_i64:
4114 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004115 MMI->setCallsEHReturn(true);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004116 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004117 MVT::Other,
4118 getControlRoot(),
4119 getValue(I.getOperand(1)),
4120 getValue(I.getOperand(2))));
4121 } else {
4122 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
4123 }
4124
4125 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004126 case Intrinsic::eh_unwind_init:
4127 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
4128 MMI->setCallsUnwindInit(true);
4129 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004130
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004131 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004132
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004133 case Intrinsic::eh_dwarf_cfa: {
4134 MVT VT = getValue(I.getOperand(1)).getValueType();
4135 SDValue CfaArg;
4136 if (VT.bitsGT(TLI.getPointerTy()))
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004137 CfaArg = DAG.getNode(ISD::TRUNCATE, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004138 TLI.getPointerTy(), getValue(I.getOperand(1)));
4139 else
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004140 CfaArg = DAG.getNode(ISD::SIGN_EXTEND, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004141 TLI.getPointerTy(), getValue(I.getOperand(1)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004142
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004143 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004144 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004145 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004146 TLI.getPointerTy()),
4147 CfaArg);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004148 setValue(&I, DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004149 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004150 DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004151 TLI.getPointerTy(),
4152 DAG.getConstant(0,
4153 TLI.getPointerTy())),
4154 Offset));
4155 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004156 }
4157
Mon P Wang77cdf302008-11-10 20:54:11 +00004158 case Intrinsic::convertff:
4159 case Intrinsic::convertfsi:
4160 case Intrinsic::convertfui:
4161 case Intrinsic::convertsif:
4162 case Intrinsic::convertuif:
4163 case Intrinsic::convertss:
4164 case Intrinsic::convertsu:
4165 case Intrinsic::convertus:
4166 case Intrinsic::convertuu: {
4167 ISD::CvtCode Code = ISD::CVT_INVALID;
4168 switch (Intrinsic) {
4169 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4170 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4171 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4172 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4173 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4174 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4175 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4176 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4177 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4178 }
4179 MVT DestVT = TLI.getValueType(I.getType());
4180 Value* Op1 = I.getOperand(1);
Dale Johannesena04b7572009-02-03 23:04:43 +00004181 setValue(&I, DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
Mon P Wang77cdf302008-11-10 20:54:11 +00004182 DAG.getValueType(DestVT),
4183 DAG.getValueType(getValue(Op1).getValueType()),
4184 getValue(I.getOperand(2)),
4185 getValue(I.getOperand(3)),
4186 Code));
4187 return 0;
4188 }
4189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004190 case Intrinsic::sqrt:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004191 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004192 getValue(I.getOperand(1)).getValueType(),
4193 getValue(I.getOperand(1))));
4194 return 0;
4195 case Intrinsic::powi:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004196 setValue(&I, DAG.getNode(ISD::FPOWI, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004197 getValue(I.getOperand(1)).getValueType(),
4198 getValue(I.getOperand(1)),
4199 getValue(I.getOperand(2))));
4200 return 0;
4201 case Intrinsic::sin:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004202 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004203 getValue(I.getOperand(1)).getValueType(),
4204 getValue(I.getOperand(1))));
4205 return 0;
4206 case Intrinsic::cos:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004207 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004208 getValue(I.getOperand(1)).getValueType(),
4209 getValue(I.getOperand(1))));
4210 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004211 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004212 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004213 return 0;
4214 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004215 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004216 return 0;
4217 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004218 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004219 return 0;
4220 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004221 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004222 return 0;
4223 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004224 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004225 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004226 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004227 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004228 return 0;
4229 case Intrinsic::pcmarker: {
4230 SDValue Tmp = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004231 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004232 return 0;
4233 }
4234 case Intrinsic::readcyclecounter: {
4235 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004236 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER, dl,
Dan Gohmanfc166572009-04-09 23:54:40 +00004237 DAG.getVTList(MVT::i64, MVT::Other),
4238 &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004239 setValue(&I, Tmp);
4240 DAG.setRoot(Tmp.getValue(1));
4241 return 0;
4242 }
4243 case Intrinsic::part_select: {
4244 // Currently not implemented: just abort
4245 assert(0 && "part_select intrinsic not implemented");
4246 abort();
4247 }
4248 case Intrinsic::part_set: {
4249 // Currently not implemented: just abort
4250 assert(0 && "part_set intrinsic not implemented");
4251 abort();
4252 }
4253 case Intrinsic::bswap:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004254 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004255 getValue(I.getOperand(1)).getValueType(),
4256 getValue(I.getOperand(1))));
4257 return 0;
4258 case Intrinsic::cttz: {
4259 SDValue Arg = getValue(I.getOperand(1));
4260 MVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004261 SDValue result = DAG.getNode(ISD::CTTZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004262 setValue(&I, result);
4263 return 0;
4264 }
4265 case Intrinsic::ctlz: {
4266 SDValue Arg = getValue(I.getOperand(1));
4267 MVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004268 SDValue result = DAG.getNode(ISD::CTLZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004269 setValue(&I, result);
4270 return 0;
4271 }
4272 case Intrinsic::ctpop: {
4273 SDValue Arg = getValue(I.getOperand(1));
4274 MVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004275 SDValue result = DAG.getNode(ISD::CTPOP, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004276 setValue(&I, result);
4277 return 0;
4278 }
4279 case Intrinsic::stacksave: {
4280 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004281 SDValue Tmp = DAG.getNode(ISD::STACKSAVE, dl,
Dan Gohmanfc166572009-04-09 23:54:40 +00004282 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004283 setValue(&I, Tmp);
4284 DAG.setRoot(Tmp.getValue(1));
4285 return 0;
4286 }
4287 case Intrinsic::stackrestore: {
4288 SDValue Tmp = getValue(I.getOperand(1));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004289 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004290 return 0;
4291 }
Bill Wendling57344502008-11-18 11:01:33 +00004292 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004293 // Emit code into the DAG to store the stack guard onto the stack.
4294 MachineFunction &MF = DAG.getMachineFunction();
4295 MachineFrameInfo *MFI = MF.getFrameInfo();
4296 MVT PtrTy = TLI.getPointerTy();
4297
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004298 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4299 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004300
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004301 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004302 MFI->setStackProtectorIndex(FI);
4303
4304 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4305
4306 // Store the stack protector onto the stack.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004307 SDValue Result = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Bill Wendlingb2a42982008-11-06 02:29:10 +00004308 PseudoSourceValue::getFixedStack(FI),
4309 0, true);
4310 setValue(&I, Result);
4311 DAG.setRoot(Result);
4312 return 0;
4313 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004314 case Intrinsic::var_annotation:
4315 // Discard annotate attributes
4316 return 0;
4317
4318 case Intrinsic::init_trampoline: {
4319 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4320
4321 SDValue Ops[6];
4322 Ops[0] = getRoot();
4323 Ops[1] = getValue(I.getOperand(1));
4324 Ops[2] = getValue(I.getOperand(2));
4325 Ops[3] = getValue(I.getOperand(3));
4326 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4327 Ops[5] = DAG.getSrcValue(F);
4328
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004329 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE, dl,
Dan Gohmanfc166572009-04-09 23:54:40 +00004330 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4331 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332
4333 setValue(&I, Tmp);
4334 DAG.setRoot(Tmp.getValue(1));
4335 return 0;
4336 }
4337
4338 case Intrinsic::gcroot:
4339 if (GFI) {
4340 Value *Alloca = I.getOperand(1);
4341 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004342
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004343 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4344 GFI->addStackRoot(FI->getIndex(), TypeMap);
4345 }
4346 return 0;
4347
4348 case Intrinsic::gcread:
4349 case Intrinsic::gcwrite:
4350 assert(0 && "GC failed to lower gcread/gcwrite intrinsics!");
4351 return 0;
4352
4353 case Intrinsic::flt_rounds: {
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004354 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004355 return 0;
4356 }
4357
4358 case Intrinsic::trap: {
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004359 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004360 return 0;
4361 }
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004362
Bill Wendlingef375462008-11-21 02:38:44 +00004363 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004364 return implVisitAluOverflow(I, ISD::UADDO);
4365 case Intrinsic::sadd_with_overflow:
4366 return implVisitAluOverflow(I, ISD::SADDO);
4367 case Intrinsic::usub_with_overflow:
4368 return implVisitAluOverflow(I, ISD::USUBO);
4369 case Intrinsic::ssub_with_overflow:
4370 return implVisitAluOverflow(I, ISD::SSUBO);
4371 case Intrinsic::umul_with_overflow:
4372 return implVisitAluOverflow(I, ISD::UMULO);
4373 case Intrinsic::smul_with_overflow:
4374 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004376 case Intrinsic::prefetch: {
4377 SDValue Ops[4];
4378 Ops[0] = getRoot();
4379 Ops[1] = getValue(I.getOperand(1));
4380 Ops[2] = getValue(I.getOperand(2));
4381 Ops[3] = getValue(I.getOperand(3));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004382 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004383 return 0;
4384 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004386 case Intrinsic::memory_barrier: {
4387 SDValue Ops[6];
4388 Ops[0] = getRoot();
4389 for (int x = 1; x < 6; ++x)
4390 Ops[x] = getValue(I.getOperand(x));
4391
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004392 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004393 return 0;
4394 }
4395 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004396 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004397 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004398 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004399 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4400 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004401 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004402 getValue(I.getOperand(2)),
4403 getValue(I.getOperand(3)),
4404 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004405 setValue(&I, L);
4406 DAG.setRoot(L.getValue(1));
4407 return 0;
4408 }
4409 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004410 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004411 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004412 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004413 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004414 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004415 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004416 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004417 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004418 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004419 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004420 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004421 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004422 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004423 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004424 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004425 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004426 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004427 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004428 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004429 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004430 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004431 }
4432}
4433
4434
4435void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
4436 bool IsTailCall,
4437 MachineBasicBlock *LandingPad) {
4438 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4439 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
4440 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4441 unsigned BeginLabel = 0, EndLabel = 0;
4442
4443 TargetLowering::ArgListTy Args;
4444 TargetLowering::ArgListEntry Entry;
4445 Args.reserve(CS.arg_size());
4446 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
4447 i != e; ++i) {
4448 SDValue ArgNode = getValue(*i);
4449 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4450
4451 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004452 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4453 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4454 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4455 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4456 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4457 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004458 Entry.Alignment = CS.getParamAlignment(attrInd);
4459 Args.push_back(Entry);
4460 }
4461
4462 if (LandingPad && MMI) {
4463 // Insert a label before the invoke call to mark the try range. This can be
4464 // used to detect deletion of the invoke via the MachineModuleInfo.
4465 BeginLabel = MMI->NextLabelID();
4466 // Both PendingLoads and PendingExports must be flushed here;
4467 // this call might not return.
4468 (void)getRoot();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004469 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4470 getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004471 }
4472
4473 std::pair<SDValue,SDValue> Result =
4474 TLI.LowerCallTo(getRoot(), CS.getType(),
Devang Patel05988662008-09-25 21:00:45 +00004475 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004476 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
4477 CS.paramHasAttr(0, Attribute::InReg),
4478 CS.getCallingConv(),
Dan Gohman1937e2f2008-09-16 01:42:28 +00004479 IsTailCall && PerformTailCallOpt,
Dale Johannesen66978ee2009-01-31 02:22:37 +00004480 Callee, Args, DAG, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 if (CS.getType() != Type::VoidTy)
4482 setValue(CS.getInstruction(), Result.first);
4483 DAG.setRoot(Result.second);
4484
4485 if (LandingPad && MMI) {
4486 // Insert a label at the end of the invoke call to mark the try range. This
4487 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4488 EndLabel = MMI->NextLabelID();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004489 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4490 getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004491
4492 // Inform MachineModuleInfo of range.
4493 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4494 }
4495}
4496
4497
4498void SelectionDAGLowering::visitCall(CallInst &I) {
4499 const char *RenameFn = 0;
4500 if (Function *F = I.getCalledFunction()) {
4501 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004502 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4503 if (II) {
4504 if (unsigned IID = II->getIntrinsicID(F)) {
4505 RenameFn = visitIntrinsicCall(I, IID);
4506 if (!RenameFn)
4507 return;
4508 }
4509 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 if (unsigned IID = F->getIntrinsicID()) {
4511 RenameFn = visitIntrinsicCall(I, IID);
4512 if (!RenameFn)
4513 return;
4514 }
4515 }
4516
4517 // Check for well-known libc/libm calls. If the function is internal, it
4518 // can't be a library call.
4519 unsigned NameLen = F->getNameLen();
Rafael Espindolabb46f522009-01-15 20:18:42 +00004520 if (!F->hasLocalLinkage() && NameLen) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004521 const char *NameStr = F->getNameStart();
4522 if (NameStr[0] == 'c' &&
4523 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
4524 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
4525 if (I.getNumOperands() == 3 && // Basic sanity checks.
4526 I.getOperand(1)->getType()->isFloatingPoint() &&
4527 I.getType() == I.getOperand(1)->getType() &&
4528 I.getType() == I.getOperand(2)->getType()) {
4529 SDValue LHS = getValue(I.getOperand(1));
4530 SDValue RHS = getValue(I.getOperand(2));
Scott Michelfdc40a02009-02-17 22:15:04 +00004531 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004532 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004533 return;
4534 }
4535 } else if (NameStr[0] == 'f' &&
4536 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
4537 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
4538 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
4539 if (I.getNumOperands() == 2 && // Basic sanity checks.
4540 I.getOperand(1)->getType()->isFloatingPoint() &&
4541 I.getType() == I.getOperand(1)->getType()) {
4542 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004543 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004544 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004545 return;
4546 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004547 } else if (NameStr[0] == 's' &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004548 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
4549 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
4550 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
4551 if (I.getNumOperands() == 2 && // Basic sanity checks.
4552 I.getOperand(1)->getType()->isFloatingPoint() &&
4553 I.getType() == I.getOperand(1)->getType()) {
4554 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004555 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004556 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004557 return;
4558 }
4559 } else if (NameStr[0] == 'c' &&
4560 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
4561 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
4562 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
4563 if (I.getNumOperands() == 2 && // Basic sanity checks.
4564 I.getOperand(1)->getType()->isFloatingPoint() &&
4565 I.getType() == I.getOperand(1)->getType()) {
4566 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004567 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004568 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004569 return;
4570 }
4571 }
4572 }
4573 } else if (isa<InlineAsm>(I.getOperand(0))) {
4574 visitInlineAsm(&I);
4575 return;
4576 }
4577
4578 SDValue Callee;
4579 if (!RenameFn)
4580 Callee = getValue(I.getOperand(0));
4581 else
Bill Wendling056292f2008-09-16 21:48:12 +00004582 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004583
4584 LowerCallTo(&I, Callee, I.isTailCall());
4585}
4586
4587
4588/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004589/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004590/// Chain/Flag as the input and updates them for the output Chain/Flag.
4591/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004592SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004593 SDValue &Chain,
4594 SDValue *Flag) const {
4595 // Assemble the legal parts into the final values.
4596 SmallVector<SDValue, 4> Values(ValueVTs.size());
4597 SmallVector<SDValue, 8> Parts;
4598 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4599 // Copy the legal parts from the registers.
4600 MVT ValueVT = ValueVTs[Value];
4601 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
4602 MVT RegisterVT = RegVTs[Value];
4603
4604 Parts.resize(NumRegs);
4605 for (unsigned i = 0; i != NumRegs; ++i) {
4606 SDValue P;
4607 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004608 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004609 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004610 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004611 *Flag = P.getValue(2);
4612 }
4613 Chain = P.getValue(1);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004614
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004615 // If the source register was virtual and if we know something about it,
4616 // add an assert node.
4617 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4618 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4619 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4620 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4621 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4622 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004623
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004624 unsigned RegSize = RegisterVT.getSizeInBits();
4625 unsigned NumSignBits = LOI.NumSignBits;
4626 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004627
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004628 // FIXME: We capture more information than the dag can represent. For
4629 // now, just use the tightest assertzext/assertsext possible.
4630 bool isSExt = true;
4631 MVT FromVT(MVT::Other);
4632 if (NumSignBits == RegSize)
4633 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
4634 else if (NumZeroBits >= RegSize-1)
4635 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
4636 else if (NumSignBits > RegSize-8)
4637 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
Dan Gohman07c26ee2009-03-31 01:38:29 +00004638 else if (NumZeroBits >= RegSize-8)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004639 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
4640 else if (NumSignBits > RegSize-16)
Bill Wendling181b6272008-10-19 20:34:04 +00004641 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohman07c26ee2009-03-31 01:38:29 +00004642 else if (NumZeroBits >= RegSize-16)
Bill Wendling181b6272008-10-19 20:34:04 +00004643 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004644 else if (NumSignBits > RegSize-32)
Bill Wendling181b6272008-10-19 20:34:04 +00004645 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohman07c26ee2009-03-31 01:38:29 +00004646 else if (NumZeroBits >= RegSize-32)
Bill Wendling181b6272008-10-19 20:34:04 +00004647 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004649 if (FromVT != MVT::Other) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004650 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004651 RegisterVT, P, DAG.getValueType(FromVT));
4652
4653 }
4654 }
4655 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004656
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004657 Parts[i] = P;
4658 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004659
Scott Michelfdc40a02009-02-17 22:15:04 +00004660 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004661 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004662 Part += NumRegs;
4663 Parts.clear();
4664 }
4665
Dale Johannesen66978ee2009-01-31 02:22:37 +00004666 return DAG.getNode(ISD::MERGE_VALUES, dl,
Duncan Sandsaaffa052008-12-01 11:41:29 +00004667 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4668 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669}
4670
4671/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004672/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673/// Chain/Flag as the input and updates them for the output Chain/Flag.
4674/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004675void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676 SDValue &Chain, SDValue *Flag) const {
4677 // Get the list of the values's legal parts.
4678 unsigned NumRegs = Regs.size();
4679 SmallVector<SDValue, 8> Parts(NumRegs);
4680 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4681 MVT ValueVT = ValueVTs[Value];
4682 unsigned NumParts = TLI->getNumRegisters(ValueVT);
4683 MVT RegisterVT = RegVTs[Value];
4684
Dale Johannesen66978ee2009-01-31 02:22:37 +00004685 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686 &Parts[Part], NumParts, RegisterVT);
4687 Part += NumParts;
4688 }
4689
4690 // Copy the parts into the registers.
4691 SmallVector<SDValue, 8> Chains(NumRegs);
4692 for (unsigned i = 0; i != NumRegs; ++i) {
4693 SDValue Part;
4694 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004695 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004696 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004697 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004698 *Flag = Part.getValue(1);
4699 }
4700 Chains[i] = Part.getValue(0);
4701 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004702
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004704 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004705 // flagged to it. That is the CopyToReg nodes and the user are considered
4706 // a single scheduling unit. If we create a TokenFactor and return it as
4707 // chain, then the TokenFactor is both a predecessor (operand) of the
4708 // user as well as a successor (the TF operands are flagged to the user).
4709 // c1, f1 = CopyToReg
4710 // c2, f2 = CopyToReg
4711 // c3 = TokenFactor c1, c2
4712 // ...
4713 // = op c3, ..., f2
4714 Chain = Chains[NumRegs-1];
4715 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00004716 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004717}
4718
4719/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004720/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004721/// values added into it.
Evan Cheng697cbbf2009-03-20 18:03:34 +00004722void RegsForValue::AddInlineAsmOperands(unsigned Code,
4723 bool HasMatching,unsigned MatchingIdx,
4724 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725 std::vector<SDValue> &Ops) const {
4726 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Evan Cheng697cbbf2009-03-20 18:03:34 +00004727 assert(Regs.size() < (1 << 13) && "Too many inline asm outputs!");
4728 unsigned Flag = Code | (Regs.size() << 3);
4729 if (HasMatching)
4730 Flag |= 0x80000000 | (MatchingIdx << 16);
4731 Ops.push_back(DAG.getTargetConstant(Flag, IntPtrTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004732 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
4733 unsigned NumRegs = TLI->getNumRegisters(ValueVTs[Value]);
4734 MVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004735 for (unsigned i = 0; i != NumRegs; ++i) {
4736 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004737 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004738 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004739 }
4740}
4741
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004742/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743/// i.e. it isn't a stack pointer or some other special register, return the
4744/// register class for the register. Otherwise, return null.
4745static const TargetRegisterClass *
4746isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4747 const TargetLowering &TLI,
4748 const TargetRegisterInfo *TRI) {
4749 MVT FoundVT = MVT::Other;
4750 const TargetRegisterClass *FoundRC = 0;
4751 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4752 E = TRI->regclass_end(); RCI != E; ++RCI) {
4753 MVT ThisVT = MVT::Other;
4754
4755 const TargetRegisterClass *RC = *RCI;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004756 // If none of the the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004757 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4758 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4759 I != E; ++I) {
4760 if (TLI.isTypeLegal(*I)) {
4761 // If we have already found this register in a different register class,
4762 // choose the one with the largest VT specified. For example, on
4763 // PowerPC, we favor f64 register classes over f32.
4764 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
4765 ThisVT = *I;
4766 break;
4767 }
4768 }
4769 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004770
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004771 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004772
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004773 // NOTE: This isn't ideal. In particular, this might allocate the
4774 // frame pointer in functions that need it (due to them not being taken
4775 // out of allocation, because a variable sized allocation hasn't been seen
4776 // yet). This is a slight code pessimization, but should still work.
4777 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4778 E = RC->allocation_order_end(MF); I != E; ++I)
4779 if (*I == Reg) {
4780 // We found a matching register class. Keep looking at others in case
4781 // we find one with larger registers that this physreg is also in.
4782 FoundRC = RC;
4783 FoundVT = ThisVT;
4784 break;
4785 }
4786 }
4787 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004788}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004789
4790
4791namespace llvm {
4792/// AsmOperandInfo - This contains information for each constraint that we are
4793/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004794class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004795 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004796public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004797 /// CallOperand - If this is the result output operand or a clobber
4798 /// this is null, otherwise it is the incoming operand to the CallInst.
4799 /// This gets modified as the asm is processed.
4800 SDValue CallOperand;
4801
4802 /// AssignedRegs - If this is a register or register class operand, this
4803 /// contains the set of register corresponding to the operand.
4804 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004806 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4807 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4808 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004809
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004810 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4811 /// busy in OutputRegs/InputRegs.
4812 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004813 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004814 std::set<unsigned> &InputRegs,
4815 const TargetRegisterInfo &TRI) const {
4816 if (isOutReg) {
4817 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4818 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4819 }
4820 if (isInReg) {
4821 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4822 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4823 }
4824 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004825
Chris Lattner81249c92008-10-17 17:05:25 +00004826 /// getCallOperandValMVT - Return the MVT of the Value* that this operand
4827 /// corresponds to. If there is no Value* for this operand, it returns
4828 /// MVT::Other.
4829 MVT getCallOperandValMVT(const TargetLowering &TLI,
4830 const TargetData *TD) const {
4831 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004832
Chris Lattner81249c92008-10-17 17:05:25 +00004833 if (isa<BasicBlock>(CallOperandVal))
4834 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004835
Chris Lattner81249c92008-10-17 17:05:25 +00004836 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004837
Chris Lattner81249c92008-10-17 17:05:25 +00004838 // If this is an indirect operand, the operand is a pointer to the
4839 // accessed type.
4840 if (isIndirect)
4841 OpTy = cast<PointerType>(OpTy)->getElementType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004842
Chris Lattner81249c92008-10-17 17:05:25 +00004843 // If OpTy is not a single value, it may be a struct/union that we
4844 // can tile with integers.
4845 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4846 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4847 switch (BitSize) {
4848 default: break;
4849 case 1:
4850 case 8:
4851 case 16:
4852 case 32:
4853 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004854 case 128:
Chris Lattner81249c92008-10-17 17:05:25 +00004855 OpTy = IntegerType::get(BitSize);
4856 break;
4857 }
4858 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004859
Chris Lattner81249c92008-10-17 17:05:25 +00004860 return TLI.getValueType(OpTy, true);
4861 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004863private:
4864 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4865 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004866 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004867 const TargetRegisterInfo &TRI) {
4868 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4869 Regs.insert(Reg);
4870 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4871 for (; *Aliases; ++Aliases)
4872 Regs.insert(*Aliases);
4873 }
4874};
4875} // end llvm namespace.
4876
4877
4878/// GetRegistersForValue - Assign registers (virtual or physical) for the
4879/// specified operand. We prefer to assign virtual registers, to allow the
4880/// register allocator handle the assignment process. However, if the asm uses
4881/// features that we can't model on machineinstrs, we have SDISel do the
4882/// allocation. This produces generally horrible, but correct, code.
4883///
4884/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885/// Input and OutputRegs are the set of already allocated physical registers.
4886///
4887void SelectionDAGLowering::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004888GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004889 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004890 std::set<unsigned> &InputRegs) {
4891 // Compute whether this value requires an input register, an output register,
4892 // or both.
4893 bool isOutReg = false;
4894 bool isInReg = false;
4895 switch (OpInfo.Type) {
4896 case InlineAsm::isOutput:
4897 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004898
4899 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004900 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004901 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004902 break;
4903 case InlineAsm::isInput:
4904 isInReg = true;
4905 isOutReg = false;
4906 break;
4907 case InlineAsm::isClobber:
4908 isOutReg = true;
4909 isInReg = true;
4910 break;
4911 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004912
4913
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004914 MachineFunction &MF = DAG.getMachineFunction();
4915 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917 // If this is a constraint for a single physreg, or a constraint for a
4918 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004919 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004920 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4921 OpInfo.ConstraintVT);
4922
4923 unsigned NumRegs = 1;
Chris Lattner01426e12008-10-21 00:45:36 +00004924 if (OpInfo.ConstraintVT != MVT::Other) {
4925 // If this is a FP input in an integer register (or visa versa) insert a bit
4926 // cast of the input value. More generally, handle any case where the input
4927 // value disagrees with the register class we plan to stick this in.
4928 if (OpInfo.Type == InlineAsm::isInput &&
4929 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
4930 // Try to convert to the first MVT that the reg class contains. If the
4931 // types are identical size, use a bitcast to convert (e.g. two differing
4932 // vector types).
4933 MVT RegVT = *PhysReg.second->vt_begin();
4934 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004935 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004936 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004937 OpInfo.ConstraintVT = RegVT;
4938 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
4939 // If the input is a FP value and we want it in FP registers, do a
4940 // bitcast to the corresponding integer type. This turns an f64 value
4941 // into i64, which can be passed with two i32 values on a 32-bit
4942 // machine.
4943 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00004944 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004945 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004946 OpInfo.ConstraintVT = RegVT;
4947 }
4948 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004949
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004950 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00004951 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004952
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004953 MVT RegVT;
4954 MVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955
4956 // If this is a constraint for a specific physical register, like {r17},
4957 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004958 if (unsigned AssignedReg = PhysReg.first) {
4959 const TargetRegisterClass *RC = PhysReg.second;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004961 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 // Get the actual register value type. This is important, because the user
4964 // may have asked for (e.g.) the AX register in i32 type. We need to
4965 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004966 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004968 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004969 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004970
4971 // If this is an expanded reference, add the rest of the regs to Regs.
4972 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004973 TargetRegisterClass::iterator I = RC->begin();
4974 for (; *I != AssignedReg; ++I)
4975 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004977 // Already added the first reg.
4978 --NumRegs; ++I;
4979 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004980 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004981 Regs.push_back(*I);
4982 }
4983 }
4984 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4985 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4986 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4987 return;
4988 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004990 // Otherwise, if this was a reference to an LLVM register class, create vregs
4991 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00004992 if (const TargetRegisterClass *RC = PhysReg.second) {
4993 RegVT = *RC->vt_begin();
Evan Chengfb112882009-03-23 08:01:15 +00004994 if (OpInfo.ConstraintVT == MVT::Other)
4995 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004996
Evan Chengfb112882009-03-23 08:01:15 +00004997 // Create the appropriate number of virtual registers.
4998 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4999 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005000 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005001
Evan Chengfb112882009-03-23 08:01:15 +00005002 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5003 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005004 }
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005005
5006 // This is a reference to a register class that doesn't directly correspond
5007 // to an LLVM register class. Allocate NumRegs consecutive, available,
5008 // registers from the class.
5009 std::vector<unsigned> RegClassRegs
5010 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5011 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005012
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005013 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5014 unsigned NumAllocated = 0;
5015 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5016 unsigned Reg = RegClassRegs[i];
5017 // See if this register is available.
5018 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5019 (isInReg && InputRegs.count(Reg))) { // Already used.
5020 // Make sure we find consecutive registers.
5021 NumAllocated = 0;
5022 continue;
5023 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005025 // Check to see if this register is allocatable (i.e. don't give out the
5026 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005027 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5028 if (!RC) { // Couldn't allocate this register.
5029 // Reset NumAllocated to make sure we return consecutive registers.
5030 NumAllocated = 0;
5031 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005032 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005034 // Okay, this register is good, we can use it.
5035 ++NumAllocated;
5036
5037 // If we allocated enough consecutive registers, succeed.
5038 if (NumAllocated == NumRegs) {
5039 unsigned RegStart = (i-NumAllocated)+1;
5040 unsigned RegEnd = i+1;
5041 // Mark all of the allocated registers used.
5042 for (unsigned i = RegStart; i != RegEnd; ++i)
5043 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005044
5045 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005046 OpInfo.ConstraintVT);
5047 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5048 return;
5049 }
5050 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052 // Otherwise, we couldn't allocate enough registers for this.
5053}
5054
Evan Chengda43bcf2008-09-24 00:05:32 +00005055/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
5056/// processed uses a memory 'm' constraint.
5057static bool
5058hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00005059 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00005060 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
5061 InlineAsm::ConstraintInfo &CI = CInfos[i];
5062 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
5063 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
5064 if (CType == TargetLowering::C_Memory)
5065 return true;
5066 }
Chris Lattner6c147292009-04-30 00:48:50 +00005067
5068 // Indirect operand accesses access memory.
5069 if (CI.isIndirect)
5070 return true;
Evan Chengda43bcf2008-09-24 00:05:32 +00005071 }
5072
5073 return false;
5074}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005075
5076/// visitInlineAsm - Handle a call to an InlineAsm object.
5077///
5078void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
5079 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
5080
5081 /// ConstraintOperands - Information about all of the constraints.
5082 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005084 std::set<unsigned> OutputRegs, InputRegs;
5085
5086 // Do a prepass over the constraints, canonicalizing them, and building up the
5087 // ConstraintOperands list.
5088 std::vector<InlineAsm::ConstraintInfo>
5089 ConstraintInfos = IA->ParseConstraints();
5090
Evan Chengda43bcf2008-09-24 00:05:32 +00005091 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Chris Lattner6c147292009-04-30 00:48:50 +00005092
5093 SDValue Chain, Flag;
5094
5095 // We won't need to flush pending loads if this asm doesn't touch
5096 // memory and is nonvolatile.
5097 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005098 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005099 else
5100 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005102 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5103 unsigned ResNo = 0; // ResNo - The result number of the next output.
5104 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5105 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5106 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005108 MVT OpVT = MVT::Other;
5109
5110 // Compute the value type for each operand.
5111 switch (OpInfo.Type) {
5112 case InlineAsm::isOutput:
5113 // Indirect outputs just consume an argument.
5114 if (OpInfo.isIndirect) {
5115 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5116 break;
5117 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005119 // The return value of the call is this value. As such, there is no
5120 // corresponding argument.
5121 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
5122 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5123 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5124 } else {
5125 assert(ResNo == 0 && "Asm only has one result!");
5126 OpVT = TLI.getValueType(CS.getType());
5127 }
5128 ++ResNo;
5129 break;
5130 case InlineAsm::isInput:
5131 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5132 break;
5133 case InlineAsm::isClobber:
5134 // Nothing to do.
5135 break;
5136 }
5137
5138 // If this is an input or an indirect output, process the call argument.
5139 // BasicBlocks are labels, currently appearing only in asm's.
5140 if (OpInfo.CallOperandVal) {
Chris Lattner81249c92008-10-17 17:05:25 +00005141 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005142 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005143 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005144 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005145 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005146
Chris Lattner81249c92008-10-17 17:05:25 +00005147 OpVT = OpInfo.getCallOperandValMVT(TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005148 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005150 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005151 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005152
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005153 // Second pass over the constraints: compute which constraint option to use
5154 // and assign registers to constraints that want a specific physreg.
5155 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5156 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005157
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005158 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005159 // matching input. If their types mismatch, e.g. one is an integer, the
5160 // other is floating point, or their sizes are different, flag it as an
5161 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005162 if (OpInfo.hasMatchingInput()) {
5163 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5164 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005165 if ((OpInfo.ConstraintVT.isInteger() !=
5166 Input.ConstraintVT.isInteger()) ||
5167 (OpInfo.ConstraintVT.getSizeInBits() !=
5168 Input.ConstraintVT.getSizeInBits())) {
Daniel Dunbar4cbb1732009-04-13 22:26:09 +00005169 cerr << "llvm: error: Unsupported asm: input constraint with a "
5170 << "matching output constraint of incompatible type!\n";
Evan Cheng09dc9c02008-12-16 18:21:39 +00005171 exit(1);
5172 }
5173 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005174 }
5175 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005177 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005178 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005180 // If this is a memory input, and if the operand is not indirect, do what we
5181 // need to to provide an address for the memory input.
5182 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5183 !OpInfo.isIndirect) {
5184 assert(OpInfo.Type == InlineAsm::isInput &&
5185 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005187 // Memory operands really want the address of the value. If we don't have
5188 // an indirect input, put it in the constpool if we can, otherwise spill
5189 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005191 // If the operand is a float, integer, or vector constant, spill to a
5192 // constant pool entry to get its address.
5193 Value *OpVal = OpInfo.CallOperandVal;
5194 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5195 isa<ConstantVector>(OpVal)) {
5196 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5197 TLI.getPointerTy());
5198 } else {
5199 // Otherwise, create a stack slot and emit a store to it before the
5200 // asm.
5201 const Type *Ty = OpVal->getType();
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00005202 uint64_t TySize = TLI.getTargetData()->getTypePaddedSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5204 MachineFunction &MF = DAG.getMachineFunction();
5205 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
5206 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005207 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005208 OpInfo.CallOperand, StackSlot, NULL, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209 OpInfo.CallOperand = StackSlot;
5210 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 // There is no longer a Value* corresponding to this operand.
5213 OpInfo.CallOperandVal = 0;
5214 // It is now an indirect operand.
5215 OpInfo.isIndirect = true;
5216 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005218 // If this constraint is for a specific register, allocate it before
5219 // anything else.
5220 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005221 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005222 }
5223 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005224
5225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005226 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005227 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005228 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5229 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231 // C_Register operands have already been allocated, Other/Memory don't need
5232 // to be.
5233 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005234 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005235 }
5236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5238 std::vector<SDValue> AsmNodeOperands;
5239 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5240 AsmNodeOperands.push_back(
Bill Wendling056292f2008-09-16 21:48:12 +00005241 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005242
5243
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005244 // Loop over all of the inputs, copying the operand values into the
5245 // appropriate registers and processing the output regs.
5246 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005248 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5249 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005250
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005251 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5252 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5253
5254 switch (OpInfo.Type) {
5255 case InlineAsm::isOutput: {
5256 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5257 OpInfo.ConstraintType != TargetLowering::C_Register) {
5258 // Memory output, or 'other' output (e.g. 'X' constraint).
5259 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5260
5261 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005262 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5263 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005264 TLI.getPointerTy()));
5265 AsmNodeOperands.push_back(OpInfo.CallOperand);
5266 break;
5267 }
5268
5269 // Otherwise, this is a register or register class output.
5270
5271 // Copy the output from the appropriate register. Find a register that
5272 // we can use.
5273 if (OpInfo.AssignedRegs.Regs.empty()) {
Daniel Dunbar4cbb1732009-04-13 22:26:09 +00005274 cerr << "llvm: error: Couldn't allocate output reg for constraint '"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005275 << OpInfo.ConstraintCode << "'!\n";
5276 exit(1);
5277 }
5278
5279 // If this is an indirect operand, store through the pointer after the
5280 // asm.
5281 if (OpInfo.isIndirect) {
5282 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5283 OpInfo.CallOperandVal));
5284 } else {
5285 // This is the result value of the call.
5286 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
5287 // Concatenate this output onto the outputs list.
5288 RetValRegs.append(OpInfo.AssignedRegs);
5289 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005291 // Add information to the INLINEASM node to know that this register is
5292 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005293 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5294 6 /* EARLYCLOBBER REGDEF */ :
5295 2 /* REGDEF */ ,
Evan Chengfb112882009-03-23 08:01:15 +00005296 false,
5297 0,
Dale Johannesen913d3df2008-09-12 17:49:03 +00005298 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005299 break;
5300 }
5301 case InlineAsm::isInput: {
5302 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005303
Chris Lattner6bdcda32008-10-17 16:47:46 +00005304 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005305 // If this is required to match an output register we have already set,
5306 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005307 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005309 // Scan until we find the definition we already emitted of this operand.
5310 // When we find it, create a RegsForValue operand.
5311 unsigned CurOp = 2; // The first operand.
5312 for (; OperandNo; --OperandNo) {
5313 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005314 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005315 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005316 assert(((OpFlag & 7) == 2 /*REGDEF*/ ||
5317 (OpFlag & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
5318 (OpFlag & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005319 "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005320 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321 }
5322
Evan Cheng697cbbf2009-03-20 18:03:34 +00005323 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005324 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005325 if ((OpFlag & 7) == 2 /*REGDEF*/
5326 || (OpFlag & 7) == 6 /* EARLYCLOBBER REGDEF */) {
5327 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005328 RegsForValue MatchedRegs;
5329 MatchedRegs.TLI = &TLI;
5330 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Evan Chengfb112882009-03-23 08:01:15 +00005331 MVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
5332 MatchedRegs.RegVTs.push_back(RegVT);
5333 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005334 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005335 i != e; ++i)
5336 MatchedRegs.Regs.
5337 push_back(RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005338
5339 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005340 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5341 Chain, &Flag);
Evan Chengfb112882009-03-23 08:01:15 +00005342 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/,
5343 true, OpInfo.getMatchedOperand(),
Evan Cheng697cbbf2009-03-20 18:03:34 +00005344 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005345 break;
5346 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005347 assert(((OpFlag & 7) == 4) && "Unknown matching constraint!");
5348 assert((InlineAsm::getNumOperandRegisters(OpFlag)) == 1 &&
5349 "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005350 // Add information to the INLINEASM node to know about this input.
Evan Chengfb112882009-03-23 08:01:15 +00005351 // See InlineAsm.h isUseOperandTiedToDef.
5352 OpFlag |= 0x80000000 | (OpInfo.getMatchedOperand() << 16);
Evan Cheng697cbbf2009-03-20 18:03:34 +00005353 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005354 TLI.getPointerTy()));
5355 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5356 break;
5357 }
5358 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005359
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005360 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005361 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005362 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005363
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005364 std::vector<SDValue> Ops;
5365 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005366 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005367 if (Ops.empty()) {
Daniel Dunbar4cbb1732009-04-13 22:26:09 +00005368 cerr << "llvm: error: Invalid operand for inline asm constraint '"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369 << OpInfo.ConstraintCode << "'!\n";
5370 exit(1);
5371 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005372
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373 // Add information to the INLINEASM node to know about this input.
5374 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005375 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 TLI.getPointerTy()));
5377 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5378 break;
5379 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5380 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5381 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5382 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005384 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005385 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5386 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005387 TLI.getPointerTy()));
5388 AsmNodeOperands.push_back(InOperandVal);
5389 break;
5390 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005392 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5393 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5394 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005395 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005396 "Don't know how to handle indirect register inputs yet!");
5397
5398 // Copy the input into the appropriate registers.
Evan Chengaa765b82008-09-25 00:14:04 +00005399 if (OpInfo.AssignedRegs.Regs.empty()) {
Daniel Dunbar4cbb1732009-04-13 22:26:09 +00005400 cerr << "llvm: error: Couldn't allocate output reg for constraint '"
Evan Chengaa765b82008-09-25 00:14:04 +00005401 << OpInfo.ConstraintCode << "'!\n";
5402 exit(1);
5403 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005404
Dale Johannesen66978ee2009-01-31 02:22:37 +00005405 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5406 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005407
Evan Cheng697cbbf2009-03-20 18:03:34 +00005408 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, false, 0,
Dale Johannesen86b49f82008-09-24 01:07:17 +00005409 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005410 break;
5411 }
5412 case InlineAsm::isClobber: {
5413 // Add the clobbered value to the operand list, so that the register
5414 // allocator is aware that the physreg got clobbered.
5415 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005416 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
Evan Cheng697cbbf2009-03-20 18:03:34 +00005417 false, 0, DAG,AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005418 break;
5419 }
5420 }
5421 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005423 // Finish up input operands.
5424 AsmNodeOperands[0] = Chain;
5425 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005426
Dale Johannesen66978ee2009-01-31 02:22:37 +00005427 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00005428 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005429 &AsmNodeOperands[0], AsmNodeOperands.size());
5430 Flag = Chain.getValue(1);
5431
5432 // If this asm returns a register value, copy the result from that register
5433 // and set it as the value of the call.
5434 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005435 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005436 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005437
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005438 // FIXME: Why don't we do this for inline asms with MRVs?
5439 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
5440 MVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005441
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005442 // If any of the results of the inline asm is a vector, it may have the
5443 // wrong width/num elts. This can happen for register classes that can
5444 // contain multiple different value types. The preg or vreg allocated may
5445 // not have the same VT as was expected. Convert it to the right type
5446 // with bit_convert.
5447 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005448 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005449 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005450
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005451 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005452 ResultType.isInteger() && Val.getValueType().isInteger()) {
5453 // If a result value was tied to an input value, the computed result may
5454 // have a wider width than the expected result. Extract the relevant
5455 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005456 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005457 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005458
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005459 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005460 }
Dan Gohman95915732008-10-18 01:03:45 +00005461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005462 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005463 // Don't need to use this as a chain in this case.
5464 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5465 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005468 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005470 // Process indirect outputs, first output all of the flagged copies out of
5471 // physregs.
5472 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5473 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5474 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005475 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
5476 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005477 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6c147292009-04-30 00:48:50 +00005478
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005479 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005480
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005481 // Emit the non-flagged stores from the physregs.
5482 SmallVector<SDValue, 8> OutChains;
5483 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00005484 OutChains.push_back(DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005485 StoresToEmit[i].first,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005486 getValue(StoresToEmit[i].second),
5487 StoresToEmit[i].second, 0));
5488 if (!OutChains.empty())
Dale Johannesen66978ee2009-01-31 02:22:37 +00005489 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005490 &OutChains[0], OutChains.size());
5491 DAG.setRoot(Chain);
5492}
5493
5494
5495void SelectionDAGLowering::visitMalloc(MallocInst &I) {
5496 SDValue Src = getValue(I.getOperand(0));
5497
Chris Lattner0b18e592009-03-17 19:36:00 +00005498 // Scale up by the type size in the original i32 type width. Various
5499 // mid-level optimizers may make assumptions about demanded bits etc from the
5500 // i32-ness of the optimizer: we do not want to promote to i64 and then
5501 // multiply on 64-bit targets.
5502 // FIXME: Malloc inst should go away: PR715.
5503 uint64_t ElementSize = TD->getTypePaddedSize(I.getType()->getElementType());
5504 if (ElementSize != 1)
5505 Src = DAG.getNode(ISD::MUL, getCurDebugLoc(), Src.getValueType(),
5506 Src, DAG.getConstant(ElementSize, Src.getValueType()));
5507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 MVT IntPtr = TLI.getPointerTy();
5509
5510 if (IntPtr.bitsLT(Src.getValueType()))
Dale Johannesen66978ee2009-01-31 02:22:37 +00005511 Src = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), IntPtr, Src);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 else if (IntPtr.bitsGT(Src.getValueType()))
Dale Johannesen66978ee2009-01-31 02:22:37 +00005513 Src = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), IntPtr, Src);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005515 TargetLowering::ArgListTy Args;
5516 TargetLowering::ArgListEntry Entry;
5517 Entry.Node = Src;
5518 Entry.Ty = TLI.getTargetData()->getIntPtrType();
5519 Args.push_back(Entry);
5520
5521 std::pair<SDValue,SDValue> Result =
Dale Johannesen86098bd2008-09-26 19:31:26 +00005522 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, false,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005523 CallingConv::C, PerformTailCallOpt,
Dale Johannesen86098bd2008-09-26 19:31:26 +00005524 DAG.getExternalSymbol("malloc", IntPtr),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005525 Args, DAG, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005526 setValue(&I, Result.first); // Pointers always fit in registers
5527 DAG.setRoot(Result.second);
5528}
5529
5530void SelectionDAGLowering::visitFree(FreeInst &I) {
5531 TargetLowering::ArgListTy Args;
5532 TargetLowering::ArgListEntry Entry;
5533 Entry.Node = getValue(I.getOperand(0));
5534 Entry.Ty = TLI.getTargetData()->getIntPtrType();
5535 Args.push_back(Entry);
5536 MVT IntPtr = TLI.getPointerTy();
5537 std::pair<SDValue,SDValue> Result =
Dale Johannesen86098bd2008-09-26 19:31:26 +00005538 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false, false,
Dan Gohman1937e2f2008-09-16 01:42:28 +00005539 CallingConv::C, PerformTailCallOpt,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005540 DAG.getExternalSymbol("free", IntPtr), Args, DAG,
Dale Johannesen66978ee2009-01-31 02:22:37 +00005541 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 DAG.setRoot(Result.second);
5543}
5544
5545void SelectionDAGLowering::visitVAStart(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005546 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005547 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005548 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005549 DAG.getSrcValue(I.getOperand(1))));
5550}
5551
5552void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005553 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5554 getRoot(), getValue(I.getOperand(0)),
5555 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005556 setValue(&I, V);
5557 DAG.setRoot(V.getValue(1));
5558}
5559
5560void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005561 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005562 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005563 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005564 DAG.getSrcValue(I.getOperand(1))));
5565}
5566
5567void SelectionDAGLowering::visitVACopy(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005568 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005569 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005570 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005571 getValue(I.getOperand(2)),
5572 DAG.getSrcValue(I.getOperand(1)),
5573 DAG.getSrcValue(I.getOperand(2))));
5574}
5575
5576/// TargetLowering::LowerArguments - This is the default LowerArguments
5577/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005578/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005579/// integrated into SDISel.
5580void TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005581 SmallVectorImpl<SDValue> &ArgValues,
5582 DebugLoc dl) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005583 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
5584 SmallVector<SDValue, 3+16> Ops;
5585 Ops.push_back(DAG.getRoot());
5586 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
5587 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
5588
5589 // Add one result value for each formal argument.
5590 SmallVector<MVT, 16> RetVals;
5591 unsigned j = 1;
5592 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5593 I != E; ++I, ++j) {
5594 SmallVector<MVT, 4> ValueVTs;
5595 ComputeValueVTs(*this, I->getType(), ValueVTs);
5596 for (unsigned Value = 0, NumValues = ValueVTs.size();
5597 Value != NumValues; ++Value) {
5598 MVT VT = ValueVTs[Value];
5599 const Type *ArgTy = VT.getTypeForMVT();
5600 ISD::ArgFlagsTy Flags;
5601 unsigned OriginalAlignment =
5602 getTargetData()->getABITypeAlignment(ArgTy);
5603
Devang Patel05988662008-09-25 21:00:45 +00005604 if (F.paramHasAttr(j, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005605 Flags.setZExt();
Devang Patel05988662008-09-25 21:00:45 +00005606 if (F.paramHasAttr(j, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00005608 if (F.paramHasAttr(j, Attribute::InReg))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 Flags.setInReg();
Devang Patel05988662008-09-25 21:00:45 +00005610 if (F.paramHasAttr(j, Attribute::StructRet))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 Flags.setSRet();
Devang Patel05988662008-09-25 21:00:45 +00005612 if (F.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613 Flags.setByVal();
5614 const PointerType *Ty = cast<PointerType>(I->getType());
5615 const Type *ElementTy = Ty->getElementType();
5616 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00005617 unsigned FrameSize = getTargetData()->getTypePaddedSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005618 // For ByVal, alignment should be passed from FE. BE will guess if
5619 // this info is not there but there are cases it cannot get right.
5620 if (F.getParamAlignment(j))
5621 FrameAlign = F.getParamAlignment(j);
5622 Flags.setByValAlign(FrameAlign);
5623 Flags.setByValSize(FrameSize);
5624 }
Devang Patel05988662008-09-25 21:00:45 +00005625 if (F.paramHasAttr(j, Attribute::Nest))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005626 Flags.setNest();
5627 Flags.setOrigAlign(OriginalAlignment);
5628
5629 MVT RegisterVT = getRegisterType(VT);
5630 unsigned NumRegs = getNumRegisters(VT);
5631 for (unsigned i = 0; i != NumRegs; ++i) {
5632 RetVals.push_back(RegisterVT);
5633 ISD::ArgFlagsTy MyFlags = Flags;
5634 if (NumRegs > 1 && i == 0)
5635 MyFlags.setSplit();
5636 // if it isn't first piece, alignment must be 1
5637 else if (i > 0)
5638 MyFlags.setOrigAlign(1);
5639 Ops.push_back(DAG.getArgFlags(MyFlags));
5640 }
5641 }
5642 }
5643
5644 RetVals.push_back(MVT::Other);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005645
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005646 // Create the node.
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005647 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648 DAG.getVTList(&RetVals[0], RetVals.size()),
5649 &Ops[0], Ops.size()).getNode();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005650
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005651 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
5652 // allows exposing the loads that may be part of the argument access to the
5653 // first DAGCombiner pass.
5654 SDValue TmpRes = LowerOperation(SDValue(Result, 0), DAG);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005655
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 // The number of results should match up, except that the lowered one may have
5657 // an extra flag result.
5658 assert((Result->getNumValues() == TmpRes.getNode()->getNumValues() ||
5659 (Result->getNumValues()+1 == TmpRes.getNode()->getNumValues() &&
5660 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
5661 && "Lowering produced unexpected number of results!");
5662
5663 // The FORMAL_ARGUMENTS node itself is likely no longer needed.
5664 if (Result != TmpRes.getNode() && Result->use_empty()) {
5665 HandleSDNode Dummy(DAG.getRoot());
5666 DAG.RemoveDeadNode(Result);
5667 }
5668
5669 Result = TmpRes.getNode();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005670
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 unsigned NumArgRegs = Result->getNumValues() - 1;
5672 DAG.setRoot(SDValue(Result, NumArgRegs));
5673
5674 // Set up the return result vector.
5675 unsigned i = 0;
5676 unsigned Idx = 1;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005677 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 ++I, ++Idx) {
5679 SmallVector<MVT, 4> ValueVTs;
5680 ComputeValueVTs(*this, I->getType(), ValueVTs);
5681 for (unsigned Value = 0, NumValues = ValueVTs.size();
5682 Value != NumValues; ++Value) {
5683 MVT VT = ValueVTs[Value];
5684 MVT PartVT = getRegisterType(VT);
5685
5686 unsigned NumParts = getNumRegisters(VT);
5687 SmallVector<SDValue, 4> Parts(NumParts);
5688 for (unsigned j = 0; j != NumParts; ++j)
5689 Parts[j] = SDValue(Result, i++);
5690
5691 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Devang Patel05988662008-09-25 21:00:45 +00005692 if (F.paramHasAttr(Idx, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 AssertOp = ISD::AssertSext;
Devang Patel05988662008-09-25 21:00:45 +00005694 else if (F.paramHasAttr(Idx, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005695 AssertOp = ISD::AssertZext;
5696
Dale Johannesen66978ee2009-01-31 02:22:37 +00005697 ArgValues.push_back(getCopyFromParts(DAG, dl, &Parts[0], NumParts,
5698 PartVT, VT, AssertOp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005699 }
5700 }
5701 assert(i == NumArgRegs && "Argument register count mismatch!");
5702}
5703
5704
5705/// TargetLowering::LowerCallTo - This is the default LowerCallTo
5706/// implementation, which just inserts an ISD::CALL node, which is later custom
5707/// lowered by the target to something concrete. FIXME: When all targets are
5708/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
5709std::pair<SDValue, SDValue>
5710TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5711 bool RetSExt, bool RetZExt, bool isVarArg,
Dale Johannesen86098bd2008-09-26 19:31:26 +00005712 bool isInreg,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713 unsigned CallingConv, bool isTailCall,
5714 SDValue Callee,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005715 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohman1937e2f2008-09-16 01:42:28 +00005716 assert((!isTailCall || PerformTailCallOpt) &&
5717 "isTailCall set when tail-call optimizations are disabled!");
5718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719 SmallVector<SDValue, 32> Ops;
5720 Ops.push_back(Chain); // Op#0 - Chain
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721 Ops.push_back(Callee);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005722
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 // Handle all of the outgoing arguments.
5724 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
5725 SmallVector<MVT, 4> ValueVTs;
5726 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5727 for (unsigned Value = 0, NumValues = ValueVTs.size();
5728 Value != NumValues; ++Value) {
5729 MVT VT = ValueVTs[Value];
5730 const Type *ArgTy = VT.getTypeForMVT();
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005731 SDValue Op = SDValue(Args[i].Node.getNode(),
5732 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 ISD::ArgFlagsTy Flags;
5734 unsigned OriginalAlignment =
5735 getTargetData()->getABITypeAlignment(ArgTy);
5736
5737 if (Args[i].isZExt)
5738 Flags.setZExt();
5739 if (Args[i].isSExt)
5740 Flags.setSExt();
5741 if (Args[i].isInReg)
5742 Flags.setInReg();
5743 if (Args[i].isSRet)
5744 Flags.setSRet();
5745 if (Args[i].isByVal) {
5746 Flags.setByVal();
5747 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5748 const Type *ElementTy = Ty->getElementType();
5749 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sandsceb4d1a2009-01-12 20:38:59 +00005750 unsigned FrameSize = getTargetData()->getTypePaddedSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751 // For ByVal, alignment should come from FE. BE will guess if this
5752 // info is not there but there are cases it cannot get right.
5753 if (Args[i].Alignment)
5754 FrameAlign = Args[i].Alignment;
5755 Flags.setByValAlign(FrameAlign);
5756 Flags.setByValSize(FrameSize);
5757 }
5758 if (Args[i].isNest)
5759 Flags.setNest();
5760 Flags.setOrigAlign(OriginalAlignment);
5761
5762 MVT PartVT = getRegisterType(VT);
5763 unsigned NumParts = getNumRegisters(VT);
5764 SmallVector<SDValue, 4> Parts(NumParts);
5765 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5766
5767 if (Args[i].isSExt)
5768 ExtendKind = ISD::SIGN_EXTEND;
5769 else if (Args[i].isZExt)
5770 ExtendKind = ISD::ZERO_EXTEND;
5771
Dale Johannesen66978ee2009-01-31 02:22:37 +00005772 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773
5774 for (unsigned i = 0; i != NumParts; ++i) {
5775 // if it isn't first piece, alignment must be 1
5776 ISD::ArgFlagsTy MyFlags = Flags;
5777 if (NumParts > 1 && i == 0)
5778 MyFlags.setSplit();
5779 else if (i != 0)
5780 MyFlags.setOrigAlign(1);
5781
5782 Ops.push_back(Parts[i]);
5783 Ops.push_back(DAG.getArgFlags(MyFlags));
5784 }
5785 }
5786 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005787
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 // Figure out the result value types. We start by making a list of
5789 // the potentially illegal return value types.
5790 SmallVector<MVT, 4> LoweredRetTys;
5791 SmallVector<MVT, 4> RetTys;
5792 ComputeValueVTs(*this, RetTy, RetTys);
5793
5794 // Then we translate that to a list of legal types.
5795 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5796 MVT VT = RetTys[I];
5797 MVT RegisterVT = getRegisterType(VT);
5798 unsigned NumRegs = getNumRegisters(VT);
5799 for (unsigned i = 0; i != NumRegs; ++i)
5800 LoweredRetTys.push_back(RegisterVT);
5801 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005804
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 // Create the CALL node.
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005806 SDValue Res = DAG.getCall(CallingConv, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005807 isVarArg, isTailCall, isInreg,
Dan Gohman095cc292008-09-13 01:54:27 +00005808 DAG.getVTList(&LoweredRetTys[0],
5809 LoweredRetTys.size()),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005810 &Ops[0], Ops.size()
5811 );
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005812 Chain = Res.getValue(LoweredRetTys.size() - 1);
5813
5814 // Gather up the call result into a single value.
Dan Gohmanb5cc34d2008-10-07 00:12:37 +00005815 if (RetTy != Type::VoidTy && !RetTys.empty()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005816 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5817
5818 if (RetSExt)
5819 AssertOp = ISD::AssertSext;
5820 else if (RetZExt)
5821 AssertOp = ISD::AssertZext;
5822
5823 SmallVector<SDValue, 4> ReturnValues;
5824 unsigned RegNo = 0;
5825 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5826 MVT VT = RetTys[I];
5827 MVT RegisterVT = getRegisterType(VT);
5828 unsigned NumRegs = getNumRegisters(VT);
5829 unsigned RegNoEnd = NumRegs + RegNo;
5830 SmallVector<SDValue, 4> Results;
5831 for (; RegNo != RegNoEnd; ++RegNo)
5832 Results.push_back(Res.getValue(RegNo));
5833 SDValue ReturnValue =
Dale Johannesen66978ee2009-01-31 02:22:37 +00005834 getCopyFromParts(DAG, dl, &Results[0], NumRegs, RegisterVT, VT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005835 AssertOp);
5836 ReturnValues.push_back(ReturnValue);
5837 }
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005838 Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Duncan Sandsaaffa052008-12-01 11:41:29 +00005839 DAG.getVTList(&RetTys[0], RetTys.size()),
5840 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005841 }
5842
5843 return std::make_pair(Res, Chain);
5844}
5845
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005846void TargetLowering::LowerOperationWrapper(SDNode *N,
5847 SmallVectorImpl<SDValue> &Results,
5848 SelectionDAG &DAG) {
5849 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005850 if (Res.getNode())
5851 Results.push_back(Res);
5852}
5853
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
5855 assert(0 && "LowerOperation not implemented for this target!");
5856 abort();
5857 return SDValue();
5858}
5859
5860
5861void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
5862 SDValue Op = getValue(V);
5863 assert((Op.getOpcode() != ISD::CopyFromReg ||
5864 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5865 "Copy from a reg to the same reg!");
5866 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5867
5868 RegsForValue RFV(TLI, Reg, V->getType());
5869 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +00005870 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005871 PendingExports.push_back(Chain);
5872}
5873
5874#include "llvm/CodeGen/SelectionDAGISel.h"
5875
5876void SelectionDAGISel::
5877LowerArguments(BasicBlock *LLVMBB) {
5878 // If this is the entry block, emit arguments.
5879 Function &F = *LLVMBB->getParent();
5880 SDValue OldRoot = SDL->DAG.getRoot();
5881 SmallVector<SDValue, 16> Args;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005882 TLI.LowerArguments(F, SDL->DAG, Args, SDL->getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883
5884 unsigned a = 0;
5885 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
5886 AI != E; ++AI) {
5887 SmallVector<MVT, 4> ValueVTs;
5888 ComputeValueVTs(TLI, AI->getType(), ValueVTs);
5889 unsigned NumValues = ValueVTs.size();
5890 if (!AI->use_empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005891 SDL->setValue(AI, SDL->DAG.getMergeValues(&Args[a], NumValues,
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005892 SDL->getCurDebugLoc()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005893 // If this argument is live outside of the entry block, insert a copy from
5894 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohmanad62f532009-04-23 23:13:24 +00005895 SDL->CopyToExportRegsIfNeeded(AI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896 }
5897 a += NumValues;
5898 }
5899
5900 // Finally, if the target has anything special to do, allow it to do so.
5901 // FIXME: this should insert code into the DAG!
5902 EmitFunctionEntryCode(F, SDL->DAG.getMachineFunction());
5903}
5904
5905/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5906/// ensure constants are generated when needed. Remember the virtual registers
5907/// that need to be added to the Machine PHI nodes as input. We cannot just
5908/// directly add them, because expansion might result in multiple MBB's for one
5909/// BB. As such, the start of the BB might correspond to a different MBB than
5910/// the end.
5911///
5912void
5913SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
5914 TerminatorInst *TI = LLVMBB->getTerminator();
5915
5916 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5917
5918 // Check successor nodes' PHI nodes that expect a constant to be available
5919 // from this block.
5920 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5921 BasicBlock *SuccBB = TI->getSuccessor(succ);
5922 if (!isa<PHINode>(SuccBB->begin())) continue;
5923 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005924
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005925 // If this terminator has multiple identical successors (common for
5926 // switches), only handle each succ once.
5927 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005928
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005929 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5930 PHINode *PN;
5931
5932 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5933 // nodes and Machine PHI nodes, but the incoming operands have not been
5934 // emitted yet.
5935 for (BasicBlock::iterator I = SuccBB->begin();
5936 (PN = dyn_cast<PHINode>(I)); ++I) {
5937 // Ignore dead phi's.
5938 if (PN->use_empty()) continue;
5939
5940 unsigned Reg;
5941 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5942
5943 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5944 unsigned &RegOut = SDL->ConstantsOut[C];
5945 if (RegOut == 0) {
5946 RegOut = FuncInfo->CreateRegForValue(C);
5947 SDL->CopyValueToVirtualRegister(C, RegOut);
5948 }
5949 Reg = RegOut;
5950 } else {
5951 Reg = FuncInfo->ValueMap[PHIOp];
5952 if (Reg == 0) {
5953 assert(isa<AllocaInst>(PHIOp) &&
5954 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5955 "Didn't codegen value into a register!??");
5956 Reg = FuncInfo->CreateRegForValue(PHIOp);
5957 SDL->CopyValueToVirtualRegister(PHIOp, Reg);
5958 }
5959 }
5960
5961 // Remember that this register needs to added to the machine PHI node as
5962 // the input for this MBB.
5963 SmallVector<MVT, 4> ValueVTs;
5964 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5965 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
5966 MVT VT = ValueVTs[vti];
5967 unsigned NumRegisters = TLI.getNumRegisters(VT);
5968 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
5969 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
5970 Reg += NumRegisters;
5971 }
5972 }
5973 }
5974 SDL->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975}
5976
Dan Gohman3df24e62008-09-03 23:12:08 +00005977/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
5978/// supports legal types, and it emits MachineInstrs directly instead of
5979/// creating SelectionDAG nodes.
5980///
5981bool
5982SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
5983 FastISel *F) {
5984 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005985
Dan Gohman3df24e62008-09-03 23:12:08 +00005986 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5987 unsigned OrigNumPHINodesToUpdate = SDL->PHINodesToUpdate.size();
5988
5989 // Check successor nodes' PHI nodes that expect a constant to be available
5990 // from this block.
5991 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5992 BasicBlock *SuccBB = TI->getSuccessor(succ);
5993 if (!isa<PHINode>(SuccBB->begin())) continue;
5994 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005995
Dan Gohman3df24e62008-09-03 23:12:08 +00005996 // If this terminator has multiple identical successors (common for
5997 // switches), only handle each succ once.
5998 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005999
Dan Gohman3df24e62008-09-03 23:12:08 +00006000 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
6001 PHINode *PN;
6002
6003 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6004 // nodes and Machine PHI nodes, but the incoming operands have not been
6005 // emitted yet.
6006 for (BasicBlock::iterator I = SuccBB->begin();
6007 (PN = dyn_cast<PHINode>(I)); ++I) {
6008 // Ignore dead phi's.
6009 if (PN->use_empty()) continue;
6010
6011 // Only handle legal types. Two interesting things to note here. First,
6012 // by bailing out early, we may leave behind some dead instructions,
6013 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
6014 // own moves. Second, this check is necessary becuase FastISel doesn't
6015 // use CreateRegForValue to create registers, so it always creates
6016 // exactly one register for each non-void instruction.
6017 MVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
6018 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Dan Gohman74321ab2008-09-10 21:01:31 +00006019 // Promote MVT::i1.
6020 if (VT == MVT::i1)
6021 VT = TLI.getTypeToTransformTo(VT);
6022 else {
6023 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
6024 return false;
6025 }
Dan Gohman3df24e62008-09-03 23:12:08 +00006026 }
6027
6028 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6029
6030 unsigned Reg = F->getRegForValue(PHIOp);
6031 if (Reg == 0) {
6032 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
6033 return false;
6034 }
6035 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
6036 }
6037 }
6038
6039 return true;
6040}