blob: b0a341fec11c2aa96162daa30e3061f4164e17d6 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===- MipsInstrInfo.cpp - Mips Instruction Information ---------*- C++ -*-===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#include "MipsInstrInfo.h"
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000015#include "MipsTargetMachine.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "MipsMachineFunction.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000017#include "InstPrinter/MipsInstPrinter.h"
Owen Anderson718cb662007-09-07 04:06:50 +000018#include "llvm/ADT/STLExtras.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman99114052009-06-03 20:30:14 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000021#include "llvm/Support/ErrorHandling.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000022
Evan Cheng4db3cff2011-07-01 17:57:27 +000023#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000024#define GET_INSTRINFO_MC_DESC
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025#include "MipsGenInstrInfo.inc"
26
27using namespace llvm;
28
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029MipsInstrInfo::MipsInstrInfo(MipsTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000030 : MipsGenInstrInfo(Mips::ADJCALLSTACKDOWN, Mips::ADJCALLSTACKUP),
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000031 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032
Akira Hatanaka794bf172011-07-07 23:56:50 +000033
34const MipsRegisterInfo &MipsInstrInfo::getRegisterInfo() const {
35 return RI;
36}
37
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038static bool isZeroImm(const MachineOperand &op) {
Dan Gohmand735b802008-10-03 15:45:36 +000039 return op.isImm() && op.getImm() == 0;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000040}
41
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000042/// isLoadFromStackSlot - If the specified machine instruction is a direct
43/// load from a stack slot, return the virtual or physical register number of
44/// the destination along with the FrameIndex of the loaded stack slot. If
45/// not, return 0. This predicate must return 0 if the instruction has
46/// any side effects other than loading from the stack slot.
47unsigned MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000048isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000049{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000050 if ((MI->getOpcode() == Mips::LW) || (MI->getOpcode() == Mips::LWC1) ||
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000051 (MI->getOpcode() == Mips::LDC1)) {
Akira Hatanakad3ac47f2011-07-07 18:57:00 +000052 if ((MI->getOperand(1).isFI()) && // is a stack slot
53 (MI->getOperand(2).isImm()) && // the imm is zero
54 (isZeroImm(MI->getOperand(2)))) {
55 FrameIndex = MI->getOperand(1).getIndex();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056 return MI->getOperand(0).getReg();
57 }
58 }
59
60 return 0;
61}
62
63/// isStoreToStackSlot - If the specified machine instruction is a direct
64/// store to a stack slot, return the virtual or physical register number of
65/// the source reg along with the FrameIndex of the loaded stack slot. If
66/// not, return 0. This predicate must return 0 if the instruction has
67/// any side effects other than storing to the stack slot.
68unsigned MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000069isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000070{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071 if ((MI->getOpcode() == Mips::SW) || (MI->getOpcode() == Mips::SWC1) ||
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000072 (MI->getOpcode() == Mips::SDC1)) {
Akira Hatanakad3ac47f2011-07-07 18:57:00 +000073 if ((MI->getOperand(1).isFI()) && // is a stack slot
74 (MI->getOperand(2).isImm()) && // the imm is zero
75 (isZeroImm(MI->getOperand(2)))) {
76 FrameIndex = MI->getOperand(1).getIndex();
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +000077 return MI->getOperand(0).getReg();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000078 }
79 }
80 return 0;
81}
82
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +000083/// insertNoop - If data hazard condition is found insert the target nop
84/// instruction.
85void MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000086insertNoop(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +000087{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +000088 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +000089 BuildMI(MBB, MI, DL, get(Mips::NOP));
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +000090}
91
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +000092void MipsInstrInfo::
93copyPhysReg(MachineBasicBlock &MBB,
94 MachineBasicBlock::iterator I, DebugLoc DL,
95 unsigned DestReg, unsigned SrcReg,
96 bool KillSrc) const {
97 bool DestCPU = Mips::CPURegsRegClass.contains(DestReg);
98 bool SrcCPU = Mips::CPURegsRegClass.contains(SrcReg);
Bill Wendlingd1c321a2009-02-12 00:02:55 +000099
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000100 // CPU-CPU is the most common.
101 if (DestCPU && SrcCPU) {
102 BuildMI(MBB, I, DL, get(Mips::ADDu), DestReg).addReg(Mips::ZERO)
103 .addReg(SrcReg, getKillRegState(KillSrc));
104 return;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000105 }
106
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000107 // Copy to CPU from other registers.
108 if (DestCPU) {
109 if (Mips::CCRRegClass.contains(SrcReg))
110 BuildMI(MBB, I, DL, get(Mips::CFC1), DestReg)
111 .addReg(SrcReg, getKillRegState(KillSrc));
112 else if (Mips::FGR32RegClass.contains(SrcReg))
113 BuildMI(MBB, I, DL, get(Mips::MFC1), DestReg)
114 .addReg(SrcReg, getKillRegState(KillSrc));
115 else if (SrcReg == Mips::HI)
116 BuildMI(MBB, I, DL, get(Mips::MFHI), DestReg);
117 else if (SrcReg == Mips::LO)
118 BuildMI(MBB, I, DL, get(Mips::MFLO), DestReg);
119 else
120 llvm_unreachable("Copy to CPU from invalid register");
121 return;
122 }
123
124 // Copy to other registers from CPU.
125 if (SrcCPU) {
126 if (Mips::CCRRegClass.contains(DestReg))
127 BuildMI(MBB, I, DL, get(Mips::CTC1), DestReg)
128 .addReg(SrcReg, getKillRegState(KillSrc));
129 else if (Mips::FGR32RegClass.contains(DestReg))
130 BuildMI(MBB, I, DL, get(Mips::MTC1), DestReg)
131 .addReg(SrcReg, getKillRegState(KillSrc));
132 else if (DestReg == Mips::HI)
133 BuildMI(MBB, I, DL, get(Mips::MTHI))
134 .addReg(SrcReg, getKillRegState(KillSrc));
135 else if (DestReg == Mips::LO)
136 BuildMI(MBB, I, DL, get(Mips::MTLO))
137 .addReg(SrcReg, getKillRegState(KillSrc));
138 else
139 llvm_unreachable("Copy from CPU to invalid register");
140 return;
141 }
142
143 if (Mips::FGR32RegClass.contains(DestReg, SrcReg)) {
144 BuildMI(MBB, I, DL, get(Mips::FMOV_S32), DestReg)
145 .addReg(SrcReg, getKillRegState(KillSrc));
146 return;
147 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000148
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000149 if (Mips::AFGR64RegClass.contains(DestReg, SrcReg)) {
150 BuildMI(MBB, I, DL, get(Mips::FMOV_D32), DestReg)
151 .addReg(SrcReg, getKillRegState(KillSrc));
152 return;
153 }
154
155 if (Mips::CCRRegClass.contains(DestReg, SrcReg)) {
156 BuildMI(MBB, I, DL, get(Mips::MOVCCRToCCR), DestReg)
157 .addReg(SrcReg, getKillRegState(KillSrc));
158 return;
159 }
160 llvm_unreachable("Cannot copy registers");
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000161}
162
163void MipsInstrInfo::
164storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000165 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000166 const TargetRegisterClass *RC,
167 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000168 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000169 if (I != MBB.end()) DL = I->getDebugLoc();
170
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000171 if (RC == Mips::CPURegsRegisterClass)
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000172 BuildMI(MBB, I, DL, get(Mips::SW)).addReg(SrcReg, getKillRegState(isKill))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000173 .addFrameIndex(FI).addImm(0);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000174 else if (RC == Mips::FGR32RegisterClass)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000175 BuildMI(MBB, I, DL, get(Mips::SWC1)).addReg(SrcReg, getKillRegState(isKill))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000176 .addFrameIndex(FI).addImm(0);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000177 else if (RC == Mips::AFGR64RegisterClass) {
178 if (!TM.getSubtarget<MipsSubtarget>().isMips1()) {
179 BuildMI(MBB, I, DL, get(Mips::SDC1))
180 .addReg(SrcReg, getKillRegState(isKill))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000181 .addFrameIndex(FI).addImm(0);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000182 } else {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000183 const TargetRegisterInfo *TRI =
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000184 MBB.getParent()->getTarget().getRegisterInfo();
185 const unsigned *SubSet = TRI->getSubRegisters(SrcReg);
186 BuildMI(MBB, I, DL, get(Mips::SWC1))
187 .addReg(SubSet[0], getKillRegState(isKill))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000188 .addFrameIndex(FI).addImm(0);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000189 BuildMI(MBB, I, DL, get(Mips::SWC1))
190 .addReg(SubSet[1], getKillRegState(isKill))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000191 .addFrameIndex(FI).addImm(4);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000192 }
193 } else
194 llvm_unreachable("Register class not handled!");
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000195}
196
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000197void MipsInstrInfo::
198loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
199 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000200 const TargetRegisterClass *RC,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000201 const TargetRegisterInfo *TRI) const
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000202{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000203 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000204 if (I != MBB.end()) DL = I->getDebugLoc();
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000205
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000206 if (RC == Mips::CPURegsRegisterClass)
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000207 BuildMI(MBB, I, DL, get(Mips::LW), DestReg).addFrameIndex(FI).addImm(0);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000208 else if (RC == Mips::FGR32RegisterClass)
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000209 BuildMI(MBB, I, DL, get(Mips::LWC1), DestReg).addFrameIndex(FI).addImm(0);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000210 else if (RC == Mips::AFGR64RegisterClass) {
211 if (!TM.getSubtarget<MipsSubtarget>().isMips1()) {
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000212 BuildMI(MBB, I, DL, get(Mips::LDC1), DestReg).addFrameIndex(FI).addImm(0);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000213 } else {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000214 const TargetRegisterInfo *TRI =
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000215 MBB.getParent()->getTarget().getRegisterInfo();
216 const unsigned *SubSet = TRI->getSubRegisters(DestReg);
217 BuildMI(MBB, I, DL, get(Mips::LWC1), SubSet[0])
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000218 .addFrameIndex(FI).addImm(0);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000219 BuildMI(MBB, I, DL, get(Mips::LWC1), SubSet[1])
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000220 .addFrameIndex(FI).addImm(4);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000221 }
222 } else
223 llvm_unreachable("Register class not handled!");
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000224}
225
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000226MachineInstr*
227MipsInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF, int FrameIx,
228 uint64_t Offset, const MDNode *MDPtr,
229 DebugLoc DL) const {
230 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Mips::DBG_VALUE))
231 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
232 return &*MIB;
233}
234
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000235//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000236// Branch Analysis
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000237//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000238
Akira Hatanaka20ada982011-04-01 17:39:08 +0000239static unsigned GetAnalyzableBrOpc(unsigned Opc) {
240 return (Opc == Mips::BEQ || Opc == Mips::BNE || Opc == Mips::BGTZ ||
241 Opc == Mips::BGEZ || Opc == Mips::BLTZ || Opc == Mips::BLEZ ||
242 Opc == Mips::BC1T || Opc == Mips::BC1F || Opc == Mips::J) ? Opc : 0;
243}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000244
Akira Hatanaka20ada982011-04-01 17:39:08 +0000245/// GetOppositeBranchOpc - Return the inverse of the specified
246/// opcode, e.g. turning BEQ to BNE.
247unsigned Mips::GetOppositeBranchOpc(unsigned Opc)
248{
249 switch (Opc) {
250 default: llvm_unreachable("Illegal opcode!");
251 case Mips::BEQ : return Mips::BNE;
252 case Mips::BNE : return Mips::BEQ;
253 case Mips::BGTZ : return Mips::BLEZ;
254 case Mips::BGEZ : return Mips::BLTZ;
255 case Mips::BLTZ : return Mips::BGEZ;
256 case Mips::BLEZ : return Mips::BGTZ;
257 case Mips::BC1T : return Mips::BC1F;
258 case Mips::BC1F : return Mips::BC1T;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000259 }
260}
261
Akira Hatanaka20ada982011-04-01 17:39:08 +0000262static void AnalyzeCondBr(const MachineInstr* Inst, unsigned Opc,
263 MachineBasicBlock *&BB,
264 SmallVectorImpl<MachineOperand>& Cond) {
265 assert(GetAnalyzableBrOpc(Opc) && "Not an analyzable branch");
266 int NumOp = Inst->getNumExplicitOperands();
267
268 // for both int and fp branches, the last explicit operand is the
269 // MBB.
270 BB = Inst->getOperand(NumOp-1).getMBB();
271 Cond.push_back(MachineOperand::CreateImm(Opc));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000272
Akira Hatanaka20ada982011-04-01 17:39:08 +0000273 for (int i=0; i<NumOp-1; i++)
274 Cond.push_back(Inst->getOperand(i));
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000275}
276
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000277bool MipsInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000278 MachineBasicBlock *&TBB,
279 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000280 SmallVectorImpl<MachineOperand> &Cond,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000281 bool AllowModify) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000282{
Akira Hatanaka20ada982011-04-01 17:39:08 +0000283 MachineBasicBlock::reverse_iterator I = MBB.rbegin(), REnd = MBB.rend();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000284
Akira Hatanaka20ada982011-04-01 17:39:08 +0000285 // Skip all the debug instructions.
286 while (I != REnd && I->isDebugValue())
287 ++I;
288
289 if (I == REnd || !isUnpredicatedTerminator(&*I)) {
290 // If this block ends with no branches (it just falls through to its succ)
291 // just return false, leaving TBB/FBB null.
292 TBB = FBB = NULL;
293 return false;
294 }
295
296 MachineInstr *LastInst = &*I;
297 unsigned LastOpc = LastInst->getOpcode();
298
299 // Not an analyzable branch (must be an indirect jump).
300 if (!GetAnalyzableBrOpc(LastOpc))
301 return true;
302
303 // Get the second to last instruction in the block.
304 unsigned SecondLastOpc = 0;
305 MachineInstr *SecondLastInst = NULL;
306
307 if (++I != REnd) {
308 SecondLastInst = &*I;
309 SecondLastOpc = GetAnalyzableBrOpc(SecondLastInst->getOpcode());
310
311 // Not an analyzable branch (must be an indirect jump).
312 if (isUnpredicatedTerminator(SecondLastInst) && !SecondLastOpc)
313 return true;
314 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000315
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000316 // If there is only one terminator instruction, process it.
Akira Hatanaka20ada982011-04-01 17:39:08 +0000317 if (!SecondLastOpc) {
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000318 // Unconditional branch
319 if (LastOpc == Mips::J) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000320 TBB = LastInst->getOperand(0).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000321 return false;
322 }
323
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000324 // Conditional branch
Akira Hatanaka20ada982011-04-01 17:39:08 +0000325 AnalyzeCondBr(LastInst, LastOpc, TBB, Cond);
326 return false;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000327 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000328
Akira Hatanaka20ada982011-04-01 17:39:08 +0000329 // If we reached here, there are two branches.
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000330 // If there are three terminators, we don't know what sort of block this is.
Akira Hatanaka20ada982011-04-01 17:39:08 +0000331 if (++I != REnd && isUnpredicatedTerminator(&*I))
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000332 return true;
333
Akira Hatanaka20ada982011-04-01 17:39:08 +0000334 // If second to last instruction is an unconditional branch,
335 // analyze it and remove the last instruction.
336 if (SecondLastOpc == Mips::J) {
337 // Return if the last instruction cannot be removed.
338 if (!AllowModify)
339 return true;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000340
Chris Lattner8aa797a2007-12-30 23:10:15 +0000341 TBB = SecondLastInst->getOperand(0).getMBB();
Akira Hatanaka20ada982011-04-01 17:39:08 +0000342 LastInst->eraseFromParent();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000343 return false;
344 }
345
Akira Hatanaka20ada982011-04-01 17:39:08 +0000346 // Conditional branch followed by an unconditional branch.
347 // The last one must be unconditional.
348 if (LastOpc != Mips::J)
349 return true;
350
351 AnalyzeCondBr(SecondLastInst, SecondLastOpc, TBB, Cond);
352 FBB = LastInst->getOperand(0).getMBB();
353
354 return false;
355}
356
357void MipsInstrInfo::BuildCondBr(MachineBasicBlock &MBB,
358 MachineBasicBlock *TBB, DebugLoc DL,
359 const SmallVectorImpl<MachineOperand>& Cond)
360 const {
361 unsigned Opc = Cond[0].getImm();
Evan Chenge837dea2011-06-28 19:10:37 +0000362 const MCInstrDesc &MCID = get(Opc);
363 MachineInstrBuilder MIB = BuildMI(&MBB, DL, MCID);
Akira Hatanaka20ada982011-04-01 17:39:08 +0000364
365 for (unsigned i = 1; i < Cond.size(); ++i)
366 MIB.addReg(Cond[i].getReg());
367
368 MIB.addMBB(TBB);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000369}
370
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000371unsigned MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000372InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000373 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000374 const SmallVectorImpl<MachineOperand> &Cond,
375 DebugLoc DL) const {
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000376 // Shouldn't be a fall through.
377 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000378
Akira Hatanaka20ada982011-04-01 17:39:08 +0000379 // # of condition operands:
380 // Unconditional branches: 0
381 // Floating point branches: 1 (opc)
382 // Int BranchZero: 2 (opc, reg)
383 // Int Branch: 3 (opc, reg0, reg1)
384 assert((Cond.size() <= 3) &&
385 "# of Mips branch conditions must be <= 3!");
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000386
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000387 // Two-way Conditional branch.
Akira Hatanaka20ada982011-04-01 17:39:08 +0000388 if (FBB) {
389 BuildCondBr(MBB, TBB, DL, Cond);
390 BuildMI(&MBB, DL, get(Mips::J)).addMBB(FBB);
391 return 2;
392 }
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000393
Akira Hatanaka20ada982011-04-01 17:39:08 +0000394 // One way branch.
395 // Unconditional branch.
396 if (Cond.empty())
397 BuildMI(&MBB, DL, get(Mips::J)).addMBB(TBB);
398 else // Conditional branch.
399 BuildCondBr(MBB, TBB, DL, Cond);
400 return 1;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000401}
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000402
403unsigned MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000404RemoveBranch(MachineBasicBlock &MBB) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000405{
Akira Hatanaka20ada982011-04-01 17:39:08 +0000406 MachineBasicBlock::reverse_iterator I = MBB.rbegin(), REnd = MBB.rend();
407 MachineBasicBlock::reverse_iterator FirstBr;
408 unsigned removed;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000409
Akira Hatanaka20ada982011-04-01 17:39:08 +0000410 // Skip all the debug instructions.
411 while (I != REnd && I->isDebugValue())
412 ++I;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000413
Akira Hatanaka20ada982011-04-01 17:39:08 +0000414 FirstBr = I;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000415
Akira Hatanaka20ada982011-04-01 17:39:08 +0000416 // Up to 2 branches are removed.
417 // Note that indirect branches are not removed.
418 for(removed = 0; I != REnd && removed < 2; ++I, ++removed)
419 if (!GetAnalyzableBrOpc(I->getOpcode()))
420 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000421
Akira Hatanaka20ada982011-04-01 17:39:08 +0000422 MBB.erase(I.base(), FirstBr.base());
423
424 return removed;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000425}
426
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000427/// ReverseBranchCondition - Return the inverse opcode of the
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000428/// specified Branch instruction.
429bool MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000430ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000431{
Akira Hatanaka20ada982011-04-01 17:39:08 +0000432 assert( (Cond.size() && Cond.size() <= 3) &&
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000433 "Invalid Mips branch condition!");
Akira Hatanaka20ada982011-04-01 17:39:08 +0000434 Cond[0].setImm(Mips::GetOppositeBranchOpc(Cond[0].getImm()));
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000435 return false;
436}
Dan Gohman99114052009-06-03 20:30:14 +0000437
438/// getGlobalBaseReg - Return a virtual register initialized with the
439/// the global base register value. Output instructions required to
440/// initialize the register in the function entry block, if necessary.
441///
442unsigned MipsInstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
443 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
444 unsigned GlobalBaseReg = MipsFI->getGlobalBaseReg();
445 if (GlobalBaseReg != 0)
446 return GlobalBaseReg;
447
448 // Insert the set of GlobalBaseReg into the first MBB of the function
449 MachineBasicBlock &FirstMBB = MF->front();
450 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
451 MachineRegisterInfo &RegInfo = MF->getRegInfo();
452 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
453
454 GlobalBaseReg = RegInfo.createVirtualRegister(Mips::CPURegsRegisterClass);
Jakob Stoklund Olesen3ecf1f02010-07-10 22:43:03 +0000455 BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY),
456 GlobalBaseReg).addReg(Mips::GP);
Dan Gohman99114052009-06-03 20:30:14 +0000457 RegInfo.addLiveIn(Mips::GP);
458
459 MipsFI->setGlobalBaseReg(GlobalBaseReg);
460 return GlobalBaseReg;
461}