Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1 | //====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the Evan Cheng and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 SSE instruction set, defining the instructions, |
| 11 | // and properties of the instructions which are needed for code generation, |
| 12 | // machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 17 | // SSE specific DAG Nodes. |
| 18 | //===----------------------------------------------------------------------===// |
| 19 | |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 20 | def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad, |
| 21 | [SDNPHasChain]>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 22 | def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp, |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 23 | [SDNPCommutative, SDNPAssociative]>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 24 | def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp, |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 25 | [SDNPCommutative, SDNPAssociative]>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 26 | def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest, |
| 27 | [SDNPOutFlag]>; |
| 28 | def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest, |
| 29 | [SDNPOutFlag]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 30 | def X86s2vec : SDNode<"X86ISD::S2VEC", |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 31 | SDTypeProfile<1, 1, []>, []>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 32 | def X86zexts2vec : SDNode<"X86ISD::ZEXT_S2VEC", |
| 33 | SDTypeProfile<1, 1, []>, []>; |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 34 | def X86pextrw : SDNode<"X86ISD::PEXTRW", |
| 35 | SDTypeProfile<1, 2, []>, []>; |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 36 | def X86pinsrw : SDNode<"X86ISD::PINSRW", |
| 37 | SDTypeProfile<1, 3, []>, []>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 38 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 39 | //===----------------------------------------------------------------------===// |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 40 | // SSE pattern fragments |
| 41 | //===----------------------------------------------------------------------===// |
| 42 | |
| 43 | def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>; |
| 44 | def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>; |
| 45 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 46 | def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>; |
| 47 | def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 48 | def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>; |
| 49 | def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>; |
| 50 | def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>; |
| 51 | def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>; |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 52 | |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 53 | def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>; |
| 54 | def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 55 | def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>; |
| 56 | def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>; |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 57 | def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>; |
| 58 | def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>; |
| 59 | |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 60 | def fp32imm0 : PatLeaf<(f32 fpimm), [{ |
| 61 | return N->isExactlyValue(+0.0); |
| 62 | }]>; |
| 63 | |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 64 | def PSxLDQ_imm : SDNodeXForm<imm, [{ |
| 65 | // Transformation function: imm >> 3 |
| 66 | return getI32Imm(N->getValue() >> 3); |
| 67 | }]>; |
| 68 | |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 69 | // SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*, |
| 70 | // SHUFP* etc. imm. |
| 71 | def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{ |
| 72 | return getI8Imm(X86::getShuffleSHUFImmediate(N)); |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 73 | }]>; |
| 74 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 75 | // SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to |
| 76 | // PSHUFHW imm. |
| 77 | def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{ |
| 78 | return getI8Imm(X86::getShufflePSHUFHWImmediate(N)); |
| 79 | }]>; |
| 80 | |
| 81 | // SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to |
| 82 | // PSHUFLW imm. |
| 83 | def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{ |
| 84 | return getI8Imm(X86::getShufflePSHUFLWImmediate(N)); |
| 85 | }]>; |
| 86 | |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 87 | def SSE_splat_mask : PatLeaf<(build_vector), [{ |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 88 | return X86::isSplatMask(N); |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 89 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 90 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 91 | def SSE_splat_v2_mask : PatLeaf<(build_vector), [{ |
| 92 | return X86::isSplatMask(N); |
| 93 | }]>; |
| 94 | |
Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 95 | def MOVLHPS_shuffle_mask : PatLeaf<(build_vector), [{ |
| 96 | return X86::isMOVLHPSMask(N); |
| 97 | }]>; |
| 98 | |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 99 | def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{ |
| 100 | return X86::isMOVHLPSMask(N); |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 101 | }]>; |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 102 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 103 | def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 104 | return X86::isMOVHPMask(N); |
| 105 | }]>; |
| 106 | |
| 107 | def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 108 | return X86::isMOVLPMask(N); |
| 109 | }]>; |
| 110 | |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 111 | def MOVS_shuffle_mask : PatLeaf<(build_vector), [{ |
| 112 | return X86::isMOVSMask(N); |
| 113 | }]>; |
| 114 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 115 | def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 116 | return X86::isMOVSHDUPMask(N); |
| 117 | }]>; |
| 118 | |
| 119 | def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 120 | return X86::isMOVSLDUPMask(N); |
| 121 | }]>; |
| 122 | |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 123 | def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{ |
| 124 | return X86::isUNPCKLMask(N); |
| 125 | }]>; |
| 126 | |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 127 | def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{ |
| 128 | return X86::isUNPCKHMask(N); |
| 129 | }]>; |
| 130 | |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 131 | def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{ |
| 132 | return X86::isUNPCKL_v_undef_Mask(N); |
| 133 | }]>; |
| 134 | |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 135 | def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{ |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 136 | return X86::isPSHUFDMask(N); |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 137 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 138 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 139 | def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{ |
| 140 | return X86::isPSHUFHWMask(N); |
| 141 | }], SHUFFLE_get_pshufhw_imm>; |
| 142 | |
| 143 | def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{ |
| 144 | return X86::isPSHUFLWMask(N); |
| 145 | }], SHUFFLE_get_pshuflw_imm>; |
| 146 | |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 147 | def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{ |
| 148 | return X86::isPSHUFDMask(N); |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 149 | }], SHUFFLE_get_shuf_imm>; |
| 150 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 151 | def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 152 | return X86::isSHUFPMask(N); |
| 153 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 154 | |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 155 | def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{ |
| 156 | return X86::isSHUFPMask(N); |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 157 | }], SHUFFLE_get_shuf_imm>; |
| 158 | |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 159 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 160 | // SSE scalar FP Instructions |
| 161 | //===----------------------------------------------------------------------===// |
| 162 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 163 | // Instruction templates |
| 164 | // SSI - SSE1 instructions with XS prefix. |
| 165 | // SDI - SSE2 instructions with XD prefix. |
| 166 | // PSI - SSE1 instructions with TB prefix. |
| 167 | // PDI - SSE2 instructions with TB and OpSize prefixes. |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 168 | // PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix. |
| 169 | // PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes. |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 170 | // S3I - SSE3 instructions with TB and OpSize prefixes. |
| 171 | // S3SI - SSE3 instructions with XS prefix. |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 172 | // S3DI - SSE3 instructions with XD prefix. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 173 | class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 174 | : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>; |
| 175 | class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 176 | : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>; |
| 177 | class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 178 | : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>; |
| 179 | class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 180 | : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>; |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 181 | class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 182 | : X86Inst<o, F, Imm8, ops, asm>, TB, Requires<[HasSSE1]> { |
| 183 | let Pattern = pattern; |
| 184 | } |
| 185 | class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 186 | : X86Inst<o, F, Imm8, ops, asm>, TB, OpSize, Requires<[HasSSE2]> { |
| 187 | let Pattern = pattern; |
| 188 | } |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 189 | class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 190 | : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>; |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 191 | class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 192 | : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>; |
| 193 | class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 194 | : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>; |
| 195 | |
| 196 | //===----------------------------------------------------------------------===// |
| 197 | // Helpers for defining instructions that directly correspond to intrinsics. |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 198 | class SS_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 199 | : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 200 | [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>; |
| 201 | class SS_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 202 | : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm, |
| 203 | [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>; |
| 204 | class SD_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 205 | : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 206 | [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>; |
| 207 | class SD_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 208 | : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm, |
| 209 | [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>; |
| 210 | |
| 211 | class SS_Intrr<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 212 | : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 213 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
| 214 | class SS_Intrm<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 215 | : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 216 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>; |
| 217 | class SD_Intrr<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 218 | : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 219 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
| 220 | class SD_Intrm<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 221 | : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 222 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 223 | |
| 224 | class PS_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 225 | : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 226 | [(set VR128:$dst, (IntId VR128:$src))]>; |
| 227 | class PS_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 228 | : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm, |
| 229 | [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>; |
| 230 | class PD_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 231 | : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 232 | [(set VR128:$dst, (IntId VR128:$src))]>; |
| 233 | class PD_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 234 | : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm, |
| 235 | [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>; |
| 236 | |
| 237 | class PS_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 238 | : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 239 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| 240 | class PS_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 241 | : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm, |
| 242 | [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>; |
| 243 | class PD_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 244 | : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 245 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| 246 | class PD_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 247 | : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm, |
| 248 | [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>; |
| 249 | |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 250 | class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 251 | : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 252 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 253 | class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 254 | : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm, |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 255 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, |
| 256 | (loadv4f32 addr:$src2))))]>; |
| 257 | class S3_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 258 | : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 259 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
| 260 | class S3_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 261 | : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm, |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 262 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, |
| 263 | (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 264 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 265 | // Some 'special' instructions |
| 266 | def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst), |
| 267 | "#IMPLICIT_DEF $dst", |
| 268 | [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>; |
| 269 | def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst), |
| 270 | "#IMPLICIT_DEF $dst", |
| 271 | [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>; |
| 272 | |
| 273 | // CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the |
| 274 | // scheduler into a branch sequence. |
| 275 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 276 | def CMOV_FR32 : I<0, Pseudo, |
| 277 | (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond), |
| 278 | "#CMOV_FR32 PSEUDO!", |
| 279 | [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>; |
| 280 | def CMOV_FR64 : I<0, Pseudo, |
| 281 | (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond), |
| 282 | "#CMOV_FR64 PSEUDO!", |
| 283 | [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>; |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 284 | def CMOV_V4F32 : I<0, Pseudo, |
| 285 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 286 | "#CMOV_V4F32 PSEUDO!", |
| 287 | [(set VR128:$dst, |
| 288 | (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| 289 | def CMOV_V2F64 : I<0, Pseudo, |
| 290 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 291 | "#CMOV_V2F64 PSEUDO!", |
| 292 | [(set VR128:$dst, |
| 293 | (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| 294 | def CMOV_V2I64 : I<0, Pseudo, |
| 295 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 296 | "#CMOV_V2I64 PSEUDO!", |
| 297 | [(set VR128:$dst, |
| 298 | (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 299 | } |
| 300 | |
| 301 | // Move Instructions |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 302 | def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 303 | "movss {$src, $dst|$dst, $src}", []>; |
| 304 | def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
| 305 | "movss {$src, $dst|$dst, $src}", |
| 306 | [(set FR32:$dst, (loadf32 addr:$src))]>; |
| 307 | def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| 308 | "movsd {$src, $dst|$dst, $src}", []>; |
| 309 | def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src), |
| 310 | "movsd {$src, $dst|$dst, $src}", |
| 311 | [(set FR64:$dst, (loadf64 addr:$src))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 312 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 313 | def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 314 | "movss {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 315 | [(store FR32:$src, addr:$dst)]>; |
| 316 | def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 317 | "movsd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 318 | [(store FR64:$src, addr:$dst)]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 319 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 320 | // Arithmetic instructions |
| 321 | let isTwoAddress = 1 in { |
| 322 | let isCommutable = 1 in { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 323 | def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 324 | "addss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 325 | [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>; |
| 326 | def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 327 | "addsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 328 | [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>; |
| 329 | def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 330 | "mulss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 331 | [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>; |
| 332 | def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 333 | "mulsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 334 | [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 335 | } |
| 336 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 337 | def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 338 | "addss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 339 | [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>; |
| 340 | def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 341 | "addsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 342 | [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>; |
| 343 | def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 344 | "mulss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 345 | [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>; |
| 346 | def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 347 | "mulsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 348 | [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 349 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 350 | def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 351 | "divss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 352 | [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>; |
| 353 | def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 354 | "divss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 355 | [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>; |
| 356 | def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 357 | "divsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 358 | [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>; |
| 359 | def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 360 | "divsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 361 | [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 362 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 363 | def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 364 | "subss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 365 | [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>; |
| 366 | def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 367 | "subss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 368 | [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>; |
| 369 | def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 370 | "subsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 371 | [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>; |
| 372 | def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 373 | "subsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 374 | [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 375 | } |
| 376 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 377 | def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 378 | "sqrtss {$src, $dst|$dst, $src}", |
| 379 | [(set FR32:$dst, (fsqrt FR32:$src))]>; |
| 380 | def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 381 | "sqrtss {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 382 | [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 383 | def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 384 | "sqrtsd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 385 | [(set FR64:$dst, (fsqrt FR64:$src))]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 386 | def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 387 | "sqrtsd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 388 | [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>; |
| 389 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 390 | def RSQRTSSr : SSI<0x52, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 391 | "rsqrtss {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 392 | def RSQRTSSm : SSI<0x52, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 393 | "rsqrtss {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 394 | def RCPSSr : SSI<0x53, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 395 | "rcpss {$src, $dst|$dst, $src}", []>; |
| 396 | def RCPSSm : SSI<0x53, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
| 397 | "rcpss {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 398 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 399 | let isTwoAddress = 1 in { |
| 400 | def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 401 | "maxss {$src2, $dst|$dst, $src2}", []>; |
| 402 | def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| 403 | "maxss {$src2, $dst|$dst, $src2}", []>; |
| 404 | def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2), |
| 405 | "maxsd {$src2, $dst|$dst, $src2}", []>; |
| 406 | def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2), |
| 407 | "maxsd {$src2, $dst|$dst, $src2}", []>; |
| 408 | def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 409 | "minss {$src2, $dst|$dst, $src2}", []>; |
| 410 | def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| 411 | "minss {$src2, $dst|$dst, $src2}", []>; |
| 412 | def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2), |
| 413 | "minsd {$src2, $dst|$dst, $src2}", []>; |
| 414 | def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2), |
| 415 | "minsd {$src2, $dst|$dst, $src2}", []>; |
| 416 | } |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 417 | |
| 418 | // Aliases to match intrinsics which expect XMM operand(s). |
| 419 | let isTwoAddress = 1 in { |
| 420 | let isCommutable = 1 in { |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 421 | def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}", |
| 422 | int_x86_sse_add_ss>; |
| 423 | def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}", |
| 424 | int_x86_sse2_add_sd>; |
| 425 | def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}", |
| 426 | int_x86_sse_mul_ss>; |
| 427 | def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}", |
| 428 | int_x86_sse2_mul_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 429 | } |
| 430 | |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 431 | def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}", |
| 432 | int_x86_sse_add_ss>; |
| 433 | def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}", |
| 434 | int_x86_sse2_add_sd>; |
| 435 | def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}", |
| 436 | int_x86_sse_mul_ss>; |
| 437 | def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}", |
| 438 | int_x86_sse2_mul_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 439 | |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 440 | def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}", |
| 441 | int_x86_sse_div_ss>; |
| 442 | def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}", |
| 443 | int_x86_sse_div_ss>; |
| 444 | def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}", |
| 445 | int_x86_sse2_div_sd>; |
| 446 | def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}", |
| 447 | int_x86_sse2_div_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 448 | |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 449 | def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}", |
| 450 | int_x86_sse_sub_ss>; |
| 451 | def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}", |
| 452 | int_x86_sse_sub_ss>; |
| 453 | def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}", |
| 454 | int_x86_sse2_sub_sd>; |
| 455 | def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}", |
| 456 | int_x86_sse2_sub_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 457 | } |
| 458 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 459 | def Int_SQRTSSr : SS_Intr<0x51, "sqrtss {$src, $dst|$dst, $src}", |
| 460 | int_x86_sse_sqrt_ss>; |
| 461 | def Int_SQRTSSm : SS_Intm<0x51, "sqrtss {$src, $dst|$dst, $src}", |
| 462 | int_x86_sse_sqrt_ss>; |
| 463 | def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}", |
| 464 | int_x86_sse2_sqrt_sd>; |
| 465 | def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}", |
| 466 | int_x86_sse2_sqrt_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 467 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 468 | def Int_RSQRTSSr : SS_Intr<0x52, "rsqrtss {$src, $dst|$dst, $src}", |
| 469 | int_x86_sse_rsqrt_ss>; |
| 470 | def Int_RSQRTSSm : SS_Intm<0x52, "rsqrtss {$src, $dst|$dst, $src}", |
| 471 | int_x86_sse_rsqrt_ss>; |
| 472 | def Int_RCPSSr : SS_Intr<0x53, "rcpss {$src, $dst|$dst, $src}", |
| 473 | int_x86_sse_rcp_ss>; |
| 474 | def Int_RCPSSm : SS_Intm<0x53, "rcpss {$src, $dst|$dst, $src}", |
| 475 | int_x86_sse_rcp_ss>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 476 | |
| 477 | let isTwoAddress = 1 in { |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 478 | def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 479 | int_x86_sse_max_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 480 | def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 481 | int_x86_sse_max_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 482 | def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 483 | int_x86_sse2_max_sd>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 484 | def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 485 | int_x86_sse2_max_sd>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 486 | def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 487 | int_x86_sse_min_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 488 | def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 489 | int_x86_sse_min_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 490 | def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 491 | int_x86_sse2_min_sd>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 492 | def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 493 | int_x86_sse2_min_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 494 | } |
| 495 | |
| 496 | // Conversion instructions |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 497 | def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops R32:$dst, FR32:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 498 | "cvttss2si {$src, $dst|$dst, $src}", |
| 499 | [(set R32:$dst, (fp_to_sint FR32:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 500 | def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops R32:$dst, f32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 501 | "cvttss2si {$src, $dst|$dst, $src}", |
| 502 | [(set R32:$dst, (fp_to_sint (loadf32 addr:$src)))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 503 | def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops R32:$dst, FR64:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 504 | "cvttsd2si {$src, $dst|$dst, $src}", |
| 505 | [(set R32:$dst, (fp_to_sint FR64:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 506 | def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops R32:$dst, f64mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 507 | "cvttsd2si {$src, $dst|$dst, $src}", |
| 508 | [(set R32:$dst, (fp_to_sint (loadf64 addr:$src)))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 509 | def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 510 | "cvtsd2ss {$src, $dst|$dst, $src}", |
| 511 | [(set FR32:$dst, (fround FR64:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 512 | def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 513 | "cvtsd2ss {$src, $dst|$dst, $src}", |
| 514 | [(set FR32:$dst, (fround (loadf64 addr:$src)))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 515 | def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, R32:$src), |
| 516 | "cvtsi2ss {$src, $dst|$dst, $src}", |
| 517 | [(set FR32:$dst, (sint_to_fp R32:$src))]>; |
| 518 | def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 519 | "cvtsi2ss {$src, $dst|$dst, $src}", |
| 520 | [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 521 | def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, R32:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 522 | "cvtsi2sd {$src, $dst|$dst, $src}", |
| 523 | [(set FR64:$dst, (sint_to_fp R32:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 524 | def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 525 | "cvtsi2sd {$src, $dst|$dst, $src}", |
| 526 | [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>; |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 527 | |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 528 | // SSE2 instructions with XS prefix |
| 529 | def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 530 | "cvtss2sd {$src, $dst|$dst, $src}", |
| 531 | [(set FR64:$dst, (fextend FR32:$src))]>, XS, |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 532 | Requires<[HasSSE2]>; |
| 533 | def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 534 | "cvtss2sd {$src, $dst|$dst, $src}", |
| 535 | [(set FR64:$dst, (fextend (loadf32 addr:$src)))]>, XS, |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 536 | Requires<[HasSSE2]>; |
| 537 | |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 538 | // Match intrinsics which expect XMM operand(s). |
| 539 | def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops R32:$dst, VR128:$src), |
| 540 | "cvtss2si {$src, $dst|$dst, $src}", |
| 541 | [(set R32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>; |
| 542 | def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops R32:$dst, f32mem:$src), |
| 543 | "cvtss2si {$src, $dst|$dst, $src}", |
| 544 | [(set R32:$dst, (int_x86_sse_cvtss2si |
| 545 | (loadv4f32 addr:$src)))]>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 546 | def CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops R32:$dst, VR128:$src), |
| 547 | "cvtsd2si {$src, $dst|$dst, $src}", |
| 548 | [(set R32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>; |
| 549 | def CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops R32:$dst, f128mem:$src), |
| 550 | "cvtsd2si {$src, $dst|$dst, $src}", |
| 551 | [(set R32:$dst, (int_x86_sse2_cvtsd2si |
| 552 | (loadv2f64 addr:$src)))]>; |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 553 | |
| 554 | // Aliases for intrinsics |
| 555 | def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops R32:$dst, VR128:$src), |
| 556 | "cvttss2si {$src, $dst|$dst, $src}", |
| 557 | [(set R32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>; |
| 558 | def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops R32:$dst, f32mem:$src), |
| 559 | "cvttss2si {$src, $dst|$dst, $src}", |
| 560 | [(set R32:$dst, (int_x86_sse_cvttss2si |
| 561 | (loadv4f32 addr:$src)))]>; |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 562 | def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops R32:$dst, VR128:$src), |
| 563 | "cvttsd2si {$src, $dst|$dst, $src}", |
| 564 | [(set R32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>; |
| 565 | def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops R32:$dst, f128mem:$src), |
| 566 | "cvttsd2si {$src, $dst|$dst, $src}", |
| 567 | [(set R32:$dst, (int_x86_sse2_cvttsd2si |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 568 | (loadv2f64 addr:$src)))]>; |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 569 | |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 570 | let isTwoAddress = 1 in { |
| 571 | def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg, |
| 572 | (ops VR128:$dst, VR128:$src1, R32:$src2), |
| 573 | "cvtsi2ss {$src2, $dst|$dst, $src2}", |
| 574 | [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1, |
| 575 | R32:$src2))]>; |
| 576 | def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem, |
| 577 | (ops VR128:$dst, VR128:$src1, i32mem:$src2), |
| 578 | "cvtsi2ss {$src2, $dst|$dst, $src2}", |
| 579 | [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1, |
| 580 | (loadi32 addr:$src2)))]>; |
| 581 | } |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 582 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 583 | // Comparison instructions |
| 584 | let isTwoAddress = 1 in { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 585 | def CMPSSrr : SSI<0xC2, MRMSrcReg, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 586 | (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc), |
Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 587 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 588 | []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 589 | def CMPSSrm : SSI<0xC2, MRMSrcMem, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 590 | (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 591 | "cmp${cc}ss {$src, $dst|$dst, $src}", []>; |
| 592 | def CMPSDrr : SDI<0xC2, MRMSrcReg, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 593 | (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 594 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 595 | def CMPSDrm : SDI<0xC2, MRMSrcMem, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 596 | (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 597 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 598 | } |
| 599 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 600 | def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 601 | "ucomiss {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 602 | [(X86cmp FR32:$src1, FR32:$src2)]>; |
| 603 | def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 604 | "ucomiss {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 605 | [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>; |
| 606 | def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 607 | "ucomisd {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 608 | [(X86cmp FR64:$src1, FR64:$src2)]>; |
| 609 | def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 610 | "ucomisd {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 611 | [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 612 | |
Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 613 | // Aliases to match intrinsics which expect XMM operand(s). |
| 614 | let isTwoAddress = 1 in { |
| 615 | def Int_CMPSSrr : SSI<0xC2, MRMSrcReg, |
| 616 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 617 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 618 | [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1, |
| 619 | VR128:$src, imm:$cc))]>; |
| 620 | def Int_CMPSSrm : SSI<0xC2, MRMSrcMem, |
| 621 | (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc), |
| 622 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 623 | [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1, |
| 624 | (load addr:$src), imm:$cc))]>; |
| 625 | def Int_CMPSDrr : SDI<0xC2, MRMSrcReg, |
| 626 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 627 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 628 | def Int_CMPSDrm : SDI<0xC2, MRMSrcMem, |
| 629 | (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc), |
| 630 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 631 | } |
| 632 | |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 633 | def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 634 | "ucomiss {$src2, $src1|$src1, $src2}", |
| 635 | [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>; |
| 636 | def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 637 | "ucomiss {$src2, $src1|$src1, $src2}", |
| 638 | [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>; |
| 639 | def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 640 | "ucomisd {$src2, $src1|$src1, $src2}", |
| 641 | [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>; |
| 642 | def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 643 | "ucomisd {$src2, $src1|$src1, $src2}", |
| 644 | [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>; |
| 645 | |
| 646 | def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 647 | "comiss {$src2, $src1|$src1, $src2}", |
| 648 | [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>; |
| 649 | def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 650 | "comiss {$src2, $src1|$src1, $src2}", |
| 651 | [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>; |
| 652 | def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 653 | "comisd {$src2, $src1|$src1, $src2}", |
| 654 | [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>; |
| 655 | def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 656 | "comisd {$src2, $src1|$src1, $src2}", |
| 657 | [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>; |
Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 658 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 659 | // Aliases of packed instructions for scalar use. These all have names that |
| 660 | // start with 'Fs'. |
| 661 | |
| 662 | // Alias instructions that map fld0 to pxor for sse. |
| 663 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
| 664 | def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst), |
| 665 | "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>, |
| 666 | Requires<[HasSSE1]>, TB, OpSize; |
| 667 | def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst), |
| 668 | "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>, |
| 669 | Requires<[HasSSE2]>, TB, OpSize; |
| 670 | |
| 671 | // Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd. |
| 672 | // Upper bits are disregarded. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 673 | def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 674 | "movaps {$src, $dst|$dst, $src}", []>; |
| 675 | def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| 676 | "movapd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 677 | |
| 678 | // Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd. |
| 679 | // Upper bits are disregarded. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 680 | def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 681 | "movaps {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 682 | [(set FR32:$dst, (X86loadpf32 addr:$src))]>; |
| 683 | def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 684 | "movapd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 685 | [(set FR64:$dst, (X86loadpf64 addr:$src))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 686 | |
| 687 | // Alias bitwise logical operations using SSE logical ops on packed FP values. |
| 688 | let isTwoAddress = 1 in { |
| 689 | let isCommutable = 1 in { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 690 | def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 691 | "andps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 692 | [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>; |
| 693 | def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 694 | "andpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 695 | [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>; |
| 696 | def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 697 | "orps {$src2, $dst|$dst, $src2}", []>; |
| 698 | def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 699 | "orpd {$src2, $dst|$dst, $src2}", []>; |
| 700 | def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 701 | "xorps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 702 | [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>; |
| 703 | def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 704 | "xorpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 705 | [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 706 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 707 | def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 708 | "andps {$src2, $dst|$dst, $src2}", |
| 709 | [(set FR32:$dst, (X86fand FR32:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 710 | (X86loadpf32 addr:$src2)))]>; |
| 711 | def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 712 | "andpd {$src2, $dst|$dst, $src2}", |
| 713 | [(set FR64:$dst, (X86fand FR64:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 714 | (X86loadpf64 addr:$src2)))]>; |
| 715 | def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| 716 | "orps {$src2, $dst|$dst, $src2}", []>; |
| 717 | def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| 718 | "orpd {$src2, $dst|$dst, $src2}", []>; |
| 719 | def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 720 | "xorps {$src2, $dst|$dst, $src2}", |
| 721 | [(set FR32:$dst, (X86fxor FR32:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 722 | (X86loadpf32 addr:$src2)))]>; |
| 723 | def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 724 | "xorpd {$src2, $dst|$dst, $src2}", |
| 725 | [(set FR64:$dst, (X86fxor FR64:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 726 | (X86loadpf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 727 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 728 | def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 729 | "andnps {$src2, $dst|$dst, $src2}", []>; |
| 730 | def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| 731 | "andnps {$src2, $dst|$dst, $src2}", []>; |
| 732 | def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 733 | "andnpd {$src2, $dst|$dst, $src2}", []>; |
| 734 | def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| 735 | "andnpd {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 736 | } |
| 737 | |
| 738 | //===----------------------------------------------------------------------===// |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 739 | // SSE packed FP Instructions |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 740 | //===----------------------------------------------------------------------===// |
| 741 | |
Evan Cheng | c12e6c4 | 2006-03-19 09:38:54 +0000 | [diff] [blame] | 742 | // Some 'special' instructions |
| 743 | def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst), |
| 744 | "#IMPLICIT_DEF $dst", |
| 745 | [(set VR128:$dst, (v4f32 (undef)))]>, |
| 746 | Requires<[HasSSE1]>; |
| 747 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 748 | // Move Instructions |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 749 | def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 750 | "movaps {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 751 | def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 752 | "movaps {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 753 | [(set VR128:$dst, (loadv4f32 addr:$src))]>; |
| 754 | def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 755 | "movapd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 756 | def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 757 | "movapd {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 758 | [(set VR128:$dst, (loadv2f64 addr:$src))]>; |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 759 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 760 | def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 761 | "movaps {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 762 | [(store (v4f32 VR128:$src), addr:$dst)]>; |
| 763 | def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 764 | "movapd {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 765 | [(store (v2f64 VR128:$src), addr:$dst)]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 766 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 767 | def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 768 | "movups {$src, $dst|$dst, $src}", []>; |
Evan Cheng | d8e8223 | 2006-04-16 07:02:22 +0000 | [diff] [blame] | 769 | def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 770 | "movups {$src, $dst|$dst, $src}", |
| 771 | [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>; |
Evan Cheng | d8e8223 | 2006-04-16 07:02:22 +0000 | [diff] [blame] | 772 | def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 773 | "movups {$src, $dst|$dst, $src}", |
| 774 | [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 775 | def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 776 | "movupd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 777 | def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 778 | "movupd {$src, $dst|$dst, $src}", |
| 779 | [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 780 | def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame] | 781 | "movupd {$src, $dst|$dst, $src}", |
| 782 | [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 783 | |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 784 | let isTwoAddress = 1 in { |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 785 | def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 786 | "movlps {$src2, $dst|$dst, $src2}", |
| 787 | [(set VR128:$dst, |
| 788 | (v4f32 (vector_shuffle VR128:$src1, |
| 789 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))), |
| 790 | MOVLP_shuffle_mask)))]>; |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 791 | def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 792 | "movlpd {$src2, $dst|$dst, $src2}", |
| 793 | [(set VR128:$dst, |
| 794 | (v2f64 (vector_shuffle VR128:$src1, |
| 795 | (scalar_to_vector (loadf64 addr:$src2)), |
| 796 | MOVLP_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 797 | def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 798 | "movhps {$src2, $dst|$dst, $src2}", |
| 799 | [(set VR128:$dst, |
| 800 | (v4f32 (vector_shuffle VR128:$src1, |
| 801 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))), |
| 802 | MOVHP_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 803 | def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 804 | "movhpd {$src2, $dst|$dst, $src2}", |
| 805 | [(set VR128:$dst, |
| 806 | (v2f64 (vector_shuffle VR128:$src1, |
| 807 | (scalar_to_vector (loadf64 addr:$src2)), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 808 | MOVHP_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 809 | } |
| 810 | |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 811 | def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 812 | "movlps {$src, $dst|$dst, $src}", |
| 813 | [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)), |
| 814 | (i32 0))), addr:$dst)]>; |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 815 | def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 816 | "movlpd {$src, $dst|$dst, $src}", |
| 817 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
| 818 | (i32 0))), addr:$dst)]>; |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 819 | |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 820 | // v2f64 extract element 1 is always custom lowered to unpack high to low |
| 821 | // and extract element 0 so the non-store version isn't too horrible. |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 822 | def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 823 | "movhps {$src, $dst|$dst, $src}", |
| 824 | [(store (f64 (vector_extract |
| 825 | (v2f64 (vector_shuffle |
| 826 | (bc_v2f64 (v4f32 VR128:$src)), (undef), |
| 827 | UNPCKH_shuffle_mask)), (i32 0))), |
| 828 | addr:$dst)]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 829 | def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 830 | "movhpd {$src, $dst|$dst, $src}", |
| 831 | [(store (f64 (vector_extract |
| 832 | (v2f64 (vector_shuffle VR128:$src, (undef), |
| 833 | UNPCKH_shuffle_mask)), (i32 0))), |
| 834 | addr:$dst)]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 835 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 836 | let isTwoAddress = 1 in { |
| 837 | def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 838 | "movlhps {$src2, $dst|$dst, $src2}", |
| 839 | [(set VR128:$dst, |
Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 840 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 841 | MOVLHPS_shuffle_mask)))]>; |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 842 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 843 | def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | be296ac | 2006-03-28 06:53:49 +0000 | [diff] [blame] | 844 | "movhlps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 845 | [(set VR128:$dst, |
Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 846 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 847 | MOVHLPS_shuffle_mask)))]>; |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 848 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 849 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 850 | def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 851 | "movshdup {$src, $dst|$dst, $src}", |
| 852 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 853 | VR128:$src, (undef), |
| 854 | MOVSHDUP_shuffle_mask)))]>; |
Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 855 | def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 856 | "movshdup {$src, $dst|$dst, $src}", |
| 857 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 858 | (loadv4f32 addr:$src), (undef), |
| 859 | MOVSHDUP_shuffle_mask)))]>; |
| 860 | |
| 861 | def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 862 | "movsldup {$src, $dst|$dst, $src}", |
| 863 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 864 | VR128:$src, (undef), |
| 865 | MOVSLDUP_shuffle_mask)))]>; |
Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 866 | def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 867 | "movsldup {$src, $dst|$dst, $src}", |
| 868 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 869 | (loadv4f32 addr:$src), (undef), |
| 870 | MOVSLDUP_shuffle_mask)))]>; |
| 871 | |
| 872 | def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 873 | "movddup {$src, $dst|$dst, $src}", |
| 874 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 875 | VR128:$src, (undef), |
| 876 | SSE_splat_v2_mask)))]>; |
Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 877 | def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 878 | "movddup {$src, $dst|$dst, $src}", |
| 879 | [(set VR128:$dst, (v2f64 (vector_shuffle |
Evan Cheng | 06aef15 | 2006-04-16 18:11:28 +0000 | [diff] [blame] | 880 | (scalar_to_vector (loadf64 addr:$src)), |
| 881 | (undef), |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 882 | SSE_splat_v2_mask)))]>; |
| 883 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 884 | // SSE2 instructions without OpSize prefix |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 885 | def CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 886 | "cvtdq2ps {$src, $dst|$dst, $src}", |
| 887 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>, |
| 888 | TB, Requires<[HasSSE2]>; |
| 889 | def CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 890 | "cvtdq2ps {$src, $dst|$dst, $src}", |
| 891 | [(set VR128:$dst, (int_x86_sse2_cvtdq2ps |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 892 | (bc_v4i32 (loadv2i64 addr:$src))))]>, |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 893 | TB, Requires<[HasSSE2]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 894 | |
| 895 | // SSE2 instructions with XS prefix |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 896 | def CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 897 | "cvtdq2pd {$src, $dst|$dst, $src}", |
| 898 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>, |
| 899 | XS, Requires<[HasSSE2]>; |
| 900 | def CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 901 | "cvtdq2pd {$src, $dst|$dst, $src}", |
| 902 | [(set VR128:$dst, (int_x86_sse2_cvtdq2pd |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 903 | (bc_v4i32 (loadv2i64 addr:$src))))]>, |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 904 | XS, Requires<[HasSSE2]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 905 | |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 906 | def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 907 | "cvtps2dq {$src, $dst|$dst, $src}", |
| 908 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>; |
| 909 | def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 910 | "cvtps2dq {$src, $dst|$dst, $src}", |
| 911 | [(set VR128:$dst, (int_x86_sse2_cvtps2dq |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 912 | (loadv4f32 addr:$src)))]>; |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 913 | // SSE2 packed instructions with XS prefix |
| 914 | def CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 915 | "cvttps2dq {$src, $dst|$dst, $src}", |
| 916 | [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>, |
| 917 | XS, Requires<[HasSSE2]>; |
| 918 | def CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 919 | "cvttps2dq {$src, $dst|$dst, $src}", |
| 920 | [(set VR128:$dst, (int_x86_sse2_cvttps2dq |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 921 | (loadv4f32 addr:$src)))]>, |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 922 | XS, Requires<[HasSSE2]>; |
| 923 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 924 | // SSE2 packed instructions with XD prefix |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 925 | def CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 926 | "cvtpd2dq {$src, $dst|$dst, $src}", |
| 927 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>, |
| 928 | XD, Requires<[HasSSE2]>; |
| 929 | def CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 930 | "cvtpd2dq {$src, $dst|$dst, $src}", |
| 931 | [(set VR128:$dst, (int_x86_sse2_cvtpd2dq |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 932 | (loadv2f64 addr:$src)))]>, |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 933 | XD, Requires<[HasSSE2]>; |
| 934 | def CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 935 | "cvttpd2dq {$src, $dst|$dst, $src}", |
| 936 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>; |
| 937 | def CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 938 | "cvttpd2dq {$src, $dst|$dst, $src}", |
| 939 | [(set VR128:$dst, (int_x86_sse2_cvttpd2dq |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 940 | (loadv2f64 addr:$src)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 941 | |
| 942 | // SSE2 instructions without OpSize prefix |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 943 | def CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 944 | "cvtps2pd {$src, $dst|$dst, $src}", |
| 945 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>, |
| 946 | TB, Requires<[HasSSE2]>; |
| 947 | def CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src), |
| 948 | "cvtps2pd {$src, $dst|$dst, $src}", |
| 949 | [(set VR128:$dst, (int_x86_sse2_cvtps2pd |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 950 | (loadv4f32 addr:$src)))]>, |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 951 | TB, Requires<[HasSSE2]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 952 | |
Evan Cheng | d03db7a | 2006-04-12 05:20:24 +0000 | [diff] [blame] | 953 | def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 954 | "cvtpd2ps {$src, $dst|$dst, $src}", |
| 955 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>; |
| 956 | def CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src), |
| 957 | "cvtpd2ps {$src, $dst|$dst, $src}", |
| 958 | [(set VR128:$dst, (int_x86_sse2_cvtpd2ps |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 959 | (loadv2f64 addr:$src)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 960 | |
Evan Cheng | d2a6d54 | 2006-04-12 23:42:44 +0000 | [diff] [blame] | 961 | // Match intrinsics which expect XMM operand(s). |
| 962 | // Aliases for intrinsics |
| 963 | let isTwoAddress = 1 in { |
| 964 | def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg, |
| 965 | (ops VR128:$dst, VR128:$src1, R32:$src2), |
| 966 | "cvtsi2sd {$src2, $dst|$dst, $src2}", |
| 967 | [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1, |
| 968 | R32:$src2))]>; |
| 969 | def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem, |
| 970 | (ops VR128:$dst, VR128:$src1, i32mem:$src2), |
| 971 | "cvtsi2sd {$src2, $dst|$dst, $src2}", |
| 972 | [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1, |
| 973 | (loadi32 addr:$src2)))]>; |
| 974 | def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg, |
| 975 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 976 | "cvtsd2ss {$src2, $dst|$dst, $src2}", |
| 977 | [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1, |
| 978 | VR128:$src2))]>; |
| 979 | def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem, |
| 980 | (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 981 | "cvtsd2ss {$src2, $dst|$dst, $src2}", |
| 982 | [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1, |
| 983 | (loadv2f64 addr:$src2)))]>; |
| 984 | def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg, |
| 985 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 986 | "cvtss2sd {$src2, $dst|$dst, $src2}", |
| 987 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 988 | VR128:$src2))]>, XS, |
| 989 | Requires<[HasSSE2]>; |
| 990 | def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem, |
| 991 | (ops VR128:$dst, VR128:$src1, f32mem:$src2), |
| 992 | "cvtss2sd {$src2, $dst|$dst, $src2}", |
| 993 | [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1, |
| 994 | (loadv4f32 addr:$src2)))]>, XS, |
| 995 | Requires<[HasSSE2]>; |
| 996 | } |
| 997 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 998 | // Arithmetic |
| 999 | let isTwoAddress = 1 in { |
| 1000 | let isCommutable = 1 in { |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1001 | def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1002 | "addps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1003 | [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>; |
| 1004 | def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1005 | "addpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1006 | [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>; |
| 1007 | def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1008 | "mulps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1009 | [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>; |
| 1010 | def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1011 | "mulpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1012 | [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1013 | } |
| 1014 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1015 | def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1016 | "addps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1017 | [(set VR128:$dst, (v4f32 (fadd VR128:$src1, |
| 1018 | (load addr:$src2))))]>; |
| 1019 | def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1020 | "addpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1021 | [(set VR128:$dst, (v2f64 (fadd VR128:$src1, |
| 1022 | (load addr:$src2))))]>; |
| 1023 | def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1024 | "mulps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1025 | [(set VR128:$dst, (v4f32 (fmul VR128:$src1, |
| 1026 | (load addr:$src2))))]>; |
| 1027 | def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1028 | "mulpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1029 | [(set VR128:$dst, (v2f64 (fmul VR128:$src1, |
| 1030 | (load addr:$src2))))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1031 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1032 | def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1033 | "divps {$src2, $dst|$dst, $src2}", |
| 1034 | [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>; |
| 1035 | def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1036 | "divps {$src2, $dst|$dst, $src2}", |
| 1037 | [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, |
| 1038 | (load addr:$src2))))]>; |
| 1039 | def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1040 | "divpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1041 | [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>; |
| 1042 | def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1043 | "divpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1044 | [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, |
| 1045 | (load addr:$src2))))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1046 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1047 | def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1048 | "subps {$src2, $dst|$dst, $src2}", |
| 1049 | [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>; |
| 1050 | def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1051 | "subps {$src2, $dst|$dst, $src2}", |
| 1052 | [(set VR128:$dst, (v4f32 (fsub VR128:$src1, |
| 1053 | (load addr:$src2))))]>; |
| 1054 | def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1055 | "subpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1056 | [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1057 | def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1058 | "subpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1059 | [(set VR128:$dst, (v2f64 (fsub VR128:$src1, |
| 1060 | (load addr:$src2))))]>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1061 | |
| 1062 | def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg, |
| 1063 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1064 | "addsubps {$src2, $dst|$dst, $src2}", |
| 1065 | [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1, |
| 1066 | VR128:$src2))]>; |
| 1067 | def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem, |
| 1068 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1069 | "addsubps {$src2, $dst|$dst, $src2}", |
| 1070 | [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1, |
| 1071 | (loadv4f32 addr:$src2)))]>; |
| 1072 | def ADDSUBPDrr : S3I<0xD0, MRMSrcReg, |
| 1073 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1074 | "addsubpd {$src2, $dst|$dst, $src2}", |
| 1075 | [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1, |
| 1076 | VR128:$src2))]>; |
| 1077 | def ADDSUBPDrm : S3I<0xD0, MRMSrcMem, |
| 1078 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1079 | "addsubpd {$src2, $dst|$dst, $src2}", |
| 1080 | [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1, |
| 1081 | (loadv2f64 addr:$src2)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1082 | } |
| 1083 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1084 | def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}", |
| 1085 | int_x86_sse_sqrt_ps>; |
| 1086 | def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}", |
| 1087 | int_x86_sse_sqrt_ps>; |
| 1088 | def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}", |
| 1089 | int_x86_sse2_sqrt_pd>; |
| 1090 | def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}", |
| 1091 | int_x86_sse2_sqrt_pd>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1092 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1093 | def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}", |
| 1094 | int_x86_sse_rsqrt_ps>; |
| 1095 | def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}", |
| 1096 | int_x86_sse_rsqrt_ps>; |
| 1097 | def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}", |
| 1098 | int_x86_sse_rcp_ps>; |
| 1099 | def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}", |
| 1100 | int_x86_sse_rcp_ps>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1101 | |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 1102 | let isTwoAddress = 1 in { |
| 1103 | def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}", |
| 1104 | int_x86_sse_max_ps>; |
| 1105 | def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}", |
| 1106 | int_x86_sse_max_ps>; |
| 1107 | def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}", |
| 1108 | int_x86_sse2_max_pd>; |
| 1109 | def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}", |
| 1110 | int_x86_sse2_max_pd>; |
| 1111 | def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}", |
| 1112 | int_x86_sse_min_ps>; |
| 1113 | def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}", |
| 1114 | int_x86_sse_min_ps>; |
| 1115 | def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}", |
| 1116 | int_x86_sse2_min_pd>; |
| 1117 | def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}", |
| 1118 | int_x86_sse2_min_pd>; |
| 1119 | } |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1120 | |
| 1121 | // Logical |
| 1122 | let isTwoAddress = 1 in { |
| 1123 | let isCommutable = 1 in { |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1124 | def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1125 | "andps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1126 | [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1127 | def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1128 | "andpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1129 | [(set VR128:$dst, |
| 1130 | (and (bc_v2i64 (v2f64 VR128:$src1)), |
| 1131 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1132 | def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1133 | "orps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1134 | [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1135 | def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1136 | "orpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1137 | [(set VR128:$dst, |
| 1138 | (or (bc_v2i64 (v2f64 VR128:$src1)), |
| 1139 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1140 | def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1141 | "xorps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1142 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1143 | def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1144 | "xorpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1145 | [(set VR128:$dst, |
| 1146 | (xor (bc_v2i64 (v2f64 VR128:$src1)), |
| 1147 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1148 | } |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1149 | def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1150 | "andps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1151 | [(set VR128:$dst, (and VR128:$src1, |
| 1152 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1153 | def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1154 | "andpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1155 | [(set VR128:$dst, |
| 1156 | (and (bc_v2i64 (v2f64 VR128:$src1)), |
| 1157 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1158 | def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1159 | "orps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1160 | [(set VR128:$dst, (or VR128:$src1, |
| 1161 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1162 | def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1163 | "orpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1164 | [(set VR128:$dst, |
| 1165 | (or (bc_v2i64 (v2f64 VR128:$src1)), |
| 1166 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1167 | def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1168 | "xorps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1169 | [(set VR128:$dst, (xor VR128:$src1, |
| 1170 | (bc_v2i64 (loadv4f32 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1171 | def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1172 | "xorpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1173 | [(set VR128:$dst, |
| 1174 | (xor (bc_v2i64 (v2f64 VR128:$src1)), |
| 1175 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1176 | def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1177 | "andnps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1178 | [(set VR128:$dst, (v2i64 (and (xor VR128:$src1, |
| 1179 | (bc_v2i64 (v4i32 immAllOnesV))), |
| 1180 | VR128:$src2)))]>; |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1181 | def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2), |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1182 | "andnps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 1183 | [(set VR128:$dst, (v2i64 (and (xor VR128:$src1, |
| 1184 | (bc_v2i64 (v4i32 immAllOnesV))), |
| 1185 | (bc_v2i64 (loadv4f32 addr:$src2)))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1186 | def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1187 | "andnpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1188 | [(set VR128:$dst, |
| 1189 | (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| 1190 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| 1191 | def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2), |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1192 | "andnpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1193 | [(set VR128:$dst, |
| 1194 | (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| 1195 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1196 | } |
Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1197 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1198 | let isTwoAddress = 1 in { |
Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1199 | def CMPPSrr : PSIi8<0xC2, MRMSrcReg, |
| 1200 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 1201 | "cmp${cc}ps {$src, $dst|$dst, $src}", |
| 1202 | [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1, |
| 1203 | VR128:$src, imm:$cc))]>; |
| 1204 | def CMPPSrm : PSIi8<0xC2, MRMSrcMem, |
| 1205 | (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc), |
| 1206 | "cmp${cc}ps {$src, $dst|$dst, $src}", |
| 1207 | [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1, |
| 1208 | (load addr:$src), imm:$cc))]>; |
| 1209 | def CMPPDrr : PDIi8<0xC2, MRMSrcReg, |
| 1210 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
Evan Cheng | bb5c43e | 2006-04-14 01:39:53 +0000 | [diff] [blame] | 1211 | "cmp${cc}pd {$src, $dst|$dst, $src}", |
| 1212 | [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1, |
| 1213 | VR128:$src, imm:$cc))]>; |
Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1214 | def CMPPDrm : PDIi8<0xC2, MRMSrcMem, |
| 1215 | (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc), |
Evan Cheng | bb5c43e | 2006-04-14 01:39:53 +0000 | [diff] [blame] | 1216 | "cmp${cc}pd {$src, $dst|$dst, $src}", |
| 1217 | [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1, |
| 1218 | (load addr:$src), imm:$cc))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1219 | } |
| 1220 | |
| 1221 | // Shuffle and unpack instructions |
Evan Cheng | 0cea6d2 | 2006-03-22 20:08:18 +0000 | [diff] [blame] | 1222 | let isTwoAddress = 1 in { |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1223 | def SHUFPSrr : PSIi8<0xC6, MRMSrcReg, |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1224 | (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3), |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 1225 | "shufps {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1226 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1227 | VR128:$src1, VR128:$src2, |
| 1228 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1229 | def SHUFPSrm : PSIi8<0xC6, MRMSrcMem, |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1230 | (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3), |
| 1231 | "shufps {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1232 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1233 | VR128:$src1, (load addr:$src2), |
| 1234 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1235 | def SHUFPDrr : PDIi8<0xC6, MRMSrcReg, |
| 1236 | (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3), |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 1237 | "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1238 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1239 | VR128:$src1, VR128:$src2, |
| 1240 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1241 | def SHUFPDrm : PDIi8<0xC6, MRMSrcMem, |
| 1242 | (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3), |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1243 | "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1244 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1245 | VR128:$src1, (load addr:$src2), |
| 1246 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1247 | |
| 1248 | def UNPCKHPSrr : PSI<0x15, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1249 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1250 | "unpckhps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1251 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1252 | VR128:$src1, VR128:$src2, |
| 1253 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1254 | def UNPCKHPSrm : PSI<0x15, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1255 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1256 | "unpckhps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1257 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1258 | VR128:$src1, (load addr:$src2), |
| 1259 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1260 | def UNPCKHPDrr : PDI<0x15, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1261 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1262 | "unpckhpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1263 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1264 | VR128:$src1, VR128:$src2, |
| 1265 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1266 | def UNPCKHPDrm : PDI<0x15, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1267 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1268 | "unpckhpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1269 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1270 | VR128:$src1, (load addr:$src2), |
| 1271 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1272 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1273 | def UNPCKLPSrr : PSI<0x14, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1274 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1275 | "unpcklps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1276 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1277 | VR128:$src1, VR128:$src2, |
| 1278 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1279 | def UNPCKLPSrm : PSI<0x14, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1280 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1281 | "unpcklps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1282 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1283 | VR128:$src1, (load addr:$src2), |
| 1284 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1285 | def UNPCKLPDrr : PDI<0x14, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1286 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1287 | "unpcklpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1288 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1289 | VR128:$src1, VR128:$src2, |
| 1290 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1291 | def UNPCKLPDrm : PDI<0x14, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1292 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1293 | "unpcklpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1294 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1295 | VR128:$src1, (load addr:$src2), |
| 1296 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1297 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1298 | |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1299 | // Horizontal ops |
| 1300 | let isTwoAddress = 1 in { |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1301 | def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1302 | int_x86_sse3_hadd_ps>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1303 | def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1304 | int_x86_sse3_hadd_ps>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1305 | def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1306 | int_x86_sse3_hadd_pd>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 1307 | def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1308 | int_x86_sse3_hadd_pd>; |
Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1309 | def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1310 | int_x86_sse3_hsub_ps>; |
Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1311 | def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1312 | int_x86_sse3_hsub_ps>; |
Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1313 | def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1314 | int_x86_sse3_hsub_pd>; |
Evan Cheng | 7076e2d | 2006-04-15 05:52:42 +0000 | [diff] [blame] | 1315 | def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1316 | int_x86_sse3_hsub_pd>; |
| 1317 | } |
| 1318 | |
Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1319 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1320 | // SSE integer instructions |
Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1321 | //===----------------------------------------------------------------------===// |
| 1322 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1323 | // Move Instructions |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1324 | def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 1325 | "movdqa {$src, $dst|$dst, $src}", []>; |
| 1326 | def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1327 | "movdqa {$src, $dst|$dst, $src}", |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1328 | [(set VR128:$dst, (loadv2i64 addr:$src))]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1329 | def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1330 | "movdqa {$src, $dst|$dst, $src}", |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1331 | [(store (v2i64 VR128:$src), addr:$dst)]>; |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1332 | def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1333 | "movdqu {$src, $dst|$dst, $src}", |
| 1334 | [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>, |
| 1335 | XS, Requires<[HasSSE2]>; |
| 1336 | def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1337 | "movdqu {$src, $dst|$dst, $src}", |
| 1338 | [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>, |
| 1339 | XS, Requires<[HasSSE2]>; |
| 1340 | def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1341 | "lddqu {$src, $dst|$dst, $src}", |
| 1342 | [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1343 | |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1344 | // 128-bit Integer Arithmetic |
| 1345 | let isTwoAddress = 1 in { |
| 1346 | let isCommutable = 1 in { |
| 1347 | def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1348 | "paddb {$src2, $dst|$dst, $src2}", |
| 1349 | [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>; |
| 1350 | def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1351 | "paddw {$src2, $dst|$dst, $src2}", |
| 1352 | [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>; |
| 1353 | def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1354 | "paddd {$src2, $dst|$dst, $src2}", |
| 1355 | [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1356 | |
| 1357 | def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1358 | "paddq {$src2, $dst|$dst, $src2}", |
| 1359 | [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1360 | } |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1361 | def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1362 | "paddb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1363 | [(set VR128:$dst, (add VR128:$src1, |
| 1364 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1365 | def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1366 | "paddw {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1367 | [(set VR128:$dst, (add VR128:$src1, |
| 1368 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1369 | def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1370 | "paddd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1371 | [(set VR128:$dst, (add VR128:$src1, |
| 1372 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1373 | def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1374 | "paddd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1375 | [(set VR128:$dst, (add VR128:$src1, |
| 1376 | (loadv2i64 addr:$src2)))]>; |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1377 | |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1378 | let isCommutable = 1 in { |
| 1379 | def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1380 | "paddsb {$src2, $dst|$dst, $src2}", |
| 1381 | [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1, |
| 1382 | VR128:$src2))]>; |
| 1383 | def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1384 | "paddsw {$src2, $dst|$dst, $src2}", |
| 1385 | [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1, |
| 1386 | VR128:$src2))]>; |
| 1387 | def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1388 | "paddusb {$src2, $dst|$dst, $src2}", |
| 1389 | [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1, |
| 1390 | VR128:$src2))]>; |
| 1391 | def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1392 | "paddusw {$src2, $dst|$dst, $src2}", |
| 1393 | [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1, |
| 1394 | VR128:$src2))]>; |
| 1395 | } |
| 1396 | def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1397 | "paddsb {$src2, $dst|$dst, $src2}", |
| 1398 | [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1, |
| 1399 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1400 | def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1401 | "paddsw {$src2, $dst|$dst, $src2}", |
| 1402 | [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1, |
| 1403 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1404 | def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1405 | "paddusb {$src2, $dst|$dst, $src2}", |
| 1406 | [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1, |
| 1407 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1408 | def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1409 | "paddusw {$src2, $dst|$dst, $src2}", |
| 1410 | [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1, |
| 1411 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1412 | |
| 1413 | |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1414 | def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1415 | "psubb {$src2, $dst|$dst, $src2}", |
| 1416 | [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>; |
| 1417 | def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1418 | "psubw {$src2, $dst|$dst, $src2}", |
| 1419 | [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>; |
| 1420 | def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1421 | "psubd {$src2, $dst|$dst, $src2}", |
| 1422 | [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1423 | def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1424 | "psubq {$src2, $dst|$dst, $src2}", |
| 1425 | [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1426 | |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1427 | def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1428 | "psubb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1429 | [(set VR128:$dst, (sub VR128:$src1, |
| 1430 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1431 | def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1432 | "psubw {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1433 | [(set VR128:$dst, (sub VR128:$src1, |
| 1434 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1435 | def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1436 | "psubd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1437 | [(set VR128:$dst, (sub VR128:$src1, |
| 1438 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1439 | def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1440 | "psubd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 083248e | 2006-04-17 18:05:01 +0000 | [diff] [blame] | 1441 | [(set VR128:$dst, (sub VR128:$src1, |
| 1442 | (loadv2i64 addr:$src2)))]>; |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1443 | |
| 1444 | def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1445 | "psubsb {$src2, $dst|$dst, $src2}", |
| 1446 | [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1, |
| 1447 | VR128:$src2))]>; |
| 1448 | def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1449 | "psubsw {$src2, $dst|$dst, $src2}", |
| 1450 | [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1, |
| 1451 | VR128:$src2))]>; |
| 1452 | def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1453 | "psubusb {$src2, $dst|$dst, $src2}", |
| 1454 | [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1, |
| 1455 | VR128:$src2))]>; |
| 1456 | def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1457 | "psubusw {$src2, $dst|$dst, $src2}", |
| 1458 | [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1, |
| 1459 | VR128:$src2))]>; |
| 1460 | |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1461 | def PSUBSBrm : PDI<0xE8, MRMSrcMem, |
| 1462 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1463 | "psubsb {$src2, $dst|$dst, $src2}", |
| 1464 | [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1, |
| 1465 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1466 | def PSUBSWrm : PDI<0xE9, MRMSrcMem, |
| 1467 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1468 | "psubsw {$src2, $dst|$dst, $src2}", |
| 1469 | [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1, |
| 1470 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1471 | def PSUBUSBrm : PDI<0xD8, MRMSrcMem, |
| 1472 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1473 | "psubusb {$src2, $dst|$dst, $src2}", |
| 1474 | [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1, |
| 1475 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1476 | def PSUBUSWrm : PDI<0xD9, MRMSrcMem, |
| 1477 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 49ac1bf | 2006-04-13 00:43:35 +0000 | [diff] [blame] | 1478 | "psubusw {$src2, $dst|$dst, $src2}", |
| 1479 | [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1, |
| 1480 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1481 | |
| 1482 | let isCommutable = 1 in { |
| 1483 | def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1484 | "pmulhuw {$src2, $dst|$dst, $src2}", |
| 1485 | [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1, |
| 1486 | VR128:$src2))]>; |
| 1487 | def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1488 | "pmulhw {$src2, $dst|$dst, $src2}", |
| 1489 | [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1, |
| 1490 | VR128:$src2))]>; |
| 1491 | def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1492 | "pmullw {$src2, $dst|$dst, $src2}", |
| 1493 | [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>; |
| 1494 | def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1495 | "pmuludq {$src2, $dst|$dst, $src2}", |
| 1496 | [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1, |
| 1497 | VR128:$src2))]>; |
| 1498 | } |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1499 | def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1500 | "pmulhuw {$src2, $dst|$dst, $src2}", |
| 1501 | [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1, |
| 1502 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1503 | def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1504 | "pmulhw {$src2, $dst|$dst, $src2}", |
| 1505 | [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1, |
| 1506 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1507 | def PMULLWrm : PDI<0xD5, MRMSrcMem, |
| 1508 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1509 | "pmullw {$src2, $dst|$dst, $src2}", |
| 1510 | [(set VR128:$dst, (v8i16 (mul VR128:$src1, |
| 1511 | (bc_v8i16 (loadv2i64 addr:$src2)))))]>; |
| 1512 | def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1513 | "pmuludq {$src2, $dst|$dst, $src2}", |
| 1514 | [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1, |
| 1515 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1516 | |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1517 | let isCommutable = 1 in { |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1518 | def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1519 | "pmaddwd {$src2, $dst|$dst, $src2}", |
| 1520 | [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1, |
| 1521 | VR128:$src2))]>; |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1522 | } |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1523 | def PMADDWDrm : PDI<0xF5, MRMSrcMem, |
| 1524 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1525 | "pmaddwd {$src2, $dst|$dst, $src2}", |
| 1526 | [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1, |
| 1527 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1528 | |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1529 | let isCommutable = 1 in { |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1530 | def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1531 | "pavgb {$src2, $dst|$dst, $src2}", |
| 1532 | [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1, |
| 1533 | VR128:$src2))]>; |
| 1534 | def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1535 | "pavgw {$src2, $dst|$dst, $src2}", |
| 1536 | [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1, |
| 1537 | VR128:$src2))]>; |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1538 | } |
Evan Cheng | 2f40b1b | 2006-04-13 05:24:54 +0000 | [diff] [blame] | 1539 | def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1540 | "pavgb {$src2, $dst|$dst, $src2}", |
| 1541 | [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1, |
| 1542 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1543 | def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1544 | "pavgw {$src2, $dst|$dst, $src2}", |
| 1545 | [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1, |
| 1546 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 0058694 | 2006-04-13 06:11:45 +0000 | [diff] [blame] | 1547 | |
| 1548 | let isCommutable = 1 in { |
| 1549 | def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1550 | "pmaxub {$src2, $dst|$dst, $src2}", |
| 1551 | [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1, |
| 1552 | VR128:$src2))]>; |
| 1553 | def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1554 | "pmaxsw {$src2, $dst|$dst, $src2}", |
| 1555 | [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1, |
| 1556 | VR128:$src2))]>; |
| 1557 | } |
| 1558 | def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1559 | "pmaxub {$src2, $dst|$dst, $src2}", |
| 1560 | [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1, |
| 1561 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1562 | def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1563 | "pmaxsw {$src2, $dst|$dst, $src2}", |
| 1564 | [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1, |
| 1565 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1566 | |
| 1567 | let isCommutable = 1 in { |
| 1568 | def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1569 | "pminub {$src2, $dst|$dst, $src2}", |
| 1570 | [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1, |
| 1571 | VR128:$src2))]>; |
| 1572 | def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1573 | "pminsw {$src2, $dst|$dst, $src2}", |
| 1574 | [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1, |
| 1575 | VR128:$src2))]>; |
| 1576 | } |
| 1577 | def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1578 | "pminub {$src2, $dst|$dst, $src2}", |
| 1579 | [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1, |
| 1580 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1581 | def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1582 | "pminsw {$src2, $dst|$dst, $src2}", |
| 1583 | [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1, |
| 1584 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1585 | |
| 1586 | |
| 1587 | let isCommutable = 1 in { |
| 1588 | def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1589 | "psadbw {$src2, $dst|$dst, $src2}", |
| 1590 | [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1, |
| 1591 | VR128:$src2))]>; |
| 1592 | } |
| 1593 | def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1594 | "psadbw {$src2, $dst|$dst, $src2}", |
| 1595 | [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1, |
| 1596 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1597 | } |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1598 | |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1599 | let isTwoAddress = 1 in { |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1600 | def PSLLWrr : PDIi8<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1601 | "psllw {$src2, $dst|$dst, $src2}", |
| 1602 | [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1, |
| 1603 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1604 | def PSLLWrm : PDIi8<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1605 | "psllw {$src2, $dst|$dst, $src2}", |
| 1606 | [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1, |
| 1607 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1608 | def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1609 | "psllw {$src2, $dst|$dst, $src2}", |
| 1610 | [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1, |
| 1611 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1612 | def PSLLDrr : PDIi8<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1613 | "pslld {$src2, $dst|$dst, $src2}", |
| 1614 | [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1, |
| 1615 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1616 | def PSLLDrm : PDIi8<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1617 | "pslld {$src2, $dst|$dst, $src2}", |
| 1618 | [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1, |
| 1619 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1620 | def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1621 | "pslld {$src2, $dst|$dst, $src2}", |
| 1622 | [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1, |
| 1623 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1624 | def PSLLQrr : PDIi8<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1625 | "psllq {$src2, $dst|$dst, $src2}", |
| 1626 | [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1, |
| 1627 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1628 | def PSLLQrm : PDIi8<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1629 | "psllq {$src2, $dst|$dst, $src2}", |
| 1630 | [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1, |
| 1631 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1632 | def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1633 | "psllq {$src2, $dst|$dst, $src2}", |
| 1634 | [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1, |
| 1635 | (scalar_to_vector (i32 imm:$src2))))]>; |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1636 | def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1637 | "pslldq {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1638 | |
| 1639 | def PSRLWrr : PDIi8<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1640 | "psrlw {$src2, $dst|$dst, $src2}", |
| 1641 | [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1, |
| 1642 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1643 | def PSRLWrm : PDIi8<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1644 | "psrlw {$src2, $dst|$dst, $src2}", |
| 1645 | [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1, |
| 1646 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1647 | def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1648 | "psrlw {$src2, $dst|$dst, $src2}", |
| 1649 | [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1, |
| 1650 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1651 | def PSRLDrr : PDIi8<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1652 | "psrld {$src2, $dst|$dst, $src2}", |
| 1653 | [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1, |
| 1654 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1655 | def PSRLDrm : PDIi8<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1656 | "psrld {$src2, $dst|$dst, $src2}", |
| 1657 | [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1, |
| 1658 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1659 | def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1660 | "psrld {$src2, $dst|$dst, $src2}", |
| 1661 | [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1, |
| 1662 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1663 | def PSRLQrr : PDIi8<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1664 | "psrlq {$src2, $dst|$dst, $src2}", |
| 1665 | [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1, |
| 1666 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1667 | def PSRLQrm : PDIi8<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1668 | "psrlq {$src2, $dst|$dst, $src2}", |
| 1669 | [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1, |
| 1670 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1671 | def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1672 | "psrlq {$src2, $dst|$dst, $src2}", |
| 1673 | [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1, |
| 1674 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1675 | def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1676 | "psrldq {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1677 | |
| 1678 | def PSRAWrr : PDIi8<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1679 | "psraw {$src2, $dst|$dst, $src2}", |
| 1680 | [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1, |
| 1681 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1682 | def PSRAWrm : PDIi8<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1683 | "psraw {$src2, $dst|$dst, $src2}", |
| 1684 | [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1, |
| 1685 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1686 | def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1687 | "psraw {$src2, $dst|$dst, $src2}", |
| 1688 | [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1, |
| 1689 | (scalar_to_vector (i32 imm:$src2))))]>; |
| 1690 | def PSRADrr : PDIi8<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1691 | "psrad {$src2, $dst|$dst, $src2}", |
| 1692 | [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1, |
| 1693 | VR128:$src2))]>; |
Evan Cheng | 1af1898 | 2006-04-15 05:59:08 +0000 | [diff] [blame] | 1694 | def PSRADrm : PDIi8<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 0ac8ea9 | 2006-04-14 00:14:05 +0000 | [diff] [blame] | 1695 | "psrad {$src2, $dst|$dst, $src2}", |
| 1696 | [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1, |
| 1697 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1698 | def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1699 | "psrad {$src2, $dst|$dst, $src2}", |
| 1700 | [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1, |
| 1701 | (scalar_to_vector (i32 imm:$src2))))]>; |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1702 | } |
| 1703 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1704 | // Logical |
| 1705 | let isTwoAddress = 1 in { |
| 1706 | let isCommutable = 1 in { |
| 1707 | def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1708 | "pand {$src2, $dst|$dst, $src2}", |
| 1709 | [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2b21ac6 | 2006-04-13 18:11:28 +0000 | [diff] [blame] | 1710 | def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1711 | "por {$src2, $dst|$dst, $src2}", |
| 1712 | [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>; |
| 1713 | def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1714 | "pxor {$src2, $dst|$dst, $src2}", |
| 1715 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>; |
| 1716 | } |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1717 | |
| 1718 | def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1719 | "pand {$src2, $dst|$dst, $src2}", |
| 1720 | [(set VR128:$dst, (v2i64 (and VR128:$src1, |
| 1721 | (load addr:$src2))))]>; |
Evan Cheng | c6cb5bb | 2006-04-06 01:49:20 +0000 | [diff] [blame] | 1722 | def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1723 | "por {$src2, $dst|$dst, $src2}", |
| 1724 | [(set VR128:$dst, (v2i64 (or VR128:$src1, |
| 1725 | (load addr:$src2))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1726 | def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1727 | "pxor {$src2, $dst|$dst, $src2}", |
| 1728 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, |
| 1729 | (load addr:$src2))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1730 | |
| 1731 | def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1732 | "pandn {$src2, $dst|$dst, $src2}", |
| 1733 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 1734 | VR128:$src2)))]>; |
| 1735 | |
| 1736 | def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1737 | "pandn {$src2, $dst|$dst, $src2}", |
| 1738 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 1739 | (load addr:$src2))))]>; |
| 1740 | } |
| 1741 | |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1742 | // SSE2 Integer comparison |
| 1743 | let isTwoAddress = 1 in { |
| 1744 | def PCMPEQBrr : PDI<0x74, MRMSrcReg, |
| 1745 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1746 | "pcmpeqb {$src2, $dst|$dst, $src2}", |
| 1747 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1, |
| 1748 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1749 | def PCMPEQBrm : PDI<0x74, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1750 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1751 | "pcmpeqb {$src2, $dst|$dst, $src2}", |
| 1752 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1, |
| 1753 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1754 | def PCMPEQWrr : PDI<0x75, MRMSrcReg, |
| 1755 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1756 | "pcmpeqw {$src2, $dst|$dst, $src2}", |
| 1757 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1, |
| 1758 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1759 | def PCMPEQWrm : PDI<0x75, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1760 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1761 | "pcmpeqw {$src2, $dst|$dst, $src2}", |
| 1762 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1, |
| 1763 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1764 | def PCMPEQDrr : PDI<0x76, MRMSrcReg, |
| 1765 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1766 | "pcmpeqd {$src2, $dst|$dst, $src2}", |
| 1767 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1, |
| 1768 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1769 | def PCMPEQDrm : PDI<0x76, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1770 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1771 | "pcmpeqd {$src2, $dst|$dst, $src2}", |
| 1772 | [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1, |
| 1773 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1774 | |
| 1775 | def PCMPGTBrr : PDI<0x64, MRMSrcReg, |
| 1776 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1777 | "pcmpgtb {$src2, $dst|$dst, $src2}", |
| 1778 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1, |
| 1779 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1780 | def PCMPGTBrm : PDI<0x64, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1781 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1782 | "pcmpgtb {$src2, $dst|$dst, $src2}", |
| 1783 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1, |
| 1784 | (bc_v16i8 (loadv2i64 addr:$src2))))]>; |
| 1785 | def PCMPGTWrr : PDI<0x65, MRMSrcReg, |
| 1786 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1787 | "pcmpgtw {$src2, $dst|$dst, $src2}", |
| 1788 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1, |
| 1789 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1790 | def PCMPGTWrm : PDI<0x65, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1791 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1792 | "pcmpgtw {$src2, $dst|$dst, $src2}", |
| 1793 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1, |
| 1794 | (bc_v8i16 (loadv2i64 addr:$src2))))]>; |
| 1795 | def PCMPGTDrr : PDI<0x66, MRMSrcReg, |
| 1796 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1797 | "pcmpgtd {$src2, $dst|$dst, $src2}", |
| 1798 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1, |
| 1799 | VR128:$src2))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1800 | def PCMPGTDrm : PDI<0x66, MRMSrcMem, |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 1801 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1802 | "pcmpgtd {$src2, $dst|$dst, $src2}", |
| 1803 | [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1, |
| 1804 | (bc_v4i32 (loadv2i64 addr:$src2))))]>; |
| 1805 | } |
| 1806 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1807 | // Pack instructions |
| 1808 | let isTwoAddress = 1 in { |
| 1809 | def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1810 | VR128:$src2), |
| 1811 | "packsswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1812 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128 |
| 1813 | VR128:$src1, |
| 1814 | VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1815 | def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1, |
| 1816 | i128mem:$src2), |
| 1817 | "packsswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1818 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128 |
| 1819 | VR128:$src1, |
| 1820 | (bc_v8i16 (loadv2f64 addr:$src2)))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1821 | def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1822 | VR128:$src2), |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1823 | "packssdw {$src2, $dst|$dst, $src2}", |
| 1824 | [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128 |
| 1825 | VR128:$src1, |
| 1826 | VR128:$src2)))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1827 | def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1828 | i128mem:$src2), |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1829 | "packssdw {$src2, $dst|$dst, $src2}", |
| 1830 | [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128 |
| 1831 | VR128:$src1, |
| 1832 | (bc_v4i32 (loadv2i64 addr:$src2)))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1833 | def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1834 | VR128:$src2), |
| 1835 | "packuswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1836 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128 |
| 1837 | VR128:$src1, |
| 1838 | VR128:$src2)))]>; |
Evan Cheng | 60d3fa2 | 2006-04-15 06:10:09 +0000 | [diff] [blame] | 1839 | def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1840 | i128mem:$src2), |
| 1841 | "packuswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1842 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128 |
| 1843 | VR128:$src1, |
| 1844 | (bc_v8i16 (loadv2i64 addr:$src2)))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1845 | } |
| 1846 | |
| 1847 | // Shuffle and unpack instructions |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1848 | def PSHUFDri : PDIi8<0x70, MRMSrcReg, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1849 | (ops VR128:$dst, VR128:$src1, i8imm:$src2), |
| 1850 | "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1851 | [(set VR128:$dst, (v4i32 (vector_shuffle |
| 1852 | VR128:$src1, (undef), |
| 1853 | PSHUFD_shuffle_mask:$src2)))]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1854 | def PSHUFDmi : PDIi8<0x70, MRMSrcMem, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1855 | (ops VR128:$dst, i128mem:$src1, i8imm:$src2), |
| 1856 | "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1857 | [(set VR128:$dst, (v4i32 (vector_shuffle |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1858 | (bc_v4i32 (loadv2i64 addr:$src1)), |
| 1859 | (undef), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1860 | PSHUFD_shuffle_mask:$src2)))]>; |
| 1861 | |
| 1862 | // SSE2 with ImmT == Imm8 and XS prefix. |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1863 | def PSHUFHWri : Ii8<0x70, MRMSrcReg, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1864 | (ops VR128:$dst, VR128:$src1, i8imm:$src2), |
| 1865 | "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1866 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1867 | VR128:$src1, (undef), |
| 1868 | PSHUFHW_shuffle_mask:$src2)))]>, |
| 1869 | XS, Requires<[HasSSE2]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1870 | def PSHUFHWmi : Ii8<0x70, MRMSrcMem, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1871 | (ops VR128:$dst, i128mem:$src1, i8imm:$src2), |
| 1872 | "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1873 | [(set VR128:$dst, (v8i16 (vector_shuffle |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1874 | (bc_v8i16 (loadv2i64 addr:$src1)), |
| 1875 | (undef), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1876 | PSHUFHW_shuffle_mask:$src2)))]>, |
| 1877 | XS, Requires<[HasSSE2]>; |
| 1878 | |
| 1879 | // SSE2 with ImmT == Imm8 and XD prefix. |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1880 | def PSHUFLWri : Ii8<0x70, MRMSrcReg, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1881 | (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1882 | "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}", |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1883 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1884 | VR128:$src1, (undef), |
| 1885 | PSHUFLW_shuffle_mask:$src2)))]>, |
| 1886 | XD, Requires<[HasSSE2]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1887 | def PSHUFLWmi : Ii8<0x70, MRMSrcMem, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1888 | (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2), |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1889 | "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}", |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1890 | [(set VR128:$dst, (v8i16 (vector_shuffle |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1891 | (bc_v8i16 (loadv2i64 addr:$src1)), |
| 1892 | (undef), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1893 | PSHUFLW_shuffle_mask:$src2)))]>, |
| 1894 | XD, Requires<[HasSSE2]>; |
| 1895 | |
| 1896 | let isTwoAddress = 1 in { |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1897 | def PUNPCKLBWrr : PDI<0x60, MRMSrcReg, |
| 1898 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1899 | "punpcklbw {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1900 | [(set VR128:$dst, |
| 1901 | (v16i8 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1902 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1903 | def PUNPCKLBWrm : PDI<0x60, MRMSrcMem, |
| 1904 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1905 | "punpcklbw {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1906 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1907 | (v16i8 (vector_shuffle VR128:$src1, |
| 1908 | (bc_v16i8 (loadv2i64 addr:$src2)), |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1909 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1910 | def PUNPCKLWDrr : PDI<0x61, MRMSrcReg, |
| 1911 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1912 | "punpcklwd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1913 | [(set VR128:$dst, |
| 1914 | (v8i16 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1915 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1916 | def PUNPCKLWDrm : PDI<0x61, MRMSrcMem, |
| 1917 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1918 | "punpcklwd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1919 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1920 | (v8i16 (vector_shuffle VR128:$src1, |
| 1921 | (bc_v8i16 (loadv2i64 addr:$src2)), |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1922 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1923 | def PUNPCKLDQrr : PDI<0x62, MRMSrcReg, |
| 1924 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1925 | "punpckldq {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1926 | [(set VR128:$dst, |
| 1927 | (v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1928 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1929 | def PUNPCKLDQrm : PDI<0x62, MRMSrcMem, |
| 1930 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1931 | "punpckldq {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1932 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1933 | (v4i32 (vector_shuffle VR128:$src1, |
| 1934 | (bc_v4i32 (loadv2i64 addr:$src2)), |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1935 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1936 | def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg, |
| 1937 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1938 | "punpcklqdq {$src2, $dst|$dst, $src2}", |
| 1939 | [(set VR128:$dst, |
| 1940 | (v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1941 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1942 | def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem, |
| 1943 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1944 | "punpcklqdq {$src2, $dst|$dst, $src2}", |
| 1945 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1946 | (v2i64 (vector_shuffle VR128:$src1, |
| 1947 | (loadv2i64 addr:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1948 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1949 | |
| 1950 | def PUNPCKHBWrr : PDI<0x68, MRMSrcReg, |
| 1951 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1952 | "punpckhbw {$src2, $dst|$dst, $src2}", |
| 1953 | [(set VR128:$dst, |
| 1954 | (v16i8 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1955 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1956 | def PUNPCKHBWrm : PDI<0x68, MRMSrcMem, |
| 1957 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1958 | "punpckhbw {$src2, $dst|$dst, $src2}", |
| 1959 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1960 | (v16i8 (vector_shuffle VR128:$src1, |
| 1961 | (bc_v16i8 (loadv2i64 addr:$src2)), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1962 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1963 | def PUNPCKHWDrr : PDI<0x69, MRMSrcReg, |
| 1964 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1965 | "punpckhwd {$src2, $dst|$dst, $src2}", |
| 1966 | [(set VR128:$dst, |
| 1967 | (v8i16 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1968 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1969 | def PUNPCKHWDrm : PDI<0x69, MRMSrcMem, |
| 1970 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1971 | "punpckhwd {$src2, $dst|$dst, $src2}", |
| 1972 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1973 | (v8i16 (vector_shuffle VR128:$src1, |
| 1974 | (bc_v8i16 (loadv2i64 addr:$src2)), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1975 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1976 | def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg, |
| 1977 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1978 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1979 | [(set VR128:$dst, |
| 1980 | (v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1981 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1982 | def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem, |
| 1983 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1984 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1985 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1986 | (v4i32 (vector_shuffle VR128:$src1, |
| 1987 | (bc_v4i32 (loadv2i64 addr:$src2)), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1988 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1989 | def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg, |
| 1990 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1991 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1992 | [(set VR128:$dst, |
| 1993 | (v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1994 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1995 | def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem, |
| 1996 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1997 | "punpckhqdq {$src2, $dst|$dst, $src2}", |
| 1998 | [(set VR128:$dst, |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 1999 | (v2i64 (vector_shuffle VR128:$src1, |
| 2000 | (loadv2i64 addr:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2001 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 2002 | } |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2003 | |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2004 | // Extract / Insert |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2005 | def PEXTRWri : PDIi8<0xC5, MRMSrcReg, |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 2006 | (ops R32:$dst, VR128:$src1, i32i8imm:$src2), |
| 2007 | "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2008 | [(set R32:$dst, (X86pextrw (v8i16 VR128:$src1), |
| 2009 | (i32 imm:$src2)))]>; |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2010 | def PEXTRWmi : PDIi8<0xC5, MRMSrcMem, |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 2011 | (ops R32:$dst, i128mem:$src1, i32i8imm:$src2), |
| 2012 | "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}", |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 2013 | [(set R32:$dst, (X86pextrw |
| 2014 | (bc_v8i16 (loadv2i64 addr:$src1)), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 2015 | (i32 imm:$src2)))]>; |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2016 | |
| 2017 | let isTwoAddress = 1 in { |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2018 | def PINSRWrri : PDIi8<0xC4, MRMSrcReg, |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2019 | (ops VR128:$dst, VR128:$src1, R32:$src2, i32i8imm:$src3), |
| 2020 | "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 2021 | [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1), |
| 2022 | R32:$src2, (i32 imm:$src3))))]>; |
Evan Cheng | 9ab1ac5 | 2006-04-14 23:32:40 +0000 | [diff] [blame] | 2023 | def PINSRWrmi : PDIi8<0xC4, MRMSrcMem, |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2024 | (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3), |
| 2025 | "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}", |
| 2026 | [(set VR128:$dst, |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 2027 | (v8i16 (X86pinsrw (v8i16 VR128:$src1), |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 2028 | (i32 (anyext (loadi16 addr:$src2))), |
| 2029 | (i32 imm:$src3))))]>; |
| 2030 | } |
| 2031 | |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2032 | //===----------------------------------------------------------------------===// |
Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 2033 | // Miscellaneous Instructions |
| 2034 | //===----------------------------------------------------------------------===// |
| 2035 | |
Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2036 | // Mask creation |
| 2037 | def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops R32:$dst, VR128:$src), |
| 2038 | "movmskps {$src, $dst|$dst, $src}", |
| 2039 | [(set R32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>; |
| 2040 | def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops R32:$dst, VR128:$src), |
| 2041 | "movmskpd {$src, $dst|$dst, $src}", |
Evan Cheng | a50a086 | 2006-04-13 00:00:23 +0000 | [diff] [blame] | 2042 | [(set R32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>; |
Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 2043 | |
| 2044 | def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops R32:$dst, VR128:$src), |
| 2045 | "pmovmskb {$src, $dst|$dst, $src}", |
| 2046 | [(set R32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>; |
| 2047 | |
Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2048 | // Conditional store |
| 2049 | def MASKMOVDQU : PDI<0xF7, RawFrm, (ops VR128:$src, VR128:$mask), |
| 2050 | "maskmovdqu {$mask, $src|$src, $mask}", |
| 2051 | [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, |
| 2052 | Imp<[EDI],[]>; |
| 2053 | |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2054 | // Prefetching loads |
Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2055 | def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src), |
Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2056 | "prefetcht0 $src", []>; |
Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2057 | def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src), |
Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2058 | "prefetcht1 $src", []>; |
Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2059 | def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src), |
Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2060 | "prefetcht2 $src", []>; |
Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2061 | def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src), |
Evan Cheng | df3c33c | 2006-04-11 18:04:57 +0000 | [diff] [blame] | 2062 | "prefetchtnta $src", []>; |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2063 | |
| 2064 | // Non-temporal stores |
Evan Cheng | fcf5e21 | 2006-04-11 06:57:30 +0000 | [diff] [blame] | 2065 | def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 2066 | "movntps {$src, $dst|$dst, $src}", |
| 2067 | [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>; |
| 2068 | def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 2069 | "movntpd {$src, $dst|$dst, $src}", |
| 2070 | [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>; |
| 2071 | def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| 2072 | "movntdq {$src, $dst|$dst, $src}", |
| 2073 | [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>; |
| 2074 | def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, R32:$src), |
| 2075 | "movnti {$src, $dst|$dst, $src}", |
| 2076 | [(int_x86_sse2_movnt_i addr:$dst, R32:$src)]>, |
| 2077 | TB, Requires<[HasSSE2]>; |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2078 | |
Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 2079 | // Flush cache |
| 2080 | def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src), |
| 2081 | "clflush $src", [(int_x86_sse2_clflush addr:$src)]>, |
| 2082 | TB, Requires<[HasSSE2]>; |
| 2083 | |
| 2084 | // Load, store, and memory fence |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2085 | def SFENCE : I<0xAE, MRM7m, (ops), |
Evan Cheng | 135c6a9 | 2006-04-11 17:35:57 +0000 | [diff] [blame] | 2086 | "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>; |
Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 2087 | def LFENCE : I<0xAE, MRM5m, (ops), |
| 2088 | "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>; |
| 2089 | def MFENCE : I<0xAE, MRM6m, (ops), |
| 2090 | "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>; |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 2091 | |
Evan Cheng | 372db54 | 2006-04-08 00:47:44 +0000 | [diff] [blame] | 2092 | // MXCSR register |
Evan Cheng | f3e1b1d | 2006-04-14 07:43:12 +0000 | [diff] [blame] | 2093 | def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src), |
Evan Cheng | 372db54 | 2006-04-08 00:47:44 +0000 | [diff] [blame] | 2094 | "ldmxcsr $src", |
| 2095 | [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>; |
| 2096 | def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst), |
| 2097 | "stmxcsr $dst", |
| 2098 | [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>; |
Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 2099 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2100 | // Thread synchronization |
| 2101 | def MONITOR : I<0xC8, RawFrm, (ops), "monitor", |
| 2102 | [(int_x86_sse3_monitor EAX, ECX, EDX)]>, |
| 2103 | TB, Requires<[HasSSE3]>; |
| 2104 | def MWAIT : I<0xC9, RawFrm, (ops), "mwait", |
| 2105 | [(int_x86_sse3_mwait ECX, EAX)]>, |
| 2106 | TB, Requires<[HasSSE3]>; |
| 2107 | |
Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 2108 | //===----------------------------------------------------------------------===// |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2109 | // Alias Instructions |
| 2110 | //===----------------------------------------------------------------------===// |
| 2111 | |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2112 | // Alias instructions that map zero vector to pxor / xorp* for sse. |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 2113 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2114 | def V_SET0_PI : PDI<0xEF, MRMInitReg, (ops VR128:$dst), |
| 2115 | "pxor $dst, $dst", |
| 2116 | [(set VR128:$dst, (v2i64 immAllZerosV))]>; |
| 2117 | def V_SET0_PS : PSI<0x57, MRMInitReg, (ops VR128:$dst), |
| 2118 | "xorps $dst, $dst", |
| 2119 | [(set VR128:$dst, (v4f32 immAllZerosV))]>; |
| 2120 | def V_SET0_PD : PDI<0x57, MRMInitReg, (ops VR128:$dst), |
| 2121 | "xorpd $dst, $dst", |
| 2122 | [(set VR128:$dst, (v2f64 immAllZerosV))]>; |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 2123 | |
Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 2124 | def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst), |
| 2125 | "pcmpeqd $dst, $dst", |
| 2126 | [(set VR128:$dst, (v2f64 immAllOnesV))]>; |
| 2127 | |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2128 | // FR32 / FR64 to 128-bit vector conversion. |
| 2129 | def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src), |
| 2130 | "movss {$src, $dst|$dst, $src}", |
| 2131 | [(set VR128:$dst, |
| 2132 | (v4f32 (scalar_to_vector FR32:$src)))]>; |
| 2133 | def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
| 2134 | "movss {$src, $dst|$dst, $src}", |
| 2135 | [(set VR128:$dst, |
| 2136 | (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>; |
| 2137 | def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src), |
| 2138 | "movsd {$src, $dst|$dst, $src}", |
| 2139 | [(set VR128:$dst, |
| 2140 | (v2f64 (scalar_to_vector FR64:$src)))]>; |
| 2141 | def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| 2142 | "movsd {$src, $dst|$dst, $src}", |
| 2143 | [(set VR128:$dst, |
| 2144 | (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>; |
| 2145 | |
| 2146 | def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, R32:$src), |
| 2147 | "movd {$src, $dst|$dst, $src}", |
| 2148 | [(set VR128:$dst, |
| 2149 | (v4i32 (scalar_to_vector R32:$src)))]>; |
| 2150 | def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src), |
| 2151 | "movd {$src, $dst|$dst, $src}", |
| 2152 | [(set VR128:$dst, |
| 2153 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>; |
| 2154 | // SSE2 instructions with XS prefix |
| 2155 | def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src), |
| 2156 | "movq {$src, $dst|$dst, $src}", |
| 2157 | [(set VR128:$dst, |
| 2158 | (v2i64 (scalar_to_vector VR64:$src)))]>, XS, |
| 2159 | Requires<[HasSSE2]>; |
| 2160 | def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 2161 | "movq {$src, $dst|$dst, $src}", |
| 2162 | [(set VR128:$dst, |
| 2163 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS, |
| 2164 | Requires<[HasSSE2]>; |
| 2165 | // FIXME: may not be able to eliminate this movss with coalescing the src and |
| 2166 | // dest register classes are different. We really want to write this pattern |
| 2167 | // like this: |
| 2168 | // def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (i32 0))), |
| 2169 | // (f32 FR32:$src)>; |
| 2170 | def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src), |
| 2171 | "movss {$src, $dst|$dst, $src}", |
| 2172 | [(set FR32:$dst, (vector_extract (v4f32 VR128:$src), |
| 2173 | (i32 0)))]>; |
Evan Cheng | 85c0965 | 2006-04-06 23:53:29 +0000 | [diff] [blame] | 2174 | def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2175 | "movss {$src, $dst|$dst, $src}", |
| 2176 | [(store (f32 (vector_extract (v4f32 VR128:$src), |
| 2177 | (i32 0))), addr:$dst)]>; |
| 2178 | def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src), |
| 2179 | "movsd {$src, $dst|$dst, $src}", |
| 2180 | [(set FR64:$dst, (vector_extract (v2f64 VR128:$src), |
| 2181 | (i32 0)))]>; |
Evan Cheng | fb2a3b2 | 2006-04-18 21:29:08 +0000 | [diff] [blame^] | 2182 | def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
| 2183 | "movsd {$src, $dst|$dst, $src}", |
| 2184 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
| 2185 | (i32 0))), addr:$dst)]>; |
Evan Cheng | df2a190 | 2006-04-18 18:19:00 +0000 | [diff] [blame] | 2186 | def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops R32:$dst, VR128:$src), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2187 | "movd {$src, $dst|$dst, $src}", |
| 2188 | [(set R32:$dst, (vector_extract (v4i32 VR128:$src), |
| 2189 | (i32 0)))]>; |
| 2190 | def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src), |
| 2191 | "movd {$src, $dst|$dst, $src}", |
| 2192 | [(store (i32 (vector_extract (v4i32 VR128:$src), |
| 2193 | (i32 0))), addr:$dst)]>; |
| 2194 | |
| 2195 | // Move to lower bits of a VR128, leaving upper bits alone. |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2196 | // Three operand (but two address) aliases. |
| 2197 | let isTwoAddress = 1 in { |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2198 | def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2199 | "movss {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2200 | def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2201 | "movsd {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2202 | def MOVLDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, R32:$src2), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2203 | "movd {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2204 | |
| 2205 | def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 2206 | "movss {$src2, $dst|$dst, $src2}", |
| 2207 | [(set VR128:$dst, |
| 2208 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2209 | MOVS_shuffle_mask)))]>; |
| 2210 | def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 2211 | "movsd {$src2, $dst|$dst, $src2}", |
| 2212 | [(set VR128:$dst, |
| 2213 | (v2f64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2214 | MOVS_shuffle_mask)))]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2215 | } |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2216 | |
Evan Cheng | 397edef | 2006-04-11 22:28:25 +0000 | [diff] [blame] | 2217 | // Store / copy lower 64-bits of a XMM register. |
| 2218 | def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src), |
| 2219 | "movq {$src, $dst|$dst, $src}", |
| 2220 | [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>; |
| 2221 | |
| 2222 | // FIXME: Temporary workaround since 2-wide shuffle is broken. |
| 2223 | def MOVLQ128rr : PDI<0xD6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 2224 | "movq {$src, $dst|$dst, $src}", |
| 2225 | [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>; |
| 2226 | |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2227 | // Move to lower bits of a VR128 and zeroing upper bits. |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2228 | // Loading from memory automatically zeroing upper bits. |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2229 | def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2230 | "movss {$src, $dst|$dst, $src}", |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 2231 | [(set VR128:$dst, |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2232 | (v4f32 (X86zexts2vec (loadf32 addr:$src))))]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2233 | def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2234 | "movsd {$src, $dst|$dst, $src}", |
| 2235 | [(set VR128:$dst, |
| 2236 | (v2f64 (X86zexts2vec (loadf64 addr:$src))))]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2237 | def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src), |
| 2238 | "movd {$src, $dst|$dst, $src}", |
| 2239 | [(set VR128:$dst, |
| 2240 | (v4i32 (X86zexts2vec (loadi32 addr:$src))))]>; |
| 2241 | def MOVZQI2PQIrm : PDI<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
Evan Cheng | 397edef | 2006-04-11 22:28:25 +0000 | [diff] [blame] | 2242 | "movq {$src, $dst|$dst, $src}", |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2243 | [(set VR128:$dst, |
Evan Cheng | 397edef | 2006-04-11 22:28:25 +0000 | [diff] [blame] | 2244 | (bc_v2i64 (v2f64 (X86zexts2vec |
| 2245 | (loadf64 addr:$src)))))]>; |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2246 | |
| 2247 | //===----------------------------------------------------------------------===// |
| 2248 | // Non-Instruction Patterns |
| 2249 | //===----------------------------------------------------------------------===// |
| 2250 | |
| 2251 | // 128-bit vector undef's. |
| 2252 | def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2253 | def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2254 | def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2255 | def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2256 | def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 2257 | |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2258 | // 128-bit vector all zero's. |
| 2259 | def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0_PI))>, Requires<[HasSSE2]>; |
| 2260 | def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0_PI))>, Requires<[HasSSE2]>; |
| 2261 | def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0_PI))>, Requires<[HasSSE2]>; |
| 2262 | |
Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 2263 | // 128-bit vector all one's. |
| 2264 | def : Pat<(v16i8 immAllOnesV), (v16i8 (V_SETALLONES))>, Requires<[HasSSE2]>; |
| 2265 | def : Pat<(v8i16 immAllOnesV), (v8i16 (V_SETALLONES))>, Requires<[HasSSE2]>; |
| 2266 | def : Pat<(v4i32 immAllOnesV), (v4i32 (V_SETALLONES))>, Requires<[HasSSE2]>; |
| 2267 | def : Pat<(v2i64 immAllOnesV), (v2i64 (V_SETALLONES))>, Requires<[HasSSE2]>; |
| 2268 | def : Pat<(v4f32 immAllOnesV), (v4f32 (V_SETALLONES))>, Requires<[HasSSE1]>; |
| 2269 | |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2270 | // Store 128-bit integer vector values. |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 2271 | def : Pat<(store (v16i8 VR128:$src), addr:$dst), |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2272 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 2273 | def : Pat<(store (v8i16 VR128:$src), addr:$dst), |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2274 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 2275 | def : Pat<(store (v4i32 VR128:$src), addr:$dst), |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2276 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2277 | |
| 2278 | // Scalar to v8i16 / v16i8. The source may be a R32, but only the lower 8 or |
| 2279 | // 16-bits matter. |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2280 | def : Pat<(v8i16 (X86s2vec R32:$src)), (MOVDI2PDIrr R32:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2281 | Requires<[HasSSE2]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2282 | def : Pat<(v16i8 (X86s2vec R32:$src)), (MOVDI2PDIrr R32:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2283 | Requires<[HasSSE2]>; |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 2284 | |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2285 | // bit_convert |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 2286 | def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>, |
| 2287 | Requires<[HasSSE2]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2288 | def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>, |
| 2289 | Requires<[HasSSE2]>; |
| 2290 | def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>, |
| 2291 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2292 | def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>, |
| 2293 | Requires<[HasSSE2]>; |
| 2294 | def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>, |
| 2295 | Requires<[HasSSE2]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2296 | def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>, |
| 2297 | Requires<[HasSSE2]>; |
| 2298 | def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>, |
| 2299 | Requires<[HasSSE2]>; |
| 2300 | def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>, |
| 2301 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2302 | def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>, |
| 2303 | Requires<[HasSSE2]>; |
| 2304 | def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>, |
| 2305 | Requires<[HasSSE2]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2306 | def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>, |
| 2307 | Requires<[HasSSE2]>; |
| 2308 | def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>, |
| 2309 | Requires<[HasSSE2]>; |
| 2310 | def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>, |
| 2311 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2312 | def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>, |
| 2313 | Requires<[HasSSE2]>; |
| 2314 | def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>, |
| 2315 | Requires<[HasSSE2]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2316 | def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>, |
| 2317 | Requires<[HasSSE2]>; |
| 2318 | def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>, |
| 2319 | Requires<[HasSSE2]>; |
| 2320 | def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>, |
| 2321 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2322 | def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>, |
| 2323 | Requires<[HasSSE2]>; |
| 2324 | def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>, |
| 2325 | Requires<[HasSSE2]>; |
| 2326 | def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 2327 | Requires<[HasSSE2]>; |
| 2328 | def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>, |
| 2329 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2330 | def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>, |
| 2331 | Requires<[HasSSE2]>; |
| 2332 | def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>, |
| 2333 | Requires<[HasSSE2]>; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2334 | def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>, |
| 2335 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 2336 | def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>, |
| 2337 | Requires<[HasSSE2]>; |
| 2338 | def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>, |
| 2339 | Requires<[HasSSE2]>; |
| 2340 | def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>, |
| 2341 | Requires<[HasSSE2]>; |
| 2342 | def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>, |
| 2343 | Requires<[HasSSE2]>; |
| 2344 | def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>, |
| 2345 | Requires<[HasSSE2]>; |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2346 | |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2347 | // Zeroing a VR128 then do a MOVS* to the lower bits. |
| 2348 | def : Pat<(v2f64 (X86zexts2vec FR64:$src)), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2349 | (MOVLSD2PDrr (V_SET0_PD), FR64:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2350 | def : Pat<(v4f32 (X86zexts2vec FR32:$src)), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2351 | (MOVLSS2PSrr (V_SET0_PS), FR32:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2352 | def : Pat<(v4i32 (X86zexts2vec R32:$src)), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2353 | (MOVLDI2PDIrr (V_SET0_PI), R32:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2354 | def : Pat<(v8i16 (X86zexts2vec R16:$src)), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2355 | (MOVLDI2PDIrr (V_SET0_PI), (MOVZX32rr16 R16:$src))>, Requires<[HasSSE2]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2356 | def : Pat<(v16i8 (X86zexts2vec R8:$src)), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 2357 | (MOVLDI2PDIrr (V_SET0_PI), (MOVZX32rr8 R8:$src))>, Requires<[HasSSE2]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 2358 | |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2359 | // Splat v2f64 / v2i64 |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2360 | def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm), |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 2361 | (v2f64 (UNPCKLPDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2362 | def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm), |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 2363 | (v2i64 (PUNPCKLQDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>; |
| 2364 | |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 2365 | // Splat v4f32 |
| 2366 | def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm), |
| 2367 | (v4f32 (SHUFPSrr VR128:$src, VR128:$src, SSE_splat_mask:$sm))>, |
| 2368 | Requires<[HasSSE1]>; |
| 2369 | |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2370 | // Special unary SHUFPSrr case. |
| 2371 | // FIXME: when we want non two-address code, then we should use PSHUFD? |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 2372 | def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef), |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2373 | SHUFP_unary_shuffle_mask:$sm), |
| 2374 | (v4f32 (SHUFPSrr VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm))>, |
Evan Cheng | 56e7301 | 2006-04-10 21:42:19 +0000 | [diff] [blame] | 2375 | Requires<[HasSSE1]>; |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2376 | // Unary v4f32 shuffle with PSHUF* in order to fold a load. |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 2377 | def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef), |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2378 | SHUFP_unary_shuffle_mask:$sm), |
| 2379 | (v4f32 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm))>, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 2380 | Requires<[HasSSE2]>; |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2381 | // Special binary v4i32 shuffle cases with SHUFPS. |
| 2382 | def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2), |
| 2383 | PSHUFD_binary_shuffle_mask:$sm), |
| 2384 | (v4i32 (SHUFPSrr VR128:$src1, VR128:$src2, |
| 2385 | PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>; |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 2386 | def : Pat<(vector_shuffle (v4i32 VR128:$src1), |
| 2387 | (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm), |
Evan Cheng | 3d60df4 | 2006-04-10 22:35:16 +0000 | [diff] [blame] | 2388 | (v4i32 (SHUFPSrm VR128:$src1, addr:$src2, |
| 2389 | PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>; |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 2390 | |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2391 | // vector_shuffle v1, <undef>, <0, 0, 1, 1, ...> |
| 2392 | def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), |
| 2393 | UNPCKL_v_undef_shuffle_mask)), |
| 2394 | (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| 2395 | def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef), |
| 2396 | UNPCKL_v_undef_shuffle_mask)), |
| 2397 | (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| 2398 | def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef), |
| 2399 | UNPCKL_v_undef_shuffle_mask)), |
| 2400 | (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| 2401 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 2402 | UNPCKL_v_undef_shuffle_mask)), |
| 2403 | (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>; |
| 2404 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2405 | // vector_shuffle v1, <undef> <1, 1, 3, 3> |
| 2406 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 2407 | MOVSHDUP_shuffle_mask)), |
| 2408 | (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>; |
| 2409 | def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef), |
| 2410 | MOVSHDUP_shuffle_mask)), |
| 2411 | (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| 2412 | |
| 2413 | // vector_shuffle v1, <undef> <0, 0, 2, 2> |
| 2414 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 2415 | MOVSLDUP_shuffle_mask)), |
| 2416 | (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>; |
| 2417 | def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef), |
| 2418 | MOVSLDUP_shuffle_mask)), |
| 2419 | (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>; |
| 2420 | |
Evan Cheng | cdfc3c8 | 2006-04-17 22:45:49 +0000 | [diff] [blame] | 2421 | // vector_shuffle v1, v2 <4, 1, 2, 3> |
| 2422 | def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 2423 | MOVS_shuffle_mask)), |
| 2424 | (MOVLPSrr VR128:$src1, VR128:$src2)>; |
| 2425 | |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 2426 | // 128-bit logical shifts |
| 2427 | def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2), |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2428 | (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>, |
| 2429 | Requires<[HasSSE2]>; |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 2430 | def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2), |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2431 | (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>, |
| 2432 | Requires<[HasSSE2]>; |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 2433 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2434 | // Some special case pandn patterns. |
| 2435 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))), |
| 2436 | VR128:$src2)), |
| 2437 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| 2438 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))), |
| 2439 | VR128:$src2)), |
| 2440 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
| 2441 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))), |
| 2442 | VR128:$src2)), |
| 2443 | (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>; |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 2444 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 2445 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))), |
| 2446 | (load addr:$src2))), |
| 2447 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| 2448 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))), |
| 2449 | (load addr:$src2))), |
| 2450 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |
| 2451 | def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))), |
| 2452 | (load addr:$src2))), |
| 2453 | (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>; |