blob: 1fd428eb3152d3f8e55c157f7ebec4fb080a3921 [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000022def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000023 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
27 [SDNPOutFlag]>;
28def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
29 [SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000030def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000031 SDTypeProfile<1, 1, []>, []>;
Evan Chengbc4832b2006-03-24 23:15:12 +000032def X86zexts2vec : SDNode<"X86ISD::ZEXT_S2VEC",
33 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000034def X86pextrw : SDNode<"X86ISD::PEXTRW",
35 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000036def X86pinsrw : SDNode<"X86ISD::PINSRW",
37 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000038
Evan Cheng2246f842006-03-18 01:23:20 +000039//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000040// SSE pattern fragments
41//===----------------------------------------------------------------------===//
42
43def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
44def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
45
Evan Cheng2246f842006-03-18 01:23:20 +000046def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
47def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000048def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
49def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
50def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
51def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000052
Evan Cheng1b32f222006-03-30 07:33:32 +000053def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
54def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000055def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
56def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000057def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
58def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
59
Evan Cheng386031a2006-03-24 07:29:27 +000060def fp32imm0 : PatLeaf<(f32 fpimm), [{
61 return N->isExactlyValue(+0.0);
62}]>;
63
Evan Chengff65e382006-04-04 21:49:39 +000064def PSxLDQ_imm : SDNodeXForm<imm, [{
65 // Transformation function: imm >> 3
66 return getI32Imm(N->getValue() >> 3);
67}]>;
68
Evan Cheng63d33002006-03-22 08:01:21 +000069// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
70// SHUFP* etc. imm.
71def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
72 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000073}]>;
74
Evan Cheng506d3df2006-03-29 23:07:14 +000075// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
76// PSHUFHW imm.
77def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
78 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
79}]>;
80
81// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
82// PSHUFLW imm.
83def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
84 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
85}]>;
86
Evan Cheng691c9232006-03-29 19:02:40 +000087def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000088 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000089}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000090
Evan Chengd9539472006-04-14 21:59:03 +000091def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
92 return X86::isSplatMask(N);
93}]>;
94
Evan Cheng2064a2b2006-03-28 06:50:32 +000095def MOVLHPS_shuffle_mask : PatLeaf<(build_vector), [{
96 return X86::isMOVLHPSMask(N);
97}]>;
98
Evan Cheng2c0dbd02006-03-24 02:58:06 +000099def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
100 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000101}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000102
Evan Cheng5ced1d82006-04-06 23:23:56 +0000103def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
104 return X86::isMOVHPMask(N);
105}]>;
106
107def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
108 return X86::isMOVLPMask(N);
109}]>;
110
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000111def MOVS_shuffle_mask : PatLeaf<(build_vector), [{
112 return X86::isMOVSMask(N);
113}]>;
114
Evan Chengd9539472006-04-14 21:59:03 +0000115def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
116 return X86::isMOVSHDUPMask(N);
117}]>;
118
119def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
120 return X86::isMOVSLDUPMask(N);
121}]>;
122
Evan Cheng0038e592006-03-28 00:39:58 +0000123def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
124 return X86::isUNPCKLMask(N);
125}]>;
126
Evan Cheng4fcb9222006-03-28 02:43:26 +0000127def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
128 return X86::isUNPCKHMask(N);
129}]>;
130
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000131def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
132 return X86::isUNPCKL_v_undef_Mask(N);
133}]>;
134
Evan Cheng0188ecb2006-03-22 18:59:22 +0000135def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000136 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000137}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000138
Evan Cheng506d3df2006-03-29 23:07:14 +0000139def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
140 return X86::isPSHUFHWMask(N);
141}], SHUFFLE_get_pshufhw_imm>;
142
143def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
144 return X86::isPSHUFLWMask(N);
145}], SHUFFLE_get_pshuflw_imm>;
146
Evan Cheng3d60df42006-04-10 22:35:16 +0000147def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
148 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000149}], SHUFFLE_get_shuf_imm>;
150
Evan Cheng14aed5e2006-03-24 01:18:28 +0000151def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
152 return X86::isSHUFPMask(N);
153}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000154
Evan Cheng3d60df42006-04-10 22:35:16 +0000155def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
156 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000157}], SHUFFLE_get_shuf_imm>;
158
Evan Cheng06a8aa12006-03-17 19:55:52 +0000159//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000160// SSE scalar FP Instructions
161//===----------------------------------------------------------------------===//
162
Evan Cheng470a6ad2006-02-22 02:26:30 +0000163// Instruction templates
164// SSI - SSE1 instructions with XS prefix.
165// SDI - SSE2 instructions with XD prefix.
166// PSI - SSE1 instructions with TB prefix.
167// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000168// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
169// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000170// S3I - SSE3 instructions with TB and OpSize prefixes.
171// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000172// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000173class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
174 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
175class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
176 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
177class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
178 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
179class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
180 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000181class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
182 : X86Inst<o, F, Imm8, ops, asm>, TB, Requires<[HasSSE1]> {
183 let Pattern = pattern;
184}
185class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
186 : X86Inst<o, F, Imm8, ops, asm>, TB, OpSize, Requires<[HasSSE2]> {
187 let Pattern = pattern;
188}
Evan Cheng4b1734f2006-03-31 21:29:33 +0000189class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000190 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000191class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000192 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
193class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000194 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
195
196//===----------------------------------------------------------------------===//
197// Helpers for defining instructions that directly correspond to intrinsics.
Evan Cheng6e967402006-04-04 00:10:53 +0000198class SS_Intr<bits<8> o, string asm, Intrinsic IntId>
199 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
200 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
201class SS_Intm<bits<8> o, string asm, Intrinsic IntId>
202 : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
203 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
204class SD_Intr<bits<8> o, string asm, Intrinsic IntId>
205 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
206 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
207class SD_Intm<bits<8> o, string asm, Intrinsic IntId>
208 : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
209 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
210
211class SS_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000212 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000213 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
214class SS_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000215 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000216 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
217class SD_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000218 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000219 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
220class SD_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000221 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000222 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000223
224class PS_Intr<bits<8> o, string asm, Intrinsic IntId>
225 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
226 [(set VR128:$dst, (IntId VR128:$src))]>;
227class PS_Intm<bits<8> o, string asm, Intrinsic IntId>
228 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
229 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
230class PD_Intr<bits<8> o, string asm, Intrinsic IntId>
231 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
232 [(set VR128:$dst, (IntId VR128:$src))]>;
233class PD_Intm<bits<8> o, string asm, Intrinsic IntId>
234 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
235 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
236
237class PS_Intrr<bits<8> o, string asm, Intrinsic IntId>
238 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
239 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
240class PS_Intrm<bits<8> o, string asm, Intrinsic IntId>
241 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
242 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
243class PD_Intrr<bits<8> o, string asm, Intrinsic IntId>
244 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
245 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
246class PD_Intrm<bits<8> o, string asm, Intrinsic IntId>
247 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
248 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
249
Evan Cheng4b1734f2006-03-31 21:29:33 +0000250class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
251 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000252 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000253class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
254 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000255 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
256 (loadv4f32 addr:$src2))))]>;
257class S3_Intrr<bits<8> o, string asm, Intrinsic IntId>
258 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
259 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
260class S3_Intrm<bits<8> o, string asm, Intrinsic IntId>
261 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Cheng4b1734f2006-03-31 21:29:33 +0000262 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
263 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000264
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000265// Some 'special' instructions
266def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
267 "#IMPLICIT_DEF $dst",
268 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
269def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
270 "#IMPLICIT_DEF $dst",
271 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
272
273// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
274// scheduler into a branch sequence.
275let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
276 def CMOV_FR32 : I<0, Pseudo,
277 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
278 "#CMOV_FR32 PSEUDO!",
279 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
280 def CMOV_FR64 : I<0, Pseudo,
281 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
282 "#CMOV_FR64 PSEUDO!",
283 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000284 def CMOV_V4F32 : I<0, Pseudo,
285 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
286 "#CMOV_V4F32 PSEUDO!",
287 [(set VR128:$dst,
288 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
289 def CMOV_V2F64 : I<0, Pseudo,
290 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
291 "#CMOV_V2F64 PSEUDO!",
292 [(set VR128:$dst,
293 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
294 def CMOV_V2I64 : I<0, Pseudo,
295 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
296 "#CMOV_V2I64 PSEUDO!",
297 [(set VR128:$dst,
298 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000299}
300
301// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000302def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
303 "movss {$src, $dst|$dst, $src}", []>;
304def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
305 "movss {$src, $dst|$dst, $src}",
306 [(set FR32:$dst, (loadf32 addr:$src))]>;
307def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
308 "movsd {$src, $dst|$dst, $src}", []>;
309def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
310 "movsd {$src, $dst|$dst, $src}",
311 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000312
Evan Cheng470a6ad2006-02-22 02:26:30 +0000313def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000314 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000315 [(store FR32:$src, addr:$dst)]>;
316def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000317 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000318 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000319
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000320// Arithmetic instructions
321let isTwoAddress = 1 in {
322let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000323def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000324 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000325 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
326def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000327 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000328 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
329def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000330 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000331 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
332def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000333 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000334 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000335}
336
Evan Cheng470a6ad2006-02-22 02:26:30 +0000337def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000338 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000339 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
340def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000341 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000342 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
343def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000344 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000345 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
346def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000347 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000348 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000349
Evan Cheng470a6ad2006-02-22 02:26:30 +0000350def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000351 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000352 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
353def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000354 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000355 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
356def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000357 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000358 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
359def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000360 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000361 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000362
Evan Cheng470a6ad2006-02-22 02:26:30 +0000363def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000364 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000365 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
366def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000367 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000368 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
369def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000370 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000371 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
372def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000373 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000374 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000375}
376
Evan Cheng8703be42006-04-04 19:12:30 +0000377def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
378 "sqrtss {$src, $dst|$dst, $src}",
379 [(set FR32:$dst, (fsqrt FR32:$src))]>;
380def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000381 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000382 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000383def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000384 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000385 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000386def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000387 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000388 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
389
Evan Cheng8703be42006-04-04 19:12:30 +0000390def RSQRTSSr : SSI<0x52, MRMSrcReg, (ops FR32:$dst, FR32:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000391 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000392def RSQRTSSm : SSI<0x52, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000393 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000394def RCPSSr : SSI<0x53, MRMSrcReg, (ops FR32:$dst, FR32:$src),
395 "rcpss {$src, $dst|$dst, $src}", []>;
396def RCPSSm : SSI<0x53, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
397 "rcpss {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000398
Evan Cheng8703be42006-04-04 19:12:30 +0000399let isTwoAddress = 1 in {
400def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
401 "maxss {$src2, $dst|$dst, $src2}", []>;
402def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
403 "maxss {$src2, $dst|$dst, $src2}", []>;
404def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
405 "maxsd {$src2, $dst|$dst, $src2}", []>;
406def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
407 "maxsd {$src2, $dst|$dst, $src2}", []>;
408def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
409 "minss {$src2, $dst|$dst, $src2}", []>;
410def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
411 "minss {$src2, $dst|$dst, $src2}", []>;
412def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
413 "minsd {$src2, $dst|$dst, $src2}", []>;
414def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
415 "minsd {$src2, $dst|$dst, $src2}", []>;
416}
Evan Chengc46349d2006-03-28 23:51:43 +0000417
418// Aliases to match intrinsics which expect XMM operand(s).
419let isTwoAddress = 1 in {
420let isCommutable = 1 in {
Evan Cheng6e967402006-04-04 00:10:53 +0000421def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}",
422 int_x86_sse_add_ss>;
423def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}",
424 int_x86_sse2_add_sd>;
425def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}",
426 int_x86_sse_mul_ss>;
427def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}",
428 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000429}
430
Evan Cheng6e967402006-04-04 00:10:53 +0000431def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}",
432 int_x86_sse_add_ss>;
433def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}",
434 int_x86_sse2_add_sd>;
435def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}",
436 int_x86_sse_mul_ss>;
437def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}",
438 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000439
Evan Cheng6e967402006-04-04 00:10:53 +0000440def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}",
441 int_x86_sse_div_ss>;
442def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}",
443 int_x86_sse_div_ss>;
444def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}",
445 int_x86_sse2_div_sd>;
446def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}",
447 int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000448
Evan Cheng6e967402006-04-04 00:10:53 +0000449def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}",
450 int_x86_sse_sub_ss>;
451def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}",
452 int_x86_sse_sub_ss>;
453def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}",
454 int_x86_sse2_sub_sd>;
455def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}",
456 int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000457}
458
Evan Cheng8703be42006-04-04 19:12:30 +0000459def Int_SQRTSSr : SS_Intr<0x51, "sqrtss {$src, $dst|$dst, $src}",
460 int_x86_sse_sqrt_ss>;
461def Int_SQRTSSm : SS_Intm<0x51, "sqrtss {$src, $dst|$dst, $src}",
462 int_x86_sse_sqrt_ss>;
463def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}",
464 int_x86_sse2_sqrt_sd>;
465def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}",
466 int_x86_sse2_sqrt_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000467
Evan Cheng8703be42006-04-04 19:12:30 +0000468def Int_RSQRTSSr : SS_Intr<0x52, "rsqrtss {$src, $dst|$dst, $src}",
469 int_x86_sse_rsqrt_ss>;
470def Int_RSQRTSSm : SS_Intm<0x52, "rsqrtss {$src, $dst|$dst, $src}",
471 int_x86_sse_rsqrt_ss>;
472def Int_RCPSSr : SS_Intr<0x53, "rcpss {$src, $dst|$dst, $src}",
473 int_x86_sse_rcp_ss>;
474def Int_RCPSSm : SS_Intm<0x53, "rcpss {$src, $dst|$dst, $src}",
475 int_x86_sse_rcp_ss>;
Evan Chengc46349d2006-03-28 23:51:43 +0000476
477let isTwoAddress = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000478def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000479 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000480def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000481 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000482def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000483 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000484def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000485 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000486def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000487 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000488def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000489 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000490def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000491 int_x86_sse2_min_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000492def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000493 int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000494}
495
496// Conversion instructions
Evan Chengc46349d2006-03-28 23:51:43 +0000497def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops R32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000498 "cvttss2si {$src, $dst|$dst, $src}",
499 [(set R32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000500def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops R32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000501 "cvttss2si {$src, $dst|$dst, $src}",
502 [(set R32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000503def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops R32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000504 "cvttsd2si {$src, $dst|$dst, $src}",
505 [(set R32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000506def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops R32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000507 "cvttsd2si {$src, $dst|$dst, $src}",
508 [(set R32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000509def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000510 "cvtsd2ss {$src, $dst|$dst, $src}",
511 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000512def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000513 "cvtsd2ss {$src, $dst|$dst, $src}",
514 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000515def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, R32:$src),
516 "cvtsi2ss {$src, $dst|$dst, $src}",
517 [(set FR32:$dst, (sint_to_fp R32:$src))]>;
518def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000519 "cvtsi2ss {$src, $dst|$dst, $src}",
520 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000521def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, R32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000522 "cvtsi2sd {$src, $dst|$dst, $src}",
523 [(set FR64:$dst, (sint_to_fp R32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000524def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000525 "cvtsi2sd {$src, $dst|$dst, $src}",
526 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000527
Evan Chengc46349d2006-03-28 23:51:43 +0000528// SSE2 instructions with XS prefix
529def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000530 "cvtss2sd {$src, $dst|$dst, $src}",
531 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000532 Requires<[HasSSE2]>;
533def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000534 "cvtss2sd {$src, $dst|$dst, $src}",
535 [(set FR64:$dst, (fextend (loadf32 addr:$src)))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000536 Requires<[HasSSE2]>;
537
Evan Chengd2a6d542006-04-12 23:42:44 +0000538// Match intrinsics which expect XMM operand(s).
539def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops R32:$dst, VR128:$src),
540 "cvtss2si {$src, $dst|$dst, $src}",
541 [(set R32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
542def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops R32:$dst, f32mem:$src),
543 "cvtss2si {$src, $dst|$dst, $src}",
544 [(set R32:$dst, (int_x86_sse_cvtss2si
545 (loadv4f32 addr:$src)))]>;
Evan Chengd9539472006-04-14 21:59:03 +0000546def CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops R32:$dst, VR128:$src),
547 "cvtsd2si {$src, $dst|$dst, $src}",
548 [(set R32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
549def CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops R32:$dst, f128mem:$src),
550 "cvtsd2si {$src, $dst|$dst, $src}",
551 [(set R32:$dst, (int_x86_sse2_cvtsd2si
552 (loadv2f64 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000553
554// Aliases for intrinsics
555def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops R32:$dst, VR128:$src),
556 "cvttss2si {$src, $dst|$dst, $src}",
557 [(set R32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
558def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops R32:$dst, f32mem:$src),
559 "cvttss2si {$src, $dst|$dst, $src}",
560 [(set R32:$dst, (int_x86_sse_cvttss2si
561 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000562def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops R32:$dst, VR128:$src),
563 "cvttsd2si {$src, $dst|$dst, $src}",
564 [(set R32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
565def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops R32:$dst, f128mem:$src),
566 "cvttsd2si {$src, $dst|$dst, $src}",
567 [(set R32:$dst, (int_x86_sse2_cvttsd2si
Evan Cheng91b740d2006-04-12 17:12:36 +0000568 (loadv2f64 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000569
Evan Chengd2a6d542006-04-12 23:42:44 +0000570let isTwoAddress = 1 in {
571def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
572 (ops VR128:$dst, VR128:$src1, R32:$src2),
573 "cvtsi2ss {$src2, $dst|$dst, $src2}",
574 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
575 R32:$src2))]>;
576def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
577 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
578 "cvtsi2ss {$src2, $dst|$dst, $src2}",
579 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
580 (loadi32 addr:$src2)))]>;
581}
Evan Chengd03db7a2006-04-12 05:20:24 +0000582
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000583// Comparison instructions
584let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000585def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000586 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000587 "cmp${cc}ss {$src, $dst|$dst, $src}",
588 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000589def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000590 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000591 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
592def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000593 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000594 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
595def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000596 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000597 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000598}
599
Evan Cheng470a6ad2006-02-22 02:26:30 +0000600def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000601 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000602 [(X86cmp FR32:$src1, FR32:$src2)]>;
603def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000604 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000605 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
606def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000607 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000608 [(X86cmp FR64:$src1, FR64:$src2)]>;
609def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000610 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000611 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000612
Evan Cheng0876aa52006-03-30 06:21:22 +0000613// Aliases to match intrinsics which expect XMM operand(s).
614let isTwoAddress = 1 in {
615def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
616 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
617 "cmp${cc}ss {$src, $dst|$dst, $src}",
618 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
619 VR128:$src, imm:$cc))]>;
620def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
621 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
622 "cmp${cc}ss {$src, $dst|$dst, $src}",
623 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
624 (load addr:$src), imm:$cc))]>;
625def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
626 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
627 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
628def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
629 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
630 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
631}
632
Evan Cheng6be2c582006-04-05 23:38:46 +0000633def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
634 "ucomiss {$src2, $src1|$src1, $src2}",
635 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
636def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
637 "ucomiss {$src2, $src1|$src1, $src2}",
638 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
639def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
640 "ucomisd {$src2, $src1|$src1, $src2}",
641 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
642def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
643 "ucomisd {$src2, $src1|$src1, $src2}",
644 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
645
646def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
647 "comiss {$src2, $src1|$src1, $src2}",
648 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
649def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
650 "comiss {$src2, $src1|$src1, $src2}",
651 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
652def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
653 "comisd {$src2, $src1|$src1, $src2}",
654 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
655def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
656 "comisd {$src2, $src1|$src1, $src2}",
657 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000658
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000659// Aliases of packed instructions for scalar use. These all have names that
660// start with 'Fs'.
661
662// Alias instructions that map fld0 to pxor for sse.
663// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
664def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
665 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
666 Requires<[HasSSE1]>, TB, OpSize;
667def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
668 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
669 Requires<[HasSSE2]>, TB, OpSize;
670
671// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
672// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000673def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
674 "movaps {$src, $dst|$dst, $src}", []>;
675def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
676 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000677
678// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
679// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000680def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000681 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
683def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000684 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000685 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000686
687// Alias bitwise logical operations using SSE logical ops on packed FP values.
688let isTwoAddress = 1 in {
689let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000690def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000691 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000692 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
693def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000694 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000695 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
696def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
697 "orps {$src2, $dst|$dst, $src2}", []>;
698def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
699 "orpd {$src2, $dst|$dst, $src2}", []>;
700def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000701 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
703def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000704 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000706}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000707def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000708 "andps {$src2, $dst|$dst, $src2}",
709 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000710 (X86loadpf32 addr:$src2)))]>;
711def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000712 "andpd {$src2, $dst|$dst, $src2}",
713 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 (X86loadpf64 addr:$src2)))]>;
715def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
716 "orps {$src2, $dst|$dst, $src2}", []>;
717def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
718 "orpd {$src2, $dst|$dst, $src2}", []>;
719def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000720 "xorps {$src2, $dst|$dst, $src2}",
721 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000722 (X86loadpf32 addr:$src2)))]>;
723def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000724 "xorpd {$src2, $dst|$dst, $src2}",
725 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000726 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000727
Evan Cheng470a6ad2006-02-22 02:26:30 +0000728def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
729 "andnps {$src2, $dst|$dst, $src2}", []>;
730def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
731 "andnps {$src2, $dst|$dst, $src2}", []>;
732def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
733 "andnpd {$src2, $dst|$dst, $src2}", []>;
734def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
735 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000736}
737
738//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000739// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000740//===----------------------------------------------------------------------===//
741
Evan Chengc12e6c42006-03-19 09:38:54 +0000742// Some 'special' instructions
743def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
744 "#IMPLICIT_DEF $dst",
745 [(set VR128:$dst, (v4f32 (undef)))]>,
746 Requires<[HasSSE1]>;
747
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000748// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000749def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000750 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000751def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000752 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000753 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
754def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000755 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000756def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000757 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000758 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000759
Evan Cheng2246f842006-03-18 01:23:20 +0000760def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000761 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000762 [(store (v4f32 VR128:$src), addr:$dst)]>;
763def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000764 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000765 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000766
Evan Cheng2246f842006-03-18 01:23:20 +0000767def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000768 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000769def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000770 "movups {$src, $dst|$dst, $src}",
771 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000772def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000773 "movups {$src, $dst|$dst, $src}",
774 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000775def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000776 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000777def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000778 "movupd {$src, $dst|$dst, $src}",
779 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000780def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000781 "movupd {$src, $dst|$dst, $src}",
782 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000783
Evan Cheng4fcb9222006-03-28 02:43:26 +0000784let isTwoAddress = 1 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000785def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000786 "movlps {$src2, $dst|$dst, $src2}",
787 [(set VR128:$dst,
788 (v4f32 (vector_shuffle VR128:$src1,
789 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
790 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000791def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000792 "movlpd {$src2, $dst|$dst, $src2}",
793 [(set VR128:$dst,
794 (v2f64 (vector_shuffle VR128:$src1,
795 (scalar_to_vector (loadf64 addr:$src2)),
796 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000797def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000798 "movhps {$src2, $dst|$dst, $src2}",
799 [(set VR128:$dst,
800 (v4f32 (vector_shuffle VR128:$src1,
801 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
802 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000803def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
804 "movhpd {$src2, $dst|$dst, $src2}",
805 [(set VR128:$dst,
806 (v2f64 (vector_shuffle VR128:$src1,
807 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000808 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000809}
810
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000811def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000812 "movlps {$src, $dst|$dst, $src}",
813 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
814 (i32 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000815def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000816 "movlpd {$src, $dst|$dst, $src}",
817 [(store (f64 (vector_extract (v2f64 VR128:$src),
818 (i32 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000819
Evan Cheng664ade72006-04-07 21:20:58 +0000820// v2f64 extract element 1 is always custom lowered to unpack high to low
821// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000822def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000823 "movhps {$src, $dst|$dst, $src}",
824 [(store (f64 (vector_extract
825 (v2f64 (vector_shuffle
826 (bc_v2f64 (v4f32 VR128:$src)), (undef),
827 UNPCKH_shuffle_mask)), (i32 0))),
828 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000829def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000830 "movhpd {$src, $dst|$dst, $src}",
831 [(store (f64 (vector_extract
832 (v2f64 (vector_shuffle VR128:$src, (undef),
833 UNPCKH_shuffle_mask)), (i32 0))),
834 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835
Evan Cheng14aed5e2006-03-24 01:18:28 +0000836let isTwoAddress = 1 in {
837def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000838 "movlhps {$src2, $dst|$dst, $src2}",
839 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000840 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
841 MOVLHPS_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000842
Evan Cheng14aed5e2006-03-24 01:18:28 +0000843def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000844 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000845 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000846 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000847 MOVHLPS_shuffle_mask)))]>;
Evan Cheng14aed5e2006-03-24 01:18:28 +0000848}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000849
Evan Chengd9539472006-04-14 21:59:03 +0000850def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
851 "movshdup {$src, $dst|$dst, $src}",
852 [(set VR128:$dst, (v4f32 (vector_shuffle
853 VR128:$src, (undef),
854 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000855def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000856 "movshdup {$src, $dst|$dst, $src}",
857 [(set VR128:$dst, (v4f32 (vector_shuffle
858 (loadv4f32 addr:$src), (undef),
859 MOVSHDUP_shuffle_mask)))]>;
860
861def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
862 "movsldup {$src, $dst|$dst, $src}",
863 [(set VR128:$dst, (v4f32 (vector_shuffle
864 VR128:$src, (undef),
865 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000866def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000867 "movsldup {$src, $dst|$dst, $src}",
868 [(set VR128:$dst, (v4f32 (vector_shuffle
869 (loadv4f32 addr:$src), (undef),
870 MOVSLDUP_shuffle_mask)))]>;
871
872def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
873 "movddup {$src, $dst|$dst, $src}",
874 [(set VR128:$dst, (v2f64 (vector_shuffle
875 VR128:$src, (undef),
876 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000877def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000878 "movddup {$src, $dst|$dst, $src}",
879 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000880 (scalar_to_vector (loadf64 addr:$src)),
881 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000882 SSE_splat_v2_mask)))]>;
883
Evan Cheng470a6ad2006-02-22 02:26:30 +0000884// SSE2 instructions without OpSize prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000885def CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
886 "cvtdq2ps {$src, $dst|$dst, $src}",
887 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
888 TB, Requires<[HasSSE2]>;
889def CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
890 "cvtdq2ps {$src, $dst|$dst, $src}",
891 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Evan Cheng91b740d2006-04-12 17:12:36 +0000892 (bc_v4i32 (loadv2i64 addr:$src))))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000893 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000894
895// SSE2 instructions with XS prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000896def CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
897 "cvtdq2pd {$src, $dst|$dst, $src}",
898 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
899 XS, Requires<[HasSSE2]>;
900def CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
901 "cvtdq2pd {$src, $dst|$dst, $src}",
902 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Evan Cheng91b740d2006-04-12 17:12:36 +0000903 (bc_v4i32 (loadv2i64 addr:$src))))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000904 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000905
Evan Chengd03db7a2006-04-12 05:20:24 +0000906def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
907 "cvtps2dq {$src, $dst|$dst, $src}",
908 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
909def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
910 "cvtps2dq {$src, $dst|$dst, $src}",
911 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000912 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000913// SSE2 packed instructions with XS prefix
914def CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
915 "cvttps2dq {$src, $dst|$dst, $src}",
916 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
917 XS, Requires<[HasSSE2]>;
918def CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
919 "cvttps2dq {$src, $dst|$dst, $src}",
920 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000921 (loadv4f32 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000922 XS, Requires<[HasSSE2]>;
923
Evan Cheng470a6ad2006-02-22 02:26:30 +0000924// SSE2 packed instructions with XD prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000925def CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
926 "cvtpd2dq {$src, $dst|$dst, $src}",
927 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
928 XD, Requires<[HasSSE2]>;
929def CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
930 "cvtpd2dq {$src, $dst|$dst, $src}",
931 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000932 (loadv2f64 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000933 XD, Requires<[HasSSE2]>;
934def CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
935 "cvttpd2dq {$src, $dst|$dst, $src}",
936 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
937def CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
938 "cvttpd2dq {$src, $dst|$dst, $src}",
939 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000940 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000941
942// SSE2 instructions without OpSize prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000943def CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
944 "cvtps2pd {$src, $dst|$dst, $src}",
945 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
946 TB, Requires<[HasSSE2]>;
947def CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
948 "cvtps2pd {$src, $dst|$dst, $src}",
949 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Evan Cheng91b740d2006-04-12 17:12:36 +0000950 (loadv4f32 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000951 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000952
Evan Chengd03db7a2006-04-12 05:20:24 +0000953def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
954 "cvtpd2ps {$src, $dst|$dst, $src}",
955 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
956def CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
957 "cvtpd2ps {$src, $dst|$dst, $src}",
958 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng91b740d2006-04-12 17:12:36 +0000959 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000960
Evan Chengd2a6d542006-04-12 23:42:44 +0000961// Match intrinsics which expect XMM operand(s).
962// Aliases for intrinsics
963let isTwoAddress = 1 in {
964def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
965 (ops VR128:$dst, VR128:$src1, R32:$src2),
966 "cvtsi2sd {$src2, $dst|$dst, $src2}",
967 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
968 R32:$src2))]>;
969def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
970 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
971 "cvtsi2sd {$src2, $dst|$dst, $src2}",
972 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
973 (loadi32 addr:$src2)))]>;
974def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
975 (ops VR128:$dst, VR128:$src1, VR128:$src2),
976 "cvtsd2ss {$src2, $dst|$dst, $src2}",
977 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
978 VR128:$src2))]>;
979def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
980 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
981 "cvtsd2ss {$src2, $dst|$dst, $src2}",
982 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
983 (loadv2f64 addr:$src2)))]>;
984def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
985 (ops VR128:$dst, VR128:$src1, VR128:$src2),
986 "cvtss2sd {$src2, $dst|$dst, $src2}",
987 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
988 VR128:$src2))]>, XS,
989 Requires<[HasSSE2]>;
990def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
991 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
992 "cvtss2sd {$src2, $dst|$dst, $src2}",
993 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
994 (loadv4f32 addr:$src2)))]>, XS,
995 Requires<[HasSSE2]>;
996}
997
Evan Cheng470a6ad2006-02-22 02:26:30 +0000998// Arithmetic
999let isTwoAddress = 1 in {
1000let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001001def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001002 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001003 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
1004def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001005 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001006 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
1007def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001008 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001009 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
1010def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001011 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001012 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001013}
1014
Evan Cheng2246f842006-03-18 01:23:20 +00001015def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001016 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001017 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
1018 (load addr:$src2))))]>;
1019def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001020 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001021 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
1022 (load addr:$src2))))]>;
1023def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001024 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001025 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
1026 (load addr:$src2))))]>;
1027def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001028 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001029 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
1030 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001031
Evan Cheng2246f842006-03-18 01:23:20 +00001032def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1033 "divps {$src2, $dst|$dst, $src2}",
1034 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
1035def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1036 "divps {$src2, $dst|$dst, $src2}",
1037 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
1038 (load addr:$src2))))]>;
1039def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001040 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001041 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
1042def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001043 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001044 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
1045 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001046
Evan Cheng2246f842006-03-18 01:23:20 +00001047def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1048 "subps {$src2, $dst|$dst, $src2}",
1049 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
1050def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1051 "subps {$src2, $dst|$dst, $src2}",
1052 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
1053 (load addr:$src2))))]>;
1054def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1055 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001056 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001057def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1058 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001059 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
1060 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +00001061
1062def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
1063 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1064 "addsubps {$src2, $dst|$dst, $src2}",
1065 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1066 VR128:$src2))]>;
1067def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
1068 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1069 "addsubps {$src2, $dst|$dst, $src2}",
1070 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1071 (loadv4f32 addr:$src2)))]>;
1072def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
1073 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1074 "addsubpd {$src2, $dst|$dst, $src2}",
1075 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1076 VR128:$src2))]>;
1077def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
1078 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1079 "addsubpd {$src2, $dst|$dst, $src2}",
1080 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1081 (loadv2f64 addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001082}
1083
Evan Cheng8703be42006-04-04 19:12:30 +00001084def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}",
1085 int_x86_sse_sqrt_ps>;
1086def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}",
1087 int_x86_sse_sqrt_ps>;
1088def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1089 int_x86_sse2_sqrt_pd>;
1090def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1091 int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001092
Evan Cheng8703be42006-04-04 19:12:30 +00001093def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1094 int_x86_sse_rsqrt_ps>;
1095def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1096 int_x86_sse_rsqrt_ps>;
1097def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}",
1098 int_x86_sse_rcp_ps>;
1099def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}",
1100 int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001101
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001102let isTwoAddress = 1 in {
1103def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1104 int_x86_sse_max_ps>;
1105def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1106 int_x86_sse_max_ps>;
1107def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1108 int_x86_sse2_max_pd>;
1109def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1110 int_x86_sse2_max_pd>;
1111def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}",
1112 int_x86_sse_min_ps>;
1113def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}",
1114 int_x86_sse_min_ps>;
1115def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1116 int_x86_sse2_min_pd>;
1117def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1118 int_x86_sse2_min_pd>;
1119}
Evan Chengffcb95b2006-02-21 19:13:53 +00001120
1121// Logical
1122let isTwoAddress = 1 in {
1123let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001124def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1125 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001126 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001127def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001128 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001129 [(set VR128:$dst,
1130 (and (bc_v2i64 (v2f64 VR128:$src1)),
1131 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001132def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1133 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001134 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001135def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1136 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001137 [(set VR128:$dst,
1138 (or (bc_v2i64 (v2f64 VR128:$src1)),
1139 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001140def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1141 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001142 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001143def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1144 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001145 [(set VR128:$dst,
1146 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1147 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001148}
Evan Cheng2246f842006-03-18 01:23:20 +00001149def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1150 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001151 [(set VR128:$dst, (and VR128:$src1,
1152 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001153def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1154 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001155 [(set VR128:$dst,
1156 (and (bc_v2i64 (v2f64 VR128:$src1)),
1157 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001158def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1159 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001160 [(set VR128:$dst, (or VR128:$src1,
1161 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001162def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1163 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001164 [(set VR128:$dst,
1165 (or (bc_v2i64 (v2f64 VR128:$src1)),
1166 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001167def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1168 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001169 [(set VR128:$dst, (xor VR128:$src1,
1170 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001171def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1172 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001173 [(set VR128:$dst,
1174 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1175 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001176def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1177 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001178 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1179 (bc_v2i64 (v4i32 immAllOnesV))),
1180 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001181def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001182 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001183 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1184 (bc_v2i64 (v4i32 immAllOnesV))),
1185 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001186def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1187 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001188 [(set VR128:$dst,
1189 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1190 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1191def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001192 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001193 [(set VR128:$dst,
1194 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1195 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001196}
Evan Chengbf156d12006-02-21 19:26:52 +00001197
Evan Cheng470a6ad2006-02-22 02:26:30 +00001198let isTwoAddress = 1 in {
Evan Cheng21760462006-04-04 03:04:07 +00001199def CMPPSrr : PSIi8<0xC2, MRMSrcReg,
1200 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1201 "cmp${cc}ps {$src, $dst|$dst, $src}",
1202 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1203 VR128:$src, imm:$cc))]>;
1204def CMPPSrm : PSIi8<0xC2, MRMSrcMem,
1205 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1206 "cmp${cc}ps {$src, $dst|$dst, $src}",
1207 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1208 (load addr:$src), imm:$cc))]>;
1209def CMPPDrr : PDIi8<0xC2, MRMSrcReg,
1210 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001211 "cmp${cc}pd {$src, $dst|$dst, $src}",
1212 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1213 VR128:$src, imm:$cc))]>;
Evan Cheng21760462006-04-04 03:04:07 +00001214def CMPPDrm : PDIi8<0xC2, MRMSrcMem,
1215 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001216 "cmp${cc}pd {$src, $dst|$dst, $src}",
1217 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1218 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001219}
1220
1221// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001222let isTwoAddress = 1 in {
Evan Cheng2da953f2006-03-22 07:10:28 +00001223def SHUFPSrr : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001224 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001225 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001226 [(set VR128:$dst, (v4f32 (vector_shuffle
1227 VR128:$src1, VR128:$src2,
1228 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng2da953f2006-03-22 07:10:28 +00001229def SHUFPSrm : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001230 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1231 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001232 [(set VR128:$dst, (v4f32 (vector_shuffle
1233 VR128:$src1, (load addr:$src2),
1234 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng2da953f2006-03-22 07:10:28 +00001235def SHUFPDrr : PDIi8<0xC6, MRMSrcReg,
1236 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001237 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001238 [(set VR128:$dst, (v2f64 (vector_shuffle
1239 VR128:$src1, VR128:$src2,
1240 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng2da953f2006-03-22 07:10:28 +00001241def SHUFPDrm : PDIi8<0xC6, MRMSrcMem,
1242 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001243 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001244 [(set VR128:$dst, (v2f64 (vector_shuffle
1245 VR128:$src1, (load addr:$src2),
1246 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001247
1248def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001249 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001250 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001251 [(set VR128:$dst, (v4f32 (vector_shuffle
1252 VR128:$src1, VR128:$src2,
1253 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001254def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001255 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001256 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001257 [(set VR128:$dst, (v4f32 (vector_shuffle
1258 VR128:$src1, (load addr:$src2),
1259 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001260def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001261 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001262 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001263 [(set VR128:$dst, (v2f64 (vector_shuffle
1264 VR128:$src1, VR128:$src2,
1265 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001266def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001267 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001268 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001269 [(set VR128:$dst, (v2f64 (vector_shuffle
1270 VR128:$src1, (load addr:$src2),
1271 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001272
Evan Cheng470a6ad2006-02-22 02:26:30 +00001273def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001274 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001275 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001276 [(set VR128:$dst, (v4f32 (vector_shuffle
1277 VR128:$src1, VR128:$src2,
1278 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001279def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001280 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001281 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001282 [(set VR128:$dst, (v4f32 (vector_shuffle
1283 VR128:$src1, (load addr:$src2),
1284 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001285def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001286 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001287 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001288 [(set VR128:$dst, (v2f64 (vector_shuffle
1289 VR128:$src1, VR128:$src2,
1290 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001291def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001292 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001293 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001294 [(set VR128:$dst, (v2f64 (vector_shuffle
1295 VR128:$src1, (load addr:$src2),
1296 UNPCKL_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001297}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001298
Evan Cheng4b1734f2006-03-31 21:29:33 +00001299// Horizontal ops
1300let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +00001301def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001302 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001303def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001304 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001305def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001306 int_x86_sse3_hadd_pd>;
Evan Chengd9539472006-04-14 21:59:03 +00001307def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001308 int_x86_sse3_hadd_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001309def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001310 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001311def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001312 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001313def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001314 int_x86_sse3_hsub_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001315def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001316 int_x86_sse3_hsub_pd>;
1317}
1318
Evan Chengbf156d12006-02-21 19:26:52 +00001319//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001320// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001321//===----------------------------------------------------------------------===//
1322
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001323// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001324def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1325 "movdqa {$src, $dst|$dst, $src}", []>;
1326def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1327 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001328 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001329def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1330 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001331 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001332def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1333 "movdqu {$src, $dst|$dst, $src}",
1334 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1335 XS, Requires<[HasSSE2]>;
1336def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1337 "movdqu {$src, $dst|$dst, $src}",
1338 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1339 XS, Requires<[HasSSE2]>;
1340def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1341 "lddqu {$src, $dst|$dst, $src}",
1342 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001343
Evan Chenga971f6f2006-03-23 01:57:24 +00001344// 128-bit Integer Arithmetic
1345let isTwoAddress = 1 in {
1346let isCommutable = 1 in {
1347def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1348 "paddb {$src2, $dst|$dst, $src2}",
1349 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1350def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1351 "paddw {$src2, $dst|$dst, $src2}",
1352 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1353def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1354 "paddd {$src2, $dst|$dst, $src2}",
1355 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001356
1357def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1358 "paddq {$src2, $dst|$dst, $src2}",
1359 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001360}
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001361def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001362 "paddb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001363 [(set VR128:$dst, (add VR128:$src1,
1364 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001365def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001366 "paddw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001367 [(set VR128:$dst, (add VR128:$src1,
1368 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001369def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001370 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001371 [(set VR128:$dst, (add VR128:$src1,
1372 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001373def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001374 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001375 [(set VR128:$dst, (add VR128:$src1,
1376 (loadv2i64 addr:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001377
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001378let isCommutable = 1 in {
1379def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1380 "paddsb {$src2, $dst|$dst, $src2}",
1381 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1382 VR128:$src2))]>;
1383def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1384 "paddsw {$src2, $dst|$dst, $src2}",
1385 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1386 VR128:$src2))]>;
1387def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1388 "paddusb {$src2, $dst|$dst, $src2}",
1389 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1390 VR128:$src2))]>;
1391def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1392 "paddusw {$src2, $dst|$dst, $src2}",
1393 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1394 VR128:$src2))]>;
1395}
1396def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1397 "paddsb {$src2, $dst|$dst, $src2}",
1398 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1399 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1400def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1401 "paddsw {$src2, $dst|$dst, $src2}",
1402 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1403 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1404def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1405 "paddusb {$src2, $dst|$dst, $src2}",
1406 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1407 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1408def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1409 "paddusw {$src2, $dst|$dst, $src2}",
1410 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1411 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1412
1413
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001414def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1415 "psubb {$src2, $dst|$dst, $src2}",
1416 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1417def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1418 "psubw {$src2, $dst|$dst, $src2}",
1419 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1420def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1421 "psubd {$src2, $dst|$dst, $src2}",
1422 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001423def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1424 "psubq {$src2, $dst|$dst, $src2}",
1425 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001426
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001427def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001428 "psubb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001429 [(set VR128:$dst, (sub VR128:$src1,
1430 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001431def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001432 "psubw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001433 [(set VR128:$dst, (sub VR128:$src1,
1434 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001435def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001436 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001437 [(set VR128:$dst, (sub VR128:$src1,
1438 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001439def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001440 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001441 [(set VR128:$dst, (sub VR128:$src1,
1442 (loadv2i64 addr:$src2)))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001443
1444def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1445 "psubsb {$src2, $dst|$dst, $src2}",
1446 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1447 VR128:$src2))]>;
1448def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1449 "psubsw {$src2, $dst|$dst, $src2}",
1450 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1451 VR128:$src2))]>;
1452def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1453 "psubusb {$src2, $dst|$dst, $src2}",
1454 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1455 VR128:$src2))]>;
1456def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1457 "psubusw {$src2, $dst|$dst, $src2}",
1458 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1459 VR128:$src2))]>;
1460
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001461def PSUBSBrm : PDI<0xE8, MRMSrcMem,
1462 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001463 "psubsb {$src2, $dst|$dst, $src2}",
1464 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1465 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001466def PSUBSWrm : PDI<0xE9, MRMSrcMem,
1467 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001468 "psubsw {$src2, $dst|$dst, $src2}",
1469 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1470 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001471def PSUBUSBrm : PDI<0xD8, MRMSrcMem,
1472 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001473 "psubusb {$src2, $dst|$dst, $src2}",
1474 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1475 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001476def PSUBUSWrm : PDI<0xD9, MRMSrcMem,
1477 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001478 "psubusw {$src2, $dst|$dst, $src2}",
1479 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1480 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001481
1482let isCommutable = 1 in {
1483def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1484 "pmulhuw {$src2, $dst|$dst, $src2}",
1485 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1486 VR128:$src2))]>;
1487def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1488 "pmulhw {$src2, $dst|$dst, $src2}",
1489 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1490 VR128:$src2))]>;
1491def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1492 "pmullw {$src2, $dst|$dst, $src2}",
1493 [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>;
1494def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1495 "pmuludq {$src2, $dst|$dst, $src2}",
1496 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1497 VR128:$src2))]>;
1498}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001499def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1500 "pmulhuw {$src2, $dst|$dst, $src2}",
1501 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1502 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1503def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1504 "pmulhw {$src2, $dst|$dst, $src2}",
1505 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1506 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1507def PMULLWrm : PDI<0xD5, MRMSrcMem,
1508 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1509 "pmullw {$src2, $dst|$dst, $src2}",
1510 [(set VR128:$dst, (v8i16 (mul VR128:$src1,
1511 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
1512def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1513 "pmuludq {$src2, $dst|$dst, $src2}",
1514 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1515 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1516
Evan Cheng00586942006-04-13 06:11:45 +00001517let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001518def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1519 "pmaddwd {$src2, $dst|$dst, $src2}",
1520 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1521 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001522}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001523def PMADDWDrm : PDI<0xF5, MRMSrcMem,
1524 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1525 "pmaddwd {$src2, $dst|$dst, $src2}",
1526 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1527 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1528
Evan Cheng00586942006-04-13 06:11:45 +00001529let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001530def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1531 "pavgb {$src2, $dst|$dst, $src2}",
1532 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1533 VR128:$src2))]>;
1534def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1535 "pavgw {$src2, $dst|$dst, $src2}",
1536 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1537 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001538}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001539def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1540 "pavgb {$src2, $dst|$dst, $src2}",
1541 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1542 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1543def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1544 "pavgw {$src2, $dst|$dst, $src2}",
1545 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1546 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001547
1548let isCommutable = 1 in {
1549def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1550 "pmaxub {$src2, $dst|$dst, $src2}",
1551 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1552 VR128:$src2))]>;
1553def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1554 "pmaxsw {$src2, $dst|$dst, $src2}",
1555 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1556 VR128:$src2))]>;
1557}
1558def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1559 "pmaxub {$src2, $dst|$dst, $src2}",
1560 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1561 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1562def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1563 "pmaxsw {$src2, $dst|$dst, $src2}",
1564 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1565 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1566
1567let isCommutable = 1 in {
1568def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1569 "pminub {$src2, $dst|$dst, $src2}",
1570 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1571 VR128:$src2))]>;
1572def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1573 "pminsw {$src2, $dst|$dst, $src2}",
1574 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1575 VR128:$src2))]>;
1576}
1577def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1578 "pminub {$src2, $dst|$dst, $src2}",
1579 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1580 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1581def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1582 "pminsw {$src2, $dst|$dst, $src2}",
1583 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1584 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1585
1586
1587let isCommutable = 1 in {
1588def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1589 "psadbw {$src2, $dst|$dst, $src2}",
1590 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1591 VR128:$src2))]>;
1592}
1593def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1594 "psadbw {$src2, $dst|$dst, $src2}",
1595 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1596 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001597}
Evan Chengc60bd972006-03-25 09:37:23 +00001598
Evan Chengff65e382006-04-04 21:49:39 +00001599let isTwoAddress = 1 in {
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001600def PSLLWrr : PDIi8<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1601 "psllw {$src2, $dst|$dst, $src2}",
1602 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1603 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001604def PSLLWrm : PDIi8<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001605 "psllw {$src2, $dst|$dst, $src2}",
1606 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1607 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1608def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1609 "psllw {$src2, $dst|$dst, $src2}",
1610 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1611 (scalar_to_vector (i32 imm:$src2))))]>;
1612def PSLLDrr : PDIi8<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1613 "pslld {$src2, $dst|$dst, $src2}",
1614 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1615 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001616def PSLLDrm : PDIi8<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001617 "pslld {$src2, $dst|$dst, $src2}",
1618 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1619 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1620def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1621 "pslld {$src2, $dst|$dst, $src2}",
1622 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1623 (scalar_to_vector (i32 imm:$src2))))]>;
1624def PSLLQrr : PDIi8<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1625 "psllq {$src2, $dst|$dst, $src2}",
1626 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1627 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001628def PSLLQrm : PDIi8<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001629 "psllq {$src2, $dst|$dst, $src2}",
1630 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1631 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1632def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1633 "psllq {$src2, $dst|$dst, $src2}",
1634 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1635 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001636def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1637 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001638
1639def PSRLWrr : PDIi8<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1640 "psrlw {$src2, $dst|$dst, $src2}",
1641 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1642 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001643def PSRLWrm : PDIi8<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001644 "psrlw {$src2, $dst|$dst, $src2}",
1645 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1646 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1647def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1648 "psrlw {$src2, $dst|$dst, $src2}",
1649 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1650 (scalar_to_vector (i32 imm:$src2))))]>;
1651def PSRLDrr : PDIi8<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1652 "psrld {$src2, $dst|$dst, $src2}",
1653 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1654 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001655def PSRLDrm : PDIi8<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001656 "psrld {$src2, $dst|$dst, $src2}",
1657 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1658 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1659def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1660 "psrld {$src2, $dst|$dst, $src2}",
1661 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1662 (scalar_to_vector (i32 imm:$src2))))]>;
1663def PSRLQrr : PDIi8<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1664 "psrlq {$src2, $dst|$dst, $src2}",
1665 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1666 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001667def PSRLQrm : PDIi8<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001668 "psrlq {$src2, $dst|$dst, $src2}",
1669 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1670 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1671def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1672 "psrlq {$src2, $dst|$dst, $src2}",
1673 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1674 (scalar_to_vector (i32 imm:$src2))))]>;
1675def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001676 "psrldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001677
1678def PSRAWrr : PDIi8<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1679 "psraw {$src2, $dst|$dst, $src2}",
1680 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1681 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001682def PSRAWrm : PDIi8<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001683 "psraw {$src2, $dst|$dst, $src2}",
1684 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1685 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1686def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1687 "psraw {$src2, $dst|$dst, $src2}",
1688 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1689 (scalar_to_vector (i32 imm:$src2))))]>;
1690def PSRADrr : PDIi8<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1691 "psrad {$src2, $dst|$dst, $src2}",
1692 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1693 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001694def PSRADrm : PDIi8<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001695 "psrad {$src2, $dst|$dst, $src2}",
1696 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1697 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1698def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1699 "psrad {$src2, $dst|$dst, $src2}",
1700 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1701 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001702}
1703
Evan Cheng506d3df2006-03-29 23:07:14 +00001704// Logical
1705let isTwoAddress = 1 in {
1706let isCommutable = 1 in {
1707def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1708 "pand {$src2, $dst|$dst, $src2}",
1709 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2b21ac62006-04-13 18:11:28 +00001710def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1711 "por {$src2, $dst|$dst, $src2}",
1712 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1713def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1714 "pxor {$src2, $dst|$dst, $src2}",
1715 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1716}
Evan Cheng506d3df2006-03-29 23:07:14 +00001717
1718def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1719 "pand {$src2, $dst|$dst, $src2}",
1720 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1721 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001722def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001723 "por {$src2, $dst|$dst, $src2}",
1724 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1725 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001726def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1727 "pxor {$src2, $dst|$dst, $src2}",
1728 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1729 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001730
1731def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1732 "pandn {$src2, $dst|$dst, $src2}",
1733 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1734 VR128:$src2)))]>;
1735
1736def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1737 "pandn {$src2, $dst|$dst, $src2}",
1738 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1739 (load addr:$src2))))]>;
1740}
1741
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001742// SSE2 Integer comparison
1743let isTwoAddress = 1 in {
1744def PCMPEQBrr : PDI<0x74, MRMSrcReg,
1745 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1746 "pcmpeqb {$src2, $dst|$dst, $src2}",
1747 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1748 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001749def PCMPEQBrm : PDI<0x74, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001750 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1751 "pcmpeqb {$src2, $dst|$dst, $src2}",
1752 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1753 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1754def PCMPEQWrr : PDI<0x75, MRMSrcReg,
1755 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1756 "pcmpeqw {$src2, $dst|$dst, $src2}",
1757 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1758 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001759def PCMPEQWrm : PDI<0x75, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001760 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1761 "pcmpeqw {$src2, $dst|$dst, $src2}",
1762 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1763 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1764def PCMPEQDrr : PDI<0x76, MRMSrcReg,
1765 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1766 "pcmpeqd {$src2, $dst|$dst, $src2}",
1767 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1768 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001769def PCMPEQDrm : PDI<0x76, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001770 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1771 "pcmpeqd {$src2, $dst|$dst, $src2}",
1772 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1773 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1774
1775def PCMPGTBrr : PDI<0x64, MRMSrcReg,
1776 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1777 "pcmpgtb {$src2, $dst|$dst, $src2}",
1778 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1779 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001780def PCMPGTBrm : PDI<0x64, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001781 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1782 "pcmpgtb {$src2, $dst|$dst, $src2}",
1783 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1784 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1785def PCMPGTWrr : PDI<0x65, MRMSrcReg,
1786 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1787 "pcmpgtw {$src2, $dst|$dst, $src2}",
1788 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1789 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001790def PCMPGTWrm : PDI<0x65, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001791 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1792 "pcmpgtw {$src2, $dst|$dst, $src2}",
1793 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1794 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1795def PCMPGTDrr : PDI<0x66, MRMSrcReg,
1796 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1797 "pcmpgtd {$src2, $dst|$dst, $src2}",
1798 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1799 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001800def PCMPGTDrm : PDI<0x66, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001801 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1802 "pcmpgtd {$src2, $dst|$dst, $src2}",
1803 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1804 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1805}
1806
Evan Cheng506d3df2006-03-29 23:07:14 +00001807// Pack instructions
1808let isTwoAddress = 1 in {
1809def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1810 VR128:$src2),
1811 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001812 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1813 VR128:$src1,
1814 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001815def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1816 i128mem:$src2),
1817 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001818 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1819 VR128:$src1,
1820 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001821def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1822 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001823 "packssdw {$src2, $dst|$dst, $src2}",
1824 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1825 VR128:$src1,
1826 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001827def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001828 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001829 "packssdw {$src2, $dst|$dst, $src2}",
1830 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1831 VR128:$src1,
1832 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001833def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1834 VR128:$src2),
1835 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001836 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1837 VR128:$src1,
1838 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001839def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001840 i128mem:$src2),
1841 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001842 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1843 VR128:$src1,
1844 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001845}
1846
1847// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001848def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001849 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1850 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1851 [(set VR128:$dst, (v4i32 (vector_shuffle
1852 VR128:$src1, (undef),
1853 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001854def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001855 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1856 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1857 [(set VR128:$dst, (v4i32 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001858 (bc_v4i32 (loadv2i64 addr:$src1)),
1859 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001860 PSHUFD_shuffle_mask:$src2)))]>;
1861
1862// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001863def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001864 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1865 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1866 [(set VR128:$dst, (v8i16 (vector_shuffle
1867 VR128:$src1, (undef),
1868 PSHUFHW_shuffle_mask:$src2)))]>,
1869 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001870def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001871 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1872 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1873 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001874 (bc_v8i16 (loadv2i64 addr:$src1)),
1875 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001876 PSHUFHW_shuffle_mask:$src2)))]>,
1877 XS, Requires<[HasSSE2]>;
1878
1879// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001880def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001881 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001882 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001883 [(set VR128:$dst, (v8i16 (vector_shuffle
1884 VR128:$src1, (undef),
1885 PSHUFLW_shuffle_mask:$src2)))]>,
1886 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001887def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001888 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001889 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001890 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001891 (bc_v8i16 (loadv2i64 addr:$src1)),
1892 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001893 PSHUFLW_shuffle_mask:$src2)))]>,
1894 XD, Requires<[HasSSE2]>;
1895
1896let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001897def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1898 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1899 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001900 [(set VR128:$dst,
1901 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1902 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001903def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1904 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1905 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001906 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001907 (v16i8 (vector_shuffle VR128:$src1,
1908 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001909 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001910def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1911 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1912 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001913 [(set VR128:$dst,
1914 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1915 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001916def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1917 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1918 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001919 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001920 (v8i16 (vector_shuffle VR128:$src1,
1921 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001922 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001923def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1924 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1925 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001926 [(set VR128:$dst,
1927 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1928 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001929def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1930 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1931 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001932 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001933 (v4i32 (vector_shuffle VR128:$src1,
1934 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001935 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001936def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1937 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001938 "punpcklqdq {$src2, $dst|$dst, $src2}",
1939 [(set VR128:$dst,
1940 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1941 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001942def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1943 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001944 "punpcklqdq {$src2, $dst|$dst, $src2}",
1945 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001946 (v2i64 (vector_shuffle VR128:$src1,
1947 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001948 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001949
1950def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1951 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001952 "punpckhbw {$src2, $dst|$dst, $src2}",
1953 [(set VR128:$dst,
1954 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1955 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001956def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1957 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001958 "punpckhbw {$src2, $dst|$dst, $src2}",
1959 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001960 (v16i8 (vector_shuffle VR128:$src1,
1961 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001962 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001963def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1964 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001965 "punpckhwd {$src2, $dst|$dst, $src2}",
1966 [(set VR128:$dst,
1967 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1968 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001969def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1970 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001971 "punpckhwd {$src2, $dst|$dst, $src2}",
1972 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001973 (v8i16 (vector_shuffle VR128:$src1,
1974 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001975 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001976def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1977 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001978 "punpckhdq {$src2, $dst|$dst, $src2}",
1979 [(set VR128:$dst,
1980 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1981 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001982def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1983 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001984 "punpckhdq {$src2, $dst|$dst, $src2}",
1985 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001986 (v4i32 (vector_shuffle VR128:$src1,
1987 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001988 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001989def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1990 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001991 "punpckhdq {$src2, $dst|$dst, $src2}",
1992 [(set VR128:$dst,
1993 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1994 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001995def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1996 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001997 "punpckhqdq {$src2, $dst|$dst, $src2}",
1998 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001999 (v2i64 (vector_shuffle VR128:$src1,
2000 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002001 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002002}
Evan Cheng82521dd2006-03-21 07:09:35 +00002003
Evan Chengb067a1e2006-03-31 19:22:53 +00002004// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002005def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng8703be42006-04-04 19:12:30 +00002006 (ops R32:$dst, VR128:$src1, i32i8imm:$src2),
2007 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
2008 [(set R32:$dst, (X86pextrw (v8i16 VR128:$src1),
2009 (i32 imm:$src2)))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002010def PEXTRWmi : PDIi8<0xC5, MRMSrcMem,
Evan Cheng8703be42006-04-04 19:12:30 +00002011 (ops R32:$dst, i128mem:$src1, i32i8imm:$src2),
2012 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng91b740d2006-04-12 17:12:36 +00002013 [(set R32:$dst, (X86pextrw
2014 (bc_v8i16 (loadv2i64 addr:$src1)),
Evan Cheng8703be42006-04-04 19:12:30 +00002015 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002016
2017let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002018def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb067a1e2006-03-31 19:22:53 +00002019 (ops VR128:$dst, VR128:$src1, R32:$src2, i32i8imm:$src3),
2020 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00002021 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
2022 R32:$src2, (i32 imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002023def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00002024 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
2025 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2026 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00002027 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00002028 (i32 (anyext (loadi16 addr:$src2))),
2029 (i32 imm:$src3))))]>;
2030}
2031
Evan Cheng82521dd2006-03-21 07:09:35 +00002032//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00002033// Miscellaneous Instructions
2034//===----------------------------------------------------------------------===//
2035
Evan Chengc5fb2b12006-03-30 00:33:26 +00002036// Mask creation
2037def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops R32:$dst, VR128:$src),
2038 "movmskps {$src, $dst|$dst, $src}",
2039 [(set R32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
2040def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops R32:$dst, VR128:$src),
2041 "movmskpd {$src, $dst|$dst, $src}",
Evan Chenga50a0862006-04-13 00:00:23 +00002042 [(set R32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002043
2044def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops R32:$dst, VR128:$src),
2045 "pmovmskb {$src, $dst|$dst, $src}",
2046 [(set R32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2047
Evan Chengfcf5e212006-04-11 06:57:30 +00002048// Conditional store
2049def MASKMOVDQU : PDI<0xF7, RawFrm, (ops VR128:$src, VR128:$mask),
2050 "maskmovdqu {$mask, $src|$src, $mask}",
2051 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2052 Imp<[EDI],[]>;
2053
Evan Chengecac9cb2006-03-25 06:03:26 +00002054// Prefetching loads
Evan Cheng135c6a92006-04-11 17:35:57 +00002055def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002056 "prefetcht0 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002057def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002058 "prefetcht1 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002059def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002060 "prefetcht2 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002061def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002062 "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002063
2064// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00002065def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2066 "movntps {$src, $dst|$dst, $src}",
2067 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
2068def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2069 "movntpd {$src, $dst|$dst, $src}",
2070 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2071def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
2072 "movntdq {$src, $dst|$dst, $src}",
2073 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2074def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, R32:$src),
2075 "movnti {$src, $dst|$dst, $src}",
2076 [(int_x86_sse2_movnt_i addr:$dst, R32:$src)]>,
2077 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002078
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002079// Flush cache
2080def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
2081 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2082 TB, Requires<[HasSSE2]>;
2083
2084// Load, store, and memory fence
Evan Chengecac9cb2006-03-25 06:03:26 +00002085def SFENCE : I<0xAE, MRM7m, (ops),
Evan Cheng135c6a92006-04-11 17:35:57 +00002086 "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002087def LFENCE : I<0xAE, MRM5m, (ops),
2088 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2089def MFENCE : I<0xAE, MRM6m, (ops),
2090 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002091
Evan Cheng372db542006-04-08 00:47:44 +00002092// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002093def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00002094 "ldmxcsr $src",
2095 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
2096def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
2097 "stmxcsr $dst",
2098 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00002099
Evan Chengd9539472006-04-14 21:59:03 +00002100// Thread synchronization
2101def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
2102 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,
2103 TB, Requires<[HasSSE3]>;
2104def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
2105 [(int_x86_sse3_mwait ECX, EAX)]>,
2106 TB, Requires<[HasSSE3]>;
2107
Evan Chengc653d482006-03-24 22:28:37 +00002108//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00002109// Alias Instructions
2110//===----------------------------------------------------------------------===//
2111
Evan Chengffea91e2006-03-26 09:53:12 +00002112// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00002113// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Chengffea91e2006-03-26 09:53:12 +00002114def V_SET0_PI : PDI<0xEF, MRMInitReg, (ops VR128:$dst),
2115 "pxor $dst, $dst",
2116 [(set VR128:$dst, (v2i64 immAllZerosV))]>;
2117def V_SET0_PS : PSI<0x57, MRMInitReg, (ops VR128:$dst),
2118 "xorps $dst, $dst",
2119 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2120def V_SET0_PD : PDI<0x57, MRMInitReg, (ops VR128:$dst),
2121 "xorpd $dst, $dst",
2122 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002123
Evan Chenga0b3afb2006-03-27 07:00:16 +00002124def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
2125 "pcmpeqd $dst, $dst",
2126 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2127
Evan Cheng11e15b32006-04-03 20:53:28 +00002128// FR32 / FR64 to 128-bit vector conversion.
2129def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
2130 "movss {$src, $dst|$dst, $src}",
2131 [(set VR128:$dst,
2132 (v4f32 (scalar_to_vector FR32:$src)))]>;
2133def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
2134 "movss {$src, $dst|$dst, $src}",
2135 [(set VR128:$dst,
2136 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
2137def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
2138 "movsd {$src, $dst|$dst, $src}",
2139 [(set VR128:$dst,
2140 (v2f64 (scalar_to_vector FR64:$src)))]>;
2141def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
2142 "movsd {$src, $dst|$dst, $src}",
2143 [(set VR128:$dst,
2144 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2145
2146def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, R32:$src),
2147 "movd {$src, $dst|$dst, $src}",
2148 [(set VR128:$dst,
2149 (v4i32 (scalar_to_vector R32:$src)))]>;
2150def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2151 "movd {$src, $dst|$dst, $src}",
2152 [(set VR128:$dst,
2153 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2154// SSE2 instructions with XS prefix
2155def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
2156 "movq {$src, $dst|$dst, $src}",
2157 [(set VR128:$dst,
2158 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
2159 Requires<[HasSSE2]>;
2160def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2161 "movq {$src, $dst|$dst, $src}",
2162 [(set VR128:$dst,
2163 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2164 Requires<[HasSSE2]>;
2165// FIXME: may not be able to eliminate this movss with coalescing the src and
2166// dest register classes are different. We really want to write this pattern
2167// like this:
2168// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (i32 0))),
2169// (f32 FR32:$src)>;
2170def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
2171 "movss {$src, $dst|$dst, $src}",
2172 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
2173 (i32 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00002174def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002175 "movss {$src, $dst|$dst, $src}",
2176 [(store (f32 (vector_extract (v4f32 VR128:$src),
2177 (i32 0))), addr:$dst)]>;
2178def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
2179 "movsd {$src, $dst|$dst, $src}",
2180 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2181 (i32 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00002182def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
2183 "movsd {$src, $dst|$dst, $src}",
2184 [(store (f64 (vector_extract (v2f64 VR128:$src),
2185 (i32 0))), addr:$dst)]>;
Evan Chengdf2a1902006-04-18 18:19:00 +00002186def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops R32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002187 "movd {$src, $dst|$dst, $src}",
2188 [(set R32:$dst, (vector_extract (v4i32 VR128:$src),
2189 (i32 0)))]>;
2190def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
2191 "movd {$src, $dst|$dst, $src}",
2192 [(store (i32 (vector_extract (v4i32 VR128:$src),
2193 (i32 0))), addr:$dst)]>;
2194
2195// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00002196// Three operand (but two address) aliases.
2197let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002198def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002199 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002200def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002201 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002202def MOVLDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, R32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002203 "movd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002204
2205def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2206 "movss {$src2, $dst|$dst, $src2}",
2207 [(set VR128:$dst,
2208 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2209 MOVS_shuffle_mask)))]>;
2210def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2211 "movsd {$src2, $dst|$dst, $src2}",
2212 [(set VR128:$dst,
2213 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2214 MOVS_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002215}
Evan Cheng82521dd2006-03-21 07:09:35 +00002216
Evan Cheng397edef2006-04-11 22:28:25 +00002217// Store / copy lower 64-bits of a XMM register.
2218def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
2219 "movq {$src, $dst|$dst, $src}",
2220 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2221
2222// FIXME: Temporary workaround since 2-wide shuffle is broken.
2223def MOVLQ128rr : PDI<0xD6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
2224 "movq {$src, $dst|$dst, $src}",
2225 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>;
2226
Evan Cheng11e15b32006-04-03 20:53:28 +00002227// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00002228// Loading from memory automatically zeroing upper bits.
Evan Cheng11e15b32006-04-03 20:53:28 +00002229def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002230 "movss {$src, $dst|$dst, $src}",
Evan Cheng82521dd2006-03-21 07:09:35 +00002231 [(set VR128:$dst,
Evan Chengbc4832b2006-03-24 23:15:12 +00002232 (v4f32 (X86zexts2vec (loadf32 addr:$src))))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002233def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002234 "movsd {$src, $dst|$dst, $src}",
2235 [(set VR128:$dst,
2236 (v2f64 (X86zexts2vec (loadf64 addr:$src))))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002237def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2238 "movd {$src, $dst|$dst, $src}",
2239 [(set VR128:$dst,
2240 (v4i32 (X86zexts2vec (loadi32 addr:$src))))]>;
2241def MOVZQI2PQIrm : PDI<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
Evan Cheng397edef2006-04-11 22:28:25 +00002242 "movq {$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002243 [(set VR128:$dst,
Evan Cheng397edef2006-04-11 22:28:25 +00002244 (bc_v2i64 (v2f64 (X86zexts2vec
2245 (loadf64 addr:$src)))))]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002246
2247//===----------------------------------------------------------------------===//
2248// Non-Instruction Patterns
2249//===----------------------------------------------------------------------===//
2250
2251// 128-bit vector undef's.
2252def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2253def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2254def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2255def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2256def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2257
Evan Chengffea91e2006-03-26 09:53:12 +00002258// 128-bit vector all zero's.
2259def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0_PI))>, Requires<[HasSSE2]>;
2260def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0_PI))>, Requires<[HasSSE2]>;
2261def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0_PI))>, Requires<[HasSSE2]>;
2262
Evan Chenga0b3afb2006-03-27 07:00:16 +00002263// 128-bit vector all one's.
2264def : Pat<(v16i8 immAllOnesV), (v16i8 (V_SETALLONES))>, Requires<[HasSSE2]>;
2265def : Pat<(v8i16 immAllOnesV), (v8i16 (V_SETALLONES))>, Requires<[HasSSE2]>;
2266def : Pat<(v4i32 immAllOnesV), (v4i32 (V_SETALLONES))>, Requires<[HasSSE2]>;
2267def : Pat<(v2i64 immAllOnesV), (v2i64 (V_SETALLONES))>, Requires<[HasSSE2]>;
2268def : Pat<(v4f32 immAllOnesV), (v4f32 (V_SETALLONES))>, Requires<[HasSSE1]>;
2269
Evan Cheng48090aa2006-03-21 23:01:21 +00002270// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00002271def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002272 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002273def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002274 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002275def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002276 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002277
2278// Scalar to v8i16 / v16i8. The source may be a R32, but only the lower 8 or
2279// 16-bits matter.
Evan Cheng11e15b32006-04-03 20:53:28 +00002280def : Pat<(v8i16 (X86s2vec R32:$src)), (MOVDI2PDIrr R32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002281 Requires<[HasSSE2]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002282def : Pat<(v16i8 (X86s2vec R32:$src)), (MOVDI2PDIrr R32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002283 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002284
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002285// bit_convert
Evan Cheng475aecf2006-03-29 03:04:49 +00002286def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>,
2287 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002288def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>,
2289 Requires<[HasSSE2]>;
2290def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>,
2291 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002292def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>,
2293 Requires<[HasSSE2]>;
2294def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>,
2295 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002296def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2297 Requires<[HasSSE2]>;
2298def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
2299 Requires<[HasSSE2]>;
2300def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
2301 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002302def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>,
2303 Requires<[HasSSE2]>;
2304def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>,
2305 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002306def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2307 Requires<[HasSSE2]>;
2308def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>,
2309 Requires<[HasSSE2]>;
2310def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
2311 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002312def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>,
2313 Requires<[HasSSE2]>;
2314def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>,
2315 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002316def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2317 Requires<[HasSSE2]>;
2318def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>,
2319 Requires<[HasSSE2]>;
2320def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
2321 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002322def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>,
2323 Requires<[HasSSE2]>;
2324def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>,
2325 Requires<[HasSSE2]>;
2326def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002327 Requires<[HasSSE2]>;
2328def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>,
2329 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002330def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>,
2331 Requires<[HasSSE2]>;
2332def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>,
2333 Requires<[HasSSE2]>;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002334def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>,
2335 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002336def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>,
2337 Requires<[HasSSE2]>;
2338def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>,
2339 Requires<[HasSSE2]>;
2340def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>,
2341 Requires<[HasSSE2]>;
2342def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>,
2343 Requires<[HasSSE2]>;
2344def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>,
2345 Requires<[HasSSE2]>;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002346
Evan Chengbc4832b2006-03-24 23:15:12 +00002347// Zeroing a VR128 then do a MOVS* to the lower bits.
2348def : Pat<(v2f64 (X86zexts2vec FR64:$src)),
Evan Cheng11e15b32006-04-03 20:53:28 +00002349 (MOVLSD2PDrr (V_SET0_PD), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002350def : Pat<(v4f32 (X86zexts2vec FR32:$src)),
Evan Cheng11e15b32006-04-03 20:53:28 +00002351 (MOVLSS2PSrr (V_SET0_PS), FR32:$src)>, Requires<[HasSSE2]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002352def : Pat<(v4i32 (X86zexts2vec R32:$src)),
Evan Cheng11e15b32006-04-03 20:53:28 +00002353 (MOVLDI2PDIrr (V_SET0_PI), R32:$src)>, Requires<[HasSSE2]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002354def : Pat<(v8i16 (X86zexts2vec R16:$src)),
Evan Cheng11e15b32006-04-03 20:53:28 +00002355 (MOVLDI2PDIrr (V_SET0_PI), (MOVZX32rr16 R16:$src))>, Requires<[HasSSE2]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002356def : Pat<(v16i8 (X86zexts2vec R8:$src)),
Evan Cheng11e15b32006-04-03 20:53:28 +00002357 (MOVLDI2PDIrr (V_SET0_PI), (MOVZX32rr8 R8:$src))>, Requires<[HasSSE2]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002358
Evan Chengb9df0ca2006-03-22 02:53:00 +00002359// Splat v2f64 / v2i64
Evan Chengd9539472006-04-14 21:59:03 +00002360def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Evan Cheng691c9232006-03-29 19:02:40 +00002361 (v2f64 (UNPCKLPDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00002362def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Evan Cheng475aecf2006-03-29 03:04:49 +00002363 (v2i64 (PUNPCKLQDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
2364
Evan Cheng691c9232006-03-29 19:02:40 +00002365// Splat v4f32
2366def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
2367 (v4f32 (SHUFPSrr VR128:$src, VR128:$src, SSE_splat_mask:$sm))>,
2368 Requires<[HasSSE1]>;
2369
Evan Cheng3d60df42006-04-10 22:35:16 +00002370// Special unary SHUFPSrr case.
2371// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00002372def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002373 SHUFP_unary_shuffle_mask:$sm),
2374 (v4f32 (SHUFPSrr VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm))>,
Evan Cheng56e73012006-04-10 21:42:19 +00002375 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002376// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00002377def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002378 SHUFP_unary_shuffle_mask:$sm),
2379 (v4f32 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002380 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002381// Special binary v4i32 shuffle cases with SHUFPS.
2382def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2383 PSHUFD_binary_shuffle_mask:$sm),
2384 (v4i32 (SHUFPSrr VR128:$src1, VR128:$src2,
2385 PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00002386def : Pat<(vector_shuffle (v4i32 VR128:$src1),
2387 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Evan Cheng3d60df42006-04-10 22:35:16 +00002388 (v4i32 (SHUFPSrm VR128:$src1, addr:$src2,
2389 PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002390
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002391// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2392def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2393 UNPCKL_v_undef_shuffle_mask)),
2394 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2395def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2396 UNPCKL_v_undef_shuffle_mask)),
2397 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2398def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2399 UNPCKL_v_undef_shuffle_mask)),
2400 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2401def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2402 UNPCKL_v_undef_shuffle_mask)),
2403 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2404
Evan Chengd9539472006-04-14 21:59:03 +00002405// vector_shuffle v1, <undef> <1, 1, 3, 3>
2406def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2407 MOVSHDUP_shuffle_mask)),
2408 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2409def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2410 MOVSHDUP_shuffle_mask)),
2411 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2412
2413// vector_shuffle v1, <undef> <0, 0, 2, 2>
2414def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2415 MOVSLDUP_shuffle_mask)),
2416 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2417def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2418 MOVSLDUP_shuffle_mask)),
2419 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2420
Evan Chengcdfc3c82006-04-17 22:45:49 +00002421// vector_shuffle v1, v2 <4, 1, 2, 3>
2422def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2423 MOVS_shuffle_mask)),
2424 (MOVLPSrr VR128:$src1, VR128:$src2)>;
2425
Evan Chengff65e382006-04-04 21:49:39 +00002426// 128-bit logical shifts
2427def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002428 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2429 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002430def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002431 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2432 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002433
Evan Cheng2c3ae372006-04-12 21:21:57 +00002434// Some special case pandn patterns.
2435def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2436 VR128:$src2)),
2437 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2438def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2439 VR128:$src2)),
2440 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2441def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2442 VR128:$src2)),
2443 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002444
Evan Cheng2c3ae372006-04-12 21:21:57 +00002445def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2446 (load addr:$src2))),
2447 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2448def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2449 (load addr:$src2))),
2450 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2451def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2452 (load addr:$src2))),
2453 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;