blob: e8667b52988b2a5c827edc14cab082537613eb23 [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000022def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000023 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
27 [SDNPOutFlag]>;
28def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
29 [SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000030def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000031 SDTypeProfile<1, 1, []>, []>;
Evan Chengbc4832b2006-03-24 23:15:12 +000032def X86zexts2vec : SDNode<"X86ISD::ZEXT_S2VEC",
33 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000034def X86pextrw : SDNode<"X86ISD::PEXTRW",
35 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000036def X86pinsrw : SDNode<"X86ISD::PINSRW",
37 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000038
Evan Cheng2246f842006-03-18 01:23:20 +000039//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000040// SSE pattern fragments
41//===----------------------------------------------------------------------===//
42
43def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
44def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
45
Evan Cheng2246f842006-03-18 01:23:20 +000046def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
47def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000048def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
49def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
50def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
51def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000052
Evan Cheng1b32f222006-03-30 07:33:32 +000053def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
54def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000055def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
56def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000057def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
58def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
59
Evan Cheng386031a2006-03-24 07:29:27 +000060def fp32imm0 : PatLeaf<(f32 fpimm), [{
61 return N->isExactlyValue(+0.0);
62}]>;
63
Evan Chengff65e382006-04-04 21:49:39 +000064def PSxLDQ_imm : SDNodeXForm<imm, [{
65 // Transformation function: imm >> 3
66 return getI32Imm(N->getValue() >> 3);
67}]>;
68
Evan Cheng63d33002006-03-22 08:01:21 +000069// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
70// SHUFP* etc. imm.
71def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
72 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000073}]>;
74
Evan Cheng506d3df2006-03-29 23:07:14 +000075// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
76// PSHUFHW imm.
77def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
78 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
79}]>;
80
81// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
82// PSHUFLW imm.
83def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
84 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
85}]>;
86
Evan Cheng691c9232006-03-29 19:02:40 +000087def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000088 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000089}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000090
Evan Cheng2064a2b2006-03-28 06:50:32 +000091def MOVLHPS_shuffle_mask : PatLeaf<(build_vector), [{
92 return X86::isMOVLHPSMask(N);
93}]>;
94
Evan Cheng2c0dbd02006-03-24 02:58:06 +000095def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
96 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000097}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000098
Evan Cheng5ced1d82006-04-06 23:23:56 +000099def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
100 return X86::isMOVHPMask(N);
101}]>;
102
103def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
104 return X86::isMOVLPMask(N);
105}]>;
106
Evan Cheng0038e592006-03-28 00:39:58 +0000107def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
108 return X86::isUNPCKLMask(N);
109}]>;
110
Evan Cheng4fcb9222006-03-28 02:43:26 +0000111def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
112 return X86::isUNPCKHMask(N);
113}]>;
114
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000115def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
116 return X86::isUNPCKL_v_undef_Mask(N);
117}]>;
118
Evan Cheng0188ecb2006-03-22 18:59:22 +0000119def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000120 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000121}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000122
Evan Cheng506d3df2006-03-29 23:07:14 +0000123def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
124 return X86::isPSHUFHWMask(N);
125}], SHUFFLE_get_pshufhw_imm>;
126
127def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
128 return X86::isPSHUFLWMask(N);
129}], SHUFFLE_get_pshuflw_imm>;
130
Evan Cheng7d9061e2006-03-30 19:54:57 +0000131// Only use PSHUF* for v4f32 if SHUFP does not match.
132def PSHUFD_fp_shuffle_mask : PatLeaf<(build_vector), [{
133 return !X86::isSHUFPMask(N) &&
134 X86::isPSHUFDMask(N);
135}], SHUFFLE_get_shuf_imm>;
136
137def PSHUFHW_fp_shuffle_mask : PatLeaf<(build_vector), [{
138 return !X86::isSHUFPMask(N) &&
139 X86::isPSHUFHWMask(N);
140}], SHUFFLE_get_pshufhw_imm>;
141
142def PSHUFLW_fp_shuffle_mask : PatLeaf<(build_vector), [{
143 return !X86::isSHUFPMask(N) &&
144 X86::isPSHUFLWMask(N);
145}], SHUFFLE_get_pshuflw_imm>;
146
Evan Cheng14aed5e2006-03-24 01:18:28 +0000147def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
148 return X86::isSHUFPMask(N);
149}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000150
Evan Cheng7d9061e2006-03-30 19:54:57 +0000151// Only use SHUFP for v4i32 if PSHUF* do not match.
152def SHUFP_int_shuffle_mask : PatLeaf<(build_vector), [{
153 return !X86::isPSHUFDMask(N) &&
154 !X86::isPSHUFHWMask(N) &&
155 !X86::isPSHUFLWMask(N) &&
156 X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000157}], SHUFFLE_get_shuf_imm>;
158
Evan Cheng06a8aa12006-03-17 19:55:52 +0000159//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000160// SSE scalar FP Instructions
161//===----------------------------------------------------------------------===//
162
Evan Cheng470a6ad2006-02-22 02:26:30 +0000163// Instruction templates
164// SSI - SSE1 instructions with XS prefix.
165// SDI - SSE2 instructions with XD prefix.
166// PSI - SSE1 instructions with TB prefix.
167// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000168// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
169// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Cheng4b1734f2006-03-31 21:29:33 +0000170// S3SI - SSE3 instructions with XD prefix.
171// S3DI - SSE3 instructions with TB and OpSize prefixes.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000172class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
173 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
174class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
175 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
176class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
177 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
178class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
179 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000180class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
181 : X86Inst<o, F, Imm8, ops, asm>, TB, Requires<[HasSSE1]> {
182 let Pattern = pattern;
183}
184class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
185 : X86Inst<o, F, Imm8, ops, asm>, TB, OpSize, Requires<[HasSSE2]> {
186 let Pattern = pattern;
187}
Evan Cheng4b1734f2006-03-31 21:29:33 +0000188class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
189 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
190class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
191 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
192
193//===----------------------------------------------------------------------===//
194// Helpers for defining instructions that directly correspond to intrinsics.
Evan Cheng6e967402006-04-04 00:10:53 +0000195class SS_Intr<bits<8> o, string asm, Intrinsic IntId>
196 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
197 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
198class SS_Intm<bits<8> o, string asm, Intrinsic IntId>
199 : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
200 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
201class SD_Intr<bits<8> o, string asm, Intrinsic IntId>
202 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
203 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
204class SD_Intm<bits<8> o, string asm, Intrinsic IntId>
205 : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
206 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
207
208class SS_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000209 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000210 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
211class SS_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000212 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000213 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
214class SD_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000215 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000216 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
217class SD_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000218 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000219 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000220
221class PS_Intr<bits<8> o, string asm, Intrinsic IntId>
222 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
223 [(set VR128:$dst, (IntId VR128:$src))]>;
224class PS_Intm<bits<8> o, string asm, Intrinsic IntId>
225 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
226 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
227class PD_Intr<bits<8> o, string asm, Intrinsic IntId>
228 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
229 [(set VR128:$dst, (IntId VR128:$src))]>;
230class PD_Intm<bits<8> o, string asm, Intrinsic IntId>
231 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
232 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
233
234class PS_Intrr<bits<8> o, string asm, Intrinsic IntId>
235 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
236 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
237class PS_Intrm<bits<8> o, string asm, Intrinsic IntId>
238 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
239 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
240class PD_Intrr<bits<8> o, string asm, Intrinsic IntId>
241 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
242 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
243class PD_Intrm<bits<8> o, string asm, Intrinsic IntId>
244 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
245 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
246
Evan Cheng4b1734f2006-03-31 21:29:33 +0000247class S3S_Intrr<bits<8> o, string asm, Intrinsic IntId>
248 : S3SI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
249 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
250class S3S_Intrm<bits<8> o, string asm, Intrinsic IntId>
251 : S3SI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
252 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
253 (loadv4f32 addr:$src2))))]>;
254class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
255 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
256 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
257class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
258 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
259 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
260 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000261
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000262// Some 'special' instructions
263def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
264 "#IMPLICIT_DEF $dst",
265 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
266def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
267 "#IMPLICIT_DEF $dst",
268 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
269
270// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
271// scheduler into a branch sequence.
272let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
273 def CMOV_FR32 : I<0, Pseudo,
274 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
275 "#CMOV_FR32 PSEUDO!",
276 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
277 def CMOV_FR64 : I<0, Pseudo,
278 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
279 "#CMOV_FR64 PSEUDO!",
280 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000281 def CMOV_V4F32 : I<0, Pseudo,
282 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
283 "#CMOV_V4F32 PSEUDO!",
284 [(set VR128:$dst,
285 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
286 def CMOV_V2F64 : I<0, Pseudo,
287 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
288 "#CMOV_V2F64 PSEUDO!",
289 [(set VR128:$dst,
290 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
291 def CMOV_V2I64 : I<0, Pseudo,
292 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
293 "#CMOV_V2I64 PSEUDO!",
294 [(set VR128:$dst,
295 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000296}
297
298// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000299def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
300 "movss {$src, $dst|$dst, $src}", []>;
301def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
302 "movss {$src, $dst|$dst, $src}",
303 [(set FR32:$dst, (loadf32 addr:$src))]>;
304def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
305 "movsd {$src, $dst|$dst, $src}", []>;
306def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
307 "movsd {$src, $dst|$dst, $src}",
308 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000309
Evan Cheng470a6ad2006-02-22 02:26:30 +0000310def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000311 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000312 [(store FR32:$src, addr:$dst)]>;
313def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000314 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000315 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000316
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000317// Arithmetic instructions
318let isTwoAddress = 1 in {
319let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000320def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000321 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000322 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
323def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000324 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000325 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
326def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000327 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000328 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
329def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000330 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000331 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000332}
333
Evan Cheng470a6ad2006-02-22 02:26:30 +0000334def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000335 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000336 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
337def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000338 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000339 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
340def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000341 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000342 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
343def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000344 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000345 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000346
Evan Cheng470a6ad2006-02-22 02:26:30 +0000347def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000348 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000349 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
350def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000351 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000352 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
353def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000354 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000355 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
356def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000357 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000358 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000359
Evan Cheng470a6ad2006-02-22 02:26:30 +0000360def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000361 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000362 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
363def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000364 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000365 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
366def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000367 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000368 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
369def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000370 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000371 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000372}
373
Evan Cheng8703be42006-04-04 19:12:30 +0000374def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
375 "sqrtss {$src, $dst|$dst, $src}",
376 [(set FR32:$dst, (fsqrt FR32:$src))]>;
377def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000378 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000379 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000380def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000381 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000382 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000383def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000384 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000385 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
386
Evan Cheng8703be42006-04-04 19:12:30 +0000387def RSQRTSSr : SSI<0x52, MRMSrcReg, (ops FR32:$dst, FR32:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000388 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000389def RSQRTSSm : SSI<0x52, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000390 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000391def RCPSSr : SSI<0x53, MRMSrcReg, (ops FR32:$dst, FR32:$src),
392 "rcpss {$src, $dst|$dst, $src}", []>;
393def RCPSSm : SSI<0x53, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
394 "rcpss {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000395
Evan Cheng8703be42006-04-04 19:12:30 +0000396let isTwoAddress = 1 in {
397def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
398 "maxss {$src2, $dst|$dst, $src2}", []>;
399def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
400 "maxss {$src2, $dst|$dst, $src2}", []>;
401def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
402 "maxsd {$src2, $dst|$dst, $src2}", []>;
403def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
404 "maxsd {$src2, $dst|$dst, $src2}", []>;
405def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
406 "minss {$src2, $dst|$dst, $src2}", []>;
407def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
408 "minss {$src2, $dst|$dst, $src2}", []>;
409def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
410 "minsd {$src2, $dst|$dst, $src2}", []>;
411def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
412 "minsd {$src2, $dst|$dst, $src2}", []>;
413}
Evan Chengc46349d2006-03-28 23:51:43 +0000414
415// Aliases to match intrinsics which expect XMM operand(s).
416let isTwoAddress = 1 in {
417let isCommutable = 1 in {
Evan Cheng6e967402006-04-04 00:10:53 +0000418def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}",
419 int_x86_sse_add_ss>;
420def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}",
421 int_x86_sse2_add_sd>;
422def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}",
423 int_x86_sse_mul_ss>;
424def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}",
425 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000426}
427
Evan Cheng6e967402006-04-04 00:10:53 +0000428def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}",
429 int_x86_sse_add_ss>;
430def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}",
431 int_x86_sse2_add_sd>;
432def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}",
433 int_x86_sse_mul_ss>;
434def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}",
435 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000436
Evan Cheng6e967402006-04-04 00:10:53 +0000437def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}",
438 int_x86_sse_div_ss>;
439def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}",
440 int_x86_sse_div_ss>;
441def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}",
442 int_x86_sse2_div_sd>;
443def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}",
444 int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000445
Evan Cheng6e967402006-04-04 00:10:53 +0000446def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}",
447 int_x86_sse_sub_ss>;
448def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}",
449 int_x86_sse_sub_ss>;
450def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}",
451 int_x86_sse2_sub_sd>;
452def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}",
453 int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000454}
455
Evan Cheng8703be42006-04-04 19:12:30 +0000456def Int_SQRTSSr : SS_Intr<0x51, "sqrtss {$src, $dst|$dst, $src}",
457 int_x86_sse_sqrt_ss>;
458def Int_SQRTSSm : SS_Intm<0x51, "sqrtss {$src, $dst|$dst, $src}",
459 int_x86_sse_sqrt_ss>;
460def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}",
461 int_x86_sse2_sqrt_sd>;
462def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}",
463 int_x86_sse2_sqrt_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000464
Evan Cheng8703be42006-04-04 19:12:30 +0000465def Int_RSQRTSSr : SS_Intr<0x52, "rsqrtss {$src, $dst|$dst, $src}",
466 int_x86_sse_rsqrt_ss>;
467def Int_RSQRTSSm : SS_Intm<0x52, "rsqrtss {$src, $dst|$dst, $src}",
468 int_x86_sse_rsqrt_ss>;
469def Int_RCPSSr : SS_Intr<0x53, "rcpss {$src, $dst|$dst, $src}",
470 int_x86_sse_rcp_ss>;
471def Int_RCPSSm : SS_Intm<0x53, "rcpss {$src, $dst|$dst, $src}",
472 int_x86_sse_rcp_ss>;
Evan Chengc46349d2006-03-28 23:51:43 +0000473
474let isTwoAddress = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000475def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000476 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000477def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000478 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000479def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000480 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000481def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000482 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000483def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000484 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000485def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000486 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000487def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000488 int_x86_sse2_min_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000489def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000490 int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000491}
492
493// Conversion instructions
494def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops R32:$dst, FR32:$src),
495 "cvtss2si {$src, $dst|$dst, $src}", []>;
496def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops R32:$dst, f32mem:$src),
497 "cvtss2si {$src, $dst|$dst, $src}", []>;
498
499def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops R32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000500 "cvttss2si {$src, $dst|$dst, $src}",
501 [(set R32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000502def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops R32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000503 "cvttss2si {$src, $dst|$dst, $src}",
504 [(set R32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000505def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops R32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000506 "cvttsd2si {$src, $dst|$dst, $src}",
507 [(set R32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000508def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops R32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000509 "cvttsd2si {$src, $dst|$dst, $src}",
510 [(set R32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000511def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000512 "cvtsd2ss {$src, $dst|$dst, $src}",
513 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000514def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000515 "cvtsd2ss {$src, $dst|$dst, $src}",
516 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000517def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, R32:$src),
518 "cvtsi2ss {$src, $dst|$dst, $src}",
519 [(set FR32:$dst, (sint_to_fp R32:$src))]>;
520def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000521 "cvtsi2ss {$src, $dst|$dst, $src}",
522 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000523def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, R32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000524 "cvtsi2sd {$src, $dst|$dst, $src}",
525 [(set FR64:$dst, (sint_to_fp R32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000526def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000527 "cvtsi2sd {$src, $dst|$dst, $src}",
528 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000529// SSE2 instructions with XS prefix
530def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000531 "cvtss2sd {$src, $dst|$dst, $src}",
532 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000533 Requires<[HasSSE2]>;
534def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000535 "cvtss2sd {$src, $dst|$dst, $src}",
536 [(set FR64:$dst, (fextend (loadf32 addr:$src)))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000537 Requires<[HasSSE2]>;
538
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000539// Comparison instructions
540let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000541def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000542 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000543 "cmp${cc}ss {$src, $dst|$dst, $src}",
544 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000545def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000546 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000547 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
548def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000549 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000550 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
551def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000552 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000553 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000554}
555
Evan Cheng470a6ad2006-02-22 02:26:30 +0000556def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000557 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000558 [(X86cmp FR32:$src1, FR32:$src2)]>;
559def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000560 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000561 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
562def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000563 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000564 [(X86cmp FR64:$src1, FR64:$src2)]>;
565def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000566 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000567 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000568
Evan Cheng0876aa52006-03-30 06:21:22 +0000569// Aliases to match intrinsics which expect XMM operand(s).
570let isTwoAddress = 1 in {
571def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
572 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
573 "cmp${cc}ss {$src, $dst|$dst, $src}",
574 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
575 VR128:$src, imm:$cc))]>;
576def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
577 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
578 "cmp${cc}ss {$src, $dst|$dst, $src}",
579 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
580 (load addr:$src), imm:$cc))]>;
581def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
582 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
583 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
584def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
585 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
586 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
587}
588
Evan Cheng6be2c582006-04-05 23:38:46 +0000589def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
590 "ucomiss {$src2, $src1|$src1, $src2}",
591 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
592def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
593 "ucomiss {$src2, $src1|$src1, $src2}",
594 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
595def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
596 "ucomisd {$src2, $src1|$src1, $src2}",
597 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
598def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
599 "ucomisd {$src2, $src1|$src1, $src2}",
600 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
601
602def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
603 "comiss {$src2, $src1|$src1, $src2}",
604 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
605def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
606 "comiss {$src2, $src1|$src1, $src2}",
607 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
608def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
609 "comisd {$src2, $src1|$src1, $src2}",
610 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
611def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
612 "comisd {$src2, $src1|$src1, $src2}",
613 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000614
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000615// Aliases of packed instructions for scalar use. These all have names that
616// start with 'Fs'.
617
618// Alias instructions that map fld0 to pxor for sse.
619// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
620def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
621 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
622 Requires<[HasSSE1]>, TB, OpSize;
623def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
624 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
625 Requires<[HasSSE2]>, TB, OpSize;
626
627// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
628// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000629def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
630 "movaps {$src, $dst|$dst, $src}", []>;
631def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
632 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000633
634// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
635// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000637 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000638 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
639def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000640 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000641 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000642
643// Alias bitwise logical operations using SSE logical ops on packed FP values.
644let isTwoAddress = 1 in {
645let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000646def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000647 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000648 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
649def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000650 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000651 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
652def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
653 "orps {$src2, $dst|$dst, $src2}", []>;
654def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
655 "orpd {$src2, $dst|$dst, $src2}", []>;
656def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000657 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
659def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000660 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000661 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000662}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000663def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000664 "andps {$src2, $dst|$dst, $src2}",
665 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000666 (X86loadpf32 addr:$src2)))]>;
667def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000668 "andpd {$src2, $dst|$dst, $src2}",
669 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000670 (X86loadpf64 addr:$src2)))]>;
671def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
672 "orps {$src2, $dst|$dst, $src2}", []>;
673def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
674 "orpd {$src2, $dst|$dst, $src2}", []>;
675def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000676 "xorps {$src2, $dst|$dst, $src2}",
677 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000678 (X86loadpf32 addr:$src2)))]>;
679def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000680 "xorpd {$src2, $dst|$dst, $src2}",
681 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000683
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
685 "andnps {$src2, $dst|$dst, $src2}", []>;
686def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
687 "andnps {$src2, $dst|$dst, $src2}", []>;
688def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
689 "andnpd {$src2, $dst|$dst, $src2}", []>;
690def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
691 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000692}
693
694//===----------------------------------------------------------------------===//
695// SSE packed FP Instructions
696//===----------------------------------------------------------------------===//
697
Evan Chengc12e6c42006-03-19 09:38:54 +0000698// Some 'special' instructions
699def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
700 "#IMPLICIT_DEF $dst",
701 [(set VR128:$dst, (v4f32 (undef)))]>,
702 Requires<[HasSSE1]>;
703
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000704// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000705def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000706 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000707def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000709 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
710def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000711 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000712def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000713 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000714 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000715
Evan Cheng2246f842006-03-18 01:23:20 +0000716def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000717 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000718 [(store (v4f32 VR128:$src), addr:$dst)]>;
719def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000720 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000721 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000722
Evan Cheng2246f842006-03-18 01:23:20 +0000723def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000725def MOVUPSrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
726 "movups {$src, $dst|$dst, $src}",
727 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
728def MOVUPSmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
729 "movups {$src, $dst|$dst, $src}",
730 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000731def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000733def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000734 "movupd {$src, $dst|$dst, $src}",
735 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000736def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000737 "movupd {$src, $dst|$dst, $src}",
738 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000739
Evan Cheng4fcb9222006-03-28 02:43:26 +0000740let isTwoAddress = 1 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000741def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000742 "movlps {$src2, $dst|$dst, $src2}",
743 [(set VR128:$dst,
744 (v4f32 (vector_shuffle VR128:$src1,
745 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
746 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000747def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000748 "movlpd {$src2, $dst|$dst, $src2}",
749 [(set VR128:$dst,
750 (v2f64 (vector_shuffle VR128:$src1,
751 (scalar_to_vector (loadf64 addr:$src2)),
752 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000753def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000754 "movhps {$src2, $dst|$dst, $src2}",
755 [(set VR128:$dst,
756 (v4f32 (vector_shuffle VR128:$src1,
757 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
758 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000759def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
760 "movhpd {$src2, $dst|$dst, $src2}",
761 [(set VR128:$dst,
762 (v2f64 (vector_shuffle VR128:$src1,
763 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000764 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000765}
766
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000767def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000768 "movlps {$src, $dst|$dst, $src}",
769 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
770 (i32 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000771def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000772 "movlpd {$src, $dst|$dst, $src}",
773 [(store (f64 (vector_extract (v2f64 VR128:$src),
774 (i32 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000775
Evan Cheng664ade72006-04-07 21:20:58 +0000776// v2f64 extract element 1 is always custom lowered to unpack high to low
777// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000778def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000779 "movhps {$src, $dst|$dst, $src}",
780 [(store (f64 (vector_extract
781 (v2f64 (vector_shuffle
782 (bc_v2f64 (v4f32 VR128:$src)), (undef),
783 UNPCKH_shuffle_mask)), (i32 0))),
784 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000785def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000786 "movhpd {$src, $dst|$dst, $src}",
787 [(store (f64 (vector_extract
788 (v2f64 (vector_shuffle VR128:$src, (undef),
789 UNPCKH_shuffle_mask)), (i32 0))),
790 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000791
Evan Cheng14aed5e2006-03-24 01:18:28 +0000792let isTwoAddress = 1 in {
793def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000794 "movlhps {$src2, $dst|$dst, $src2}",
795 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000796 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
797 MOVLHPS_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000798
Evan Cheng14aed5e2006-03-24 01:18:28 +0000799def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000800 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000801 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000802 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000803 MOVHLPS_shuffle_mask)))]>;
Evan Cheng14aed5e2006-03-24 01:18:28 +0000804}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000805
Evan Cheng470a6ad2006-02-22 02:26:30 +0000806// Conversion instructions
Evan Cheng8703be42006-04-04 19:12:30 +0000807def CVTPI2PSr : PSI<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
808 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
809def CVTPI2PSm : PSI<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
810 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
811def CVTPI2PDr : PDI<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
812 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
813def CVTPI2PDm : PDI<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
814 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000815
816// SSE2 instructions without OpSize prefix
Evan Cheng8703be42006-04-04 19:12:30 +0000817def CVTDQ2PSr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
818 "cvtdq2ps {$src, $dst|$dst, $src}", []>, TB,
819 Requires<[HasSSE2]>;
820def CVTDQ2PSm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
821 "cvtdq2ps {$src, $dst|$dst, $src}", []>, TB,
822 Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823
824// SSE2 instructions with XS prefix
Evan Cheng8703be42006-04-04 19:12:30 +0000825def CVTDQ2PDr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR64:$src),
826 "cvtdq2pd {$src, $dst|$dst, $src}", []>,
827 XS, Requires<[HasSSE2]>;
828def CVTDQ2PDm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
829 "cvtdq2pd {$src, $dst|$dst, $src}", []>,
830 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831
Evan Cheng8703be42006-04-04 19:12:30 +0000832def CVTPS2PIr : PSI<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000833 "cvtps2pi {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000834def CVTPS2PIm : PSI<0x2D, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835 "cvtps2pi {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000836def CVTPD2PIr : PDI<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000838def CVTPD2PIm : PDI<0x2D, MRMSrcMem, (ops VR64:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000839 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
840
Evan Cheng8703be42006-04-04 19:12:30 +0000841def CVTPS2DQr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
842 "cvtps2dq {$src, $dst|$dst, $src}", []>;
843def CVTPS2DQm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
844 "cvtps2dq {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000845// SSE2 packed instructions with XD prefix
Evan Cheng8703be42006-04-04 19:12:30 +0000846def CVTPD2DQr : SDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
847 "cvtpd2dq {$src, $dst|$dst, $src}", []>;
848def CVTPD2DQm : SDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
849 "cvtpd2dq {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000850
851// SSE2 instructions without OpSize prefix
Evan Cheng8703be42006-04-04 19:12:30 +0000852def CVTPS2PDr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
853 "cvtps2pd {$src, $dst|$dst, $src}", []>, TB,
854 Requires<[HasSSE2]>;
855def CVTPS2PDm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
856 "cvtps2pd {$src, $dst|$dst, $src}", []>, TB,
857 Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000858
Evan Cheng8703be42006-04-04 19:12:30 +0000859def CVTPD2PSr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
860 "cvtpd2ps {$src, $dst|$dst, $src}", []>;
861def CVTPD2PSm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
862 "cvtpd2ps {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000863
864// Arithmetic
865let isTwoAddress = 1 in {
866let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +0000867def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000868 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000869 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
870def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000871 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000872 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
873def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000874 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000875 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
876def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000877 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000878 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000879}
880
Evan Cheng2246f842006-03-18 01:23:20 +0000881def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000882 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000883 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
884 (load addr:$src2))))]>;
885def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000886 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000887 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
888 (load addr:$src2))))]>;
889def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000890 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000891 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
892 (load addr:$src2))))]>;
893def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000894 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000895 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
896 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000897
Evan Cheng2246f842006-03-18 01:23:20 +0000898def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
899 "divps {$src2, $dst|$dst, $src2}",
900 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
901def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
902 "divps {$src2, $dst|$dst, $src2}",
903 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
904 (load addr:$src2))))]>;
905def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000906 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000907 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
908def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +0000910 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
911 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000912
Evan Cheng2246f842006-03-18 01:23:20 +0000913def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
914 "subps {$src2, $dst|$dst, $src2}",
915 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
916def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
917 "subps {$src2, $dst|$dst, $src2}",
918 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
919 (load addr:$src2))))]>;
920def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
921 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000922 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000923def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
924 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000925 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
926 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000927}
928
Evan Cheng8703be42006-04-04 19:12:30 +0000929def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}",
930 int_x86_sse_sqrt_ps>;
931def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}",
932 int_x86_sse_sqrt_ps>;
933def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}",
934 int_x86_sse2_sqrt_pd>;
935def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}",
936 int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000937
Evan Cheng8703be42006-04-04 19:12:30 +0000938def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}",
939 int_x86_sse_rsqrt_ps>;
940def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}",
941 int_x86_sse_rsqrt_ps>;
942def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}",
943 int_x86_sse_rcp_ps>;
944def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}",
945 int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000946
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000947let isTwoAddress = 1 in {
948def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}",
949 int_x86_sse_max_ps>;
950def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}",
951 int_x86_sse_max_ps>;
952def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
953 int_x86_sse2_max_pd>;
954def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
955 int_x86_sse2_max_pd>;
956def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}",
957 int_x86_sse_min_ps>;
958def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}",
959 int_x86_sse_min_ps>;
960def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}",
961 int_x86_sse2_min_pd>;
962def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}",
963 int_x86_sse2_min_pd>;
964}
Evan Chengffcb95b2006-02-21 19:13:53 +0000965
966// Logical
967let isTwoAddress = 1 in {
968let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +0000969def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
970 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +0000971 [(set VR128:$dst,
972 (and (bc_v4i32 (v4f32 VR128:$src1)),
973 (bc_v4i32 (v4f32 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000974def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +0000975 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +0000976 [(set VR128:$dst,
977 (and (bc_v2i64 (v2f64 VR128:$src1)),
978 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000979def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
980 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +0000981 [(set VR128:$dst,
982 (or (bc_v4i32 (v4f32 VR128:$src1)),
983 (bc_v4i32 (v4f32 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000984def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
985 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +0000986 [(set VR128:$dst,
987 (or (bc_v2i64 (v2f64 VR128:$src1)),
988 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000989def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
990 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +0000991 [(set VR128:$dst,
992 (xor (bc_v4i32 (v4f32 VR128:$src1)),
993 (bc_v4i32 (v4f32 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000994def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
995 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +0000996 [(set VR128:$dst,
997 (xor (bc_v2i64 (v2f64 VR128:$src1)),
998 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000999}
Evan Cheng2246f842006-03-18 01:23:20 +00001000def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1001 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001002 [(set VR128:$dst,
1003 (and (bc_v4i32 (v4f32 VR128:$src1)),
1004 (bc_v4i32 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001005def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1006 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001007 [(set VR128:$dst,
1008 (and (bc_v2i64 (v2f64 VR128:$src1)),
1009 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001010def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1011 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001012 [(set VR128:$dst,
1013 (or (bc_v4i32 (v4f32 VR128:$src1)),
1014 (bc_v4i32 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001015def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1016 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001017 [(set VR128:$dst,
1018 (or (bc_v2i64 (v2f64 VR128:$src1)),
1019 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001020def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1021 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001022 [(set VR128:$dst,
1023 (xor (bc_v4i32 (v4f32 VR128:$src1)),
1024 (bc_v4i32 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001025def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1026 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001027 [(set VR128:$dst,
1028 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1029 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001030def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1031 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001032 [(set VR128:$dst,
1033 (and (vnot (bc_v4i32 (v4f32 VR128:$src1))),
1034 (bc_v4i32 (v4f32 VR128:$src2))))]>;
1035def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001036 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001037 [(set VR128:$dst,
1038 (and (vnot (bc_v4i32 (v4f32 VR128:$src1))),
1039 (bc_v4i32 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001040def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1041 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001042 [(set VR128:$dst,
1043 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1044 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1045def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001046 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001047 [(set VR128:$dst,
1048 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1049 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001050}
Evan Chengbf156d12006-02-21 19:26:52 +00001051
Evan Cheng470a6ad2006-02-22 02:26:30 +00001052let isTwoAddress = 1 in {
Evan Cheng21760462006-04-04 03:04:07 +00001053def CMPPSrr : PSIi8<0xC2, MRMSrcReg,
1054 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1055 "cmp${cc}ps {$src, $dst|$dst, $src}",
1056 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1057 VR128:$src, imm:$cc))]>;
1058def CMPPSrm : PSIi8<0xC2, MRMSrcMem,
1059 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1060 "cmp${cc}ps {$src, $dst|$dst, $src}",
1061 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1062 (load addr:$src), imm:$cc))]>;
1063def CMPPDrr : PDIi8<0xC2, MRMSrcReg,
1064 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1065 "cmp${cc}pd {$src, $dst|$dst, $src}", []>;
1066def CMPPDrm : PDIi8<0xC2, MRMSrcMem,
1067 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1068 "cmp${cc}pd {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001069}
1070
1071// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001072let isTwoAddress = 1 in {
Evan Cheng2da953f2006-03-22 07:10:28 +00001073def SHUFPSrr : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001074 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001075 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001076 [(set VR128:$dst, (v4f32 (vector_shuffle
1077 VR128:$src1, VR128:$src2,
1078 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng2da953f2006-03-22 07:10:28 +00001079def SHUFPSrm : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001080 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1081 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001082 [(set VR128:$dst, (v4f32 (vector_shuffle
1083 VR128:$src1, (load addr:$src2),
1084 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng2da953f2006-03-22 07:10:28 +00001085def SHUFPDrr : PDIi8<0xC6, MRMSrcReg,
1086 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001087 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001088 [(set VR128:$dst, (v2f64 (vector_shuffle
1089 VR128:$src1, VR128:$src2,
1090 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng2da953f2006-03-22 07:10:28 +00001091def SHUFPDrm : PDIi8<0xC6, MRMSrcMem,
1092 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001093 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001094 [(set VR128:$dst, (v2f64 (vector_shuffle
1095 VR128:$src1, (load addr:$src2),
1096 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001097
1098def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001099 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001100 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001101 [(set VR128:$dst, (v4f32 (vector_shuffle
1102 VR128:$src1, VR128:$src2,
1103 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001104def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001105 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001106 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001107 [(set VR128:$dst, (v4f32 (vector_shuffle
1108 VR128:$src1, (load addr:$src2),
1109 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001110def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001111 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001112 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001113 [(set VR128:$dst, (v2f64 (vector_shuffle
1114 VR128:$src1, VR128:$src2,
1115 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001116def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001117 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001118 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001119 [(set VR128:$dst, (v2f64 (vector_shuffle
1120 VR128:$src1, (load addr:$src2),
1121 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001122
Evan Cheng470a6ad2006-02-22 02:26:30 +00001123def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001124 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001125 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001126 [(set VR128:$dst, (v4f32 (vector_shuffle
1127 VR128:$src1, VR128:$src2,
1128 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001129def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001130 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001131 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001132 [(set VR128:$dst, (v4f32 (vector_shuffle
1133 VR128:$src1, (load addr:$src2),
1134 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001135def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001136 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001137 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001138 [(set VR128:$dst, (v2f64 (vector_shuffle
1139 VR128:$src1, VR128:$src2,
1140 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001141def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001142 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001143 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001144 [(set VR128:$dst, (v2f64 (vector_shuffle
1145 VR128:$src1, (load addr:$src2),
1146 UNPCKL_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001147}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001148
Evan Cheng4b1734f2006-03-31 21:29:33 +00001149// Horizontal ops
1150let isTwoAddress = 1 in {
1151def HADDPSrr : S3S_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
1152 int_x86_sse3_hadd_ps>;
1153def HADDPSrm : S3S_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
1154 int_x86_sse3_hadd_ps>;
1155def HADDPDrr : S3D_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
1156 int_x86_sse3_hadd_pd>;
1157def HADDPDrm : S3D_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
1158 int_x86_sse3_hadd_pd>;
1159def HSUBPSrr : S3S_Intrr<0x7C, "hsubps {$src2, $dst|$dst, $src2}",
1160 int_x86_sse3_hsub_ps>;
1161def HSUBPSrm : S3S_Intrm<0x7C, "hsubps {$src2, $dst|$dst, $src2}",
1162 int_x86_sse3_hsub_ps>;
1163def HSUBPDrr : S3D_Intrr<0x7C, "hsubpd {$src2, $dst|$dst, $src2}",
1164 int_x86_sse3_hsub_pd>;
1165def HSUBPDrm : S3D_Intrm<0x7C, "hsubpd {$src2, $dst|$dst, $src2}",
1166 int_x86_sse3_hsub_pd>;
1167}
1168
Evan Chengbf156d12006-02-21 19:26:52 +00001169//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001170// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001171//===----------------------------------------------------------------------===//
1172
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001173// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001174def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1175 "movdqa {$src, $dst|$dst, $src}", []>;
1176def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1177 "movdqa {$src, $dst|$dst, $src}",
1178 [(set VR128:$dst, (loadv4i32 addr:$src))]>;
1179def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1180 "movdqa {$src, $dst|$dst, $src}",
1181 [(store (v4i32 VR128:$src), addr:$dst)]>;
1182
Evan Chenga971f6f2006-03-23 01:57:24 +00001183// 128-bit Integer Arithmetic
1184let isTwoAddress = 1 in {
1185let isCommutable = 1 in {
1186def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1187 "paddb {$src2, $dst|$dst, $src2}",
1188 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1189def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1190 "paddw {$src2, $dst|$dst, $src2}",
1191 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1192def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1193 "paddd {$src2, $dst|$dst, $src2}",
1194 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001195
1196def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1197 "paddq {$src2, $dst|$dst, $src2}",
1198 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001199}
1200def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1201 "paddb {$src2, $dst|$dst, $src2}",
1202 [(set VR128:$dst, (v16i8 (add VR128:$src1,
1203 (load addr:$src2))))]>;
1204def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1205 "paddw {$src2, $dst|$dst, $src2}",
1206 [(set VR128:$dst, (v8i16 (add VR128:$src1,
1207 (load addr:$src2))))]>;
1208def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1209 "paddd {$src2, $dst|$dst, $src2}",
1210 [(set VR128:$dst, (v4i32 (add VR128:$src1,
1211 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001212def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1213 "paddd {$src2, $dst|$dst, $src2}",
1214 [(set VR128:$dst, (v2i64 (add VR128:$src1,
1215 (load addr:$src2))))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001216
1217def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1218 "psubb {$src2, $dst|$dst, $src2}",
1219 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1220def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1221 "psubw {$src2, $dst|$dst, $src2}",
1222 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1223def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1224 "psubd {$src2, $dst|$dst, $src2}",
1225 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001226def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1227 "psubq {$src2, $dst|$dst, $src2}",
1228 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001229
1230def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1231 "psubb {$src2, $dst|$dst, $src2}",
1232 [(set VR128:$dst, (v16i8 (sub VR128:$src1,
1233 (load addr:$src2))))]>;
1234def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1235 "psubw {$src2, $dst|$dst, $src2}",
1236 [(set VR128:$dst, (v8i16 (sub VR128:$src1,
1237 (load addr:$src2))))]>;
1238def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1239 "psubd {$src2, $dst|$dst, $src2}",
1240 [(set VR128:$dst, (v4i32 (sub VR128:$src1,
1241 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001242def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1243 "psubd {$src2, $dst|$dst, $src2}",
1244 [(set VR128:$dst, (v2i64 (sub VR128:$src1,
1245 (load addr:$src2))))]>;
1246}
Evan Chengc60bd972006-03-25 09:37:23 +00001247
Evan Chengff65e382006-04-04 21:49:39 +00001248let isTwoAddress = 1 in {
1249def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1250 "pslldq {$src2, $dst|$dst, $src2}", []>;
1251def PSRLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1252 "psrldq {$src2, $dst|$dst, $src2}", []>;
1253}
1254
Evan Cheng506d3df2006-03-29 23:07:14 +00001255// Logical
1256let isTwoAddress = 1 in {
1257let isCommutable = 1 in {
1258def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1259 "pand {$src2, $dst|$dst, $src2}",
1260 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
1261
1262def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1263 "pand {$src2, $dst|$dst, $src2}",
1264 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1265 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001266def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001267 "por {$src2, $dst|$dst, $src2}",
1268 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1269
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001270def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001271 "por {$src2, $dst|$dst, $src2}",
1272 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1273 (load addr:$src2))))]>;
1274def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1275 "pxor {$src2, $dst|$dst, $src2}",
1276 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1277
1278def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1279 "pxor {$src2, $dst|$dst, $src2}",
1280 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1281 (load addr:$src2))))]>;
1282}
1283
1284def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1285 "pandn {$src2, $dst|$dst, $src2}",
1286 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1287 VR128:$src2)))]>;
1288
1289def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1290 "pandn {$src2, $dst|$dst, $src2}",
1291 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1292 (load addr:$src2))))]>;
1293}
1294
1295// Pack instructions
1296let isTwoAddress = 1 in {
1297def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1298 VR128:$src2),
1299 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001300 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1301 VR128:$src1,
1302 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001303def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1304 i128mem:$src2),
1305 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001306 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1307 VR128:$src1,
1308 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001309def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1310 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001311 "packssdw {$src2, $dst|$dst, $src2}",
1312 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1313 VR128:$src1,
1314 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001315def PACKSSDWrm : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1316 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001317 "packssdw {$src2, $dst|$dst, $src2}",
1318 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1319 VR128:$src1,
1320 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001321def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1322 VR128:$src2),
1323 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001324 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1325 VR128:$src1,
1326 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001327def PACKUSWBrm : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1328 i128mem:$src2),
1329 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001330 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1331 VR128:$src1,
1332 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001333}
1334
1335// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001336def PSHUFWri : PSIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001337 (ops VR64:$dst, VR64:$src1, i8imm:$src2),
1338 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +00001339def PSHUFWmi : PSIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001340 (ops VR64:$dst, i64mem:$src1, i8imm:$src2),
1341 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>;
1342
Evan Cheng8703be42006-04-04 19:12:30 +00001343def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001344 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1345 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1346 [(set VR128:$dst, (v4i32 (vector_shuffle
1347 VR128:$src1, (undef),
1348 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001349def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001350 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1351 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1352 [(set VR128:$dst, (v4i32 (vector_shuffle
1353 (load addr:$src1), (undef),
1354 PSHUFD_shuffle_mask:$src2)))]>;
1355
1356// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001357def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001358 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1359 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1360 [(set VR128:$dst, (v8i16 (vector_shuffle
1361 VR128:$src1, (undef),
1362 PSHUFHW_shuffle_mask:$src2)))]>,
1363 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001364def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001365 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1366 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1367 [(set VR128:$dst, (v8i16 (vector_shuffle
1368 (bc_v8i16 (loadv2i64 addr:$src1)), (undef),
1369 PSHUFHW_shuffle_mask:$src2)))]>,
1370 XS, Requires<[HasSSE2]>;
1371
1372// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001373def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001374 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001375 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001376 [(set VR128:$dst, (v8i16 (vector_shuffle
1377 VR128:$src1, (undef),
1378 PSHUFLW_shuffle_mask:$src2)))]>,
1379 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001380def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001381 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001382 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001383 [(set VR128:$dst, (v8i16 (vector_shuffle
1384 (bc_v8i16 (loadv2i64 addr:$src1)), (undef),
1385 PSHUFLW_shuffle_mask:$src2)))]>,
1386 XD, Requires<[HasSSE2]>;
1387
1388let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001389def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1390 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1391 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001392 [(set VR128:$dst,
1393 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1394 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001395def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1396 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1397 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001398 [(set VR128:$dst,
1399 (v16i8 (vector_shuffle VR128:$src1, (load addr:$src2),
1400 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001401def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1402 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1403 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001404 [(set VR128:$dst,
1405 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1406 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001407def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1408 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1409 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001410 [(set VR128:$dst,
1411 (v8i16 (vector_shuffle VR128:$src1, (load addr:$src2),
1412 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001413def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1414 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1415 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001416 [(set VR128:$dst,
1417 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1418 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001419def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1420 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1421 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001422 [(set VR128:$dst,
1423 (v4i32 (vector_shuffle VR128:$src1, (load addr:$src2),
1424 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001425def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1426 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001427 "punpcklqdq {$src2, $dst|$dst, $src2}",
1428 [(set VR128:$dst,
1429 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1430 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001431def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1432 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001433 "punpcklqdq {$src2, $dst|$dst, $src2}",
1434 [(set VR128:$dst,
1435 (v2i64 (vector_shuffle VR128:$src1, (load addr:$src2),
1436 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001437
1438def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1439 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001440 "punpckhbw {$src2, $dst|$dst, $src2}",
1441 [(set VR128:$dst,
1442 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1443 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001444def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1445 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001446 "punpckhbw {$src2, $dst|$dst, $src2}",
1447 [(set VR128:$dst,
1448 (v16i8 (vector_shuffle VR128:$src1, (load addr:$src2),
1449 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001450def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1451 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001452 "punpckhwd {$src2, $dst|$dst, $src2}",
1453 [(set VR128:$dst,
1454 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1455 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001456def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1457 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001458 "punpckhwd {$src2, $dst|$dst, $src2}",
1459 [(set VR128:$dst,
1460 (v8i16 (vector_shuffle VR128:$src1, (load addr:$src2),
1461 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001462def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1463 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001464 "punpckhdq {$src2, $dst|$dst, $src2}",
1465 [(set VR128:$dst,
1466 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1467 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001468def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1469 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001470 "punpckhdq {$src2, $dst|$dst, $src2}",
1471 [(set VR128:$dst,
1472 (v4i32 (vector_shuffle VR128:$src1, (load addr:$src2),
1473 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001474def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1475 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001476 "punpckhdq {$src2, $dst|$dst, $src2}",
1477 [(set VR128:$dst,
1478 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1479 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001480def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1481 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001482 "punpckhqdq {$src2, $dst|$dst, $src2}",
1483 [(set VR128:$dst,
1484 (v2i64 (vector_shuffle VR128:$src1, (load addr:$src2),
1485 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001486}
Evan Cheng82521dd2006-03-21 07:09:35 +00001487
Evan Chengb067a1e2006-03-31 19:22:53 +00001488// Extract / Insert
Evan Cheng8703be42006-04-04 19:12:30 +00001489def PEXTRWr : PDIi8<0xC5, MRMSrcReg,
1490 (ops R32:$dst, VR128:$src1, i32i8imm:$src2),
1491 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
1492 [(set R32:$dst, (X86pextrw (v8i16 VR128:$src1),
1493 (i32 imm:$src2)))]>;
1494def PEXTRWm : PDIi8<0xC5, MRMSrcMem,
1495 (ops R32:$dst, i128mem:$src1, i32i8imm:$src2),
1496 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
1497 [(set R32:$dst, (X86pextrw (loadv8i16 addr:$src1),
1498 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00001499
1500let isTwoAddress = 1 in {
Evan Cheng8703be42006-04-04 19:12:30 +00001501def PINSRWr : PDIi8<0xC4, MRMSrcReg,
Evan Chengb067a1e2006-03-31 19:22:53 +00001502 (ops VR128:$dst, VR128:$src1, R32:$src2, i32i8imm:$src3),
1503 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00001504 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
1505 R32:$src2, (i32 imm:$src3))))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001506def PINSRWm : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00001507 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
1508 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
1509 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00001510 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00001511 (i32 (anyext (loadi16 addr:$src2))),
1512 (i32 imm:$src3))))]>;
1513}
1514
Evan Cheng82521dd2006-03-21 07:09:35 +00001515//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00001516// Miscellaneous Instructions
1517//===----------------------------------------------------------------------===//
1518
Evan Chengc5fb2b12006-03-30 00:33:26 +00001519// Mask creation
1520def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops R32:$dst, VR128:$src),
1521 "movmskps {$src, $dst|$dst, $src}",
1522 [(set R32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
1523def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops R32:$dst, VR128:$src),
1524 "movmskpd {$src, $dst|$dst, $src}",
1525 [(set R32:$dst, (int_x86_sse2_movmskpd VR128:$src))]>;
1526
1527def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops R32:$dst, VR128:$src),
1528 "pmovmskb {$src, $dst|$dst, $src}",
1529 [(set R32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
1530
Evan Chengecac9cb2006-03-25 06:03:26 +00001531// Prefetching loads
1532def PREFETCHT0 : I<0x18, MRM1m, (ops i8mem:$src),
1533 "prefetcht0 $src", []>, TB,
1534 Requires<[HasSSE1]>;
1535def PREFETCHT1 : I<0x18, MRM2m, (ops i8mem:$src),
1536 "prefetcht0 $src", []>, TB,
1537 Requires<[HasSSE1]>;
1538def PREFETCHT2 : I<0x18, MRM3m, (ops i8mem:$src),
1539 "prefetcht0 $src", []>, TB,
1540 Requires<[HasSSE1]>;
1541def PREFETCHTNTA : I<0x18, MRM0m, (ops i8mem:$src),
1542 "prefetcht0 $src", []>, TB,
1543 Requires<[HasSSE1]>;
1544
1545// Non-temporal stores
1546def MOVNTQ : I<0xE7, MRMDestMem, (ops i64mem:$dst, VR64:$src),
1547 "movntq {$src, $dst|$dst, $src}", []>, TB,
1548 Requires<[HasSSE1]>;
1549def MOVNTPS : I<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1550 "movntps {$src, $dst|$dst, $src}", []>, TB,
1551 Requires<[HasSSE1]>;
1552def MASKMOVQ : I<0xF7, MRMDestMem, (ops i64mem:$dst, VR64:$src),
1553 "maskmovq {$src, $dst|$dst, $src}", []>, TB,
1554 Requires<[HasSSE1]>;
1555
1556// Store fence
1557def SFENCE : I<0xAE, MRM7m, (ops),
1558 "sfence", []>, TB, Requires<[HasSSE1]>;
1559
Evan Cheng372db542006-04-08 00:47:44 +00001560// MXCSR register
Evan Chengc653d482006-03-24 22:28:37 +00001561def LDMXCSR : I<0xAE, MRM2m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00001562 "ldmxcsr $src",
1563 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
1564def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
1565 "stmxcsr $dst",
1566 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00001567
1568//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00001569// Alias Instructions
1570//===----------------------------------------------------------------------===//
1571
Evan Chengffea91e2006-03-26 09:53:12 +00001572// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00001573// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Chengffea91e2006-03-26 09:53:12 +00001574def V_SET0_PI : PDI<0xEF, MRMInitReg, (ops VR128:$dst),
1575 "pxor $dst, $dst",
1576 [(set VR128:$dst, (v2i64 immAllZerosV))]>;
1577def V_SET0_PS : PSI<0x57, MRMInitReg, (ops VR128:$dst),
1578 "xorps $dst, $dst",
1579 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
1580def V_SET0_PD : PDI<0x57, MRMInitReg, (ops VR128:$dst),
1581 "xorpd $dst, $dst",
1582 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00001583
Evan Chenga0b3afb2006-03-27 07:00:16 +00001584def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
1585 "pcmpeqd $dst, $dst",
1586 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
1587
Evan Cheng11e15b32006-04-03 20:53:28 +00001588// FR32 / FR64 to 128-bit vector conversion.
1589def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
1590 "movss {$src, $dst|$dst, $src}",
1591 [(set VR128:$dst,
1592 (v4f32 (scalar_to_vector FR32:$src)))]>;
1593def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
1594 "movss {$src, $dst|$dst, $src}",
1595 [(set VR128:$dst,
1596 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1597def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
1598 "movsd {$src, $dst|$dst, $src}",
1599 [(set VR128:$dst,
1600 (v2f64 (scalar_to_vector FR64:$src)))]>;
1601def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
1602 "movsd {$src, $dst|$dst, $src}",
1603 [(set VR128:$dst,
1604 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
1605
1606def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, R32:$src),
1607 "movd {$src, $dst|$dst, $src}",
1608 [(set VR128:$dst,
1609 (v4i32 (scalar_to_vector R32:$src)))]>;
1610def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
1611 "movd {$src, $dst|$dst, $src}",
1612 [(set VR128:$dst,
1613 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
1614// SSE2 instructions with XS prefix
1615def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
1616 "movq {$src, $dst|$dst, $src}",
1617 [(set VR128:$dst,
1618 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
1619 Requires<[HasSSE2]>;
1620def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
1621 "movq {$src, $dst|$dst, $src}",
1622 [(set VR128:$dst,
1623 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
1624 Requires<[HasSSE2]>;
1625// FIXME: may not be able to eliminate this movss with coalescing the src and
1626// dest register classes are different. We really want to write this pattern
1627// like this:
1628// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (i32 0))),
1629// (f32 FR32:$src)>;
1630def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
1631 "movss {$src, $dst|$dst, $src}",
1632 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1633 (i32 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00001634def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001635 "movss {$src, $dst|$dst, $src}",
1636 [(store (f32 (vector_extract (v4f32 VR128:$src),
1637 (i32 0))), addr:$dst)]>;
1638def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
1639 "movsd {$src, $dst|$dst, $src}",
1640 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
1641 (i32 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00001642def MOVPDI2DIrr : PDI<0x6E, MRMSrcReg, (ops R32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001643 "movd {$src, $dst|$dst, $src}",
1644 [(set R32:$dst, (vector_extract (v4i32 VR128:$src),
1645 (i32 0)))]>;
1646def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
1647 "movd {$src, $dst|$dst, $src}",
1648 [(store (i32 (vector_extract (v4i32 VR128:$src),
1649 (i32 0))), addr:$dst)]>;
1650
1651// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00001652// Three operand (but two address) aliases.
1653let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00001654def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00001655 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001656def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00001657 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001658def MOVLDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, R32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00001659 "movd {$src2, $dst|$dst, $src2}", []>;
Evan Chengbc4832b2006-03-24 23:15:12 +00001660}
Evan Cheng82521dd2006-03-21 07:09:35 +00001661
Evan Cheng11e15b32006-04-03 20:53:28 +00001662// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00001663// Loading from memory automatically zeroing upper bits.
Evan Cheng11e15b32006-04-03 20:53:28 +00001664def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00001665 "movss {$src, $dst|$dst, $src}",
Evan Cheng82521dd2006-03-21 07:09:35 +00001666 [(set VR128:$dst,
Evan Chengbc4832b2006-03-24 23:15:12 +00001667 (v4f32 (X86zexts2vec (loadf32 addr:$src))))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001668def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00001669 "movsd {$src, $dst|$dst, $src}",
1670 [(set VR128:$dst,
1671 (v2f64 (X86zexts2vec (loadf64 addr:$src))))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001672def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
1673 "movd {$src, $dst|$dst, $src}",
1674 [(set VR128:$dst,
1675 (v4i32 (X86zexts2vec (loadi32 addr:$src))))]>;
1676def MOVZQI2PQIrm : PDI<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
1677 "movd {$src, $dst|$dst, $src}",
1678 [(set VR128:$dst,
1679 (v2i64 (X86zexts2vec (loadi64 addr:$src))))]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00001680
1681//===----------------------------------------------------------------------===//
1682// Non-Instruction Patterns
1683//===----------------------------------------------------------------------===//
1684
1685// 128-bit vector undef's.
1686def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1687def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1688def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1689def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1690def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1691
Evan Chengffea91e2006-03-26 09:53:12 +00001692// 128-bit vector all zero's.
1693def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0_PI))>, Requires<[HasSSE2]>;
1694def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0_PI))>, Requires<[HasSSE2]>;
1695def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0_PI))>, Requires<[HasSSE2]>;
1696
Evan Chenga0b3afb2006-03-27 07:00:16 +00001697// 128-bit vector all one's.
1698def : Pat<(v16i8 immAllOnesV), (v16i8 (V_SETALLONES))>, Requires<[HasSSE2]>;
1699def : Pat<(v8i16 immAllOnesV), (v8i16 (V_SETALLONES))>, Requires<[HasSSE2]>;
1700def : Pat<(v4i32 immAllOnesV), (v4i32 (V_SETALLONES))>, Requires<[HasSSE2]>;
1701def : Pat<(v2i64 immAllOnesV), (v2i64 (V_SETALLONES))>, Requires<[HasSSE2]>;
1702def : Pat<(v4f32 immAllOnesV), (v4f32 (V_SETALLONES))>, Requires<[HasSSE1]>;
1703
Evan Chenga971f6f2006-03-23 01:57:24 +00001704// Load 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00001705def : Pat<(v16i8 (load addr:$src)), (MOVDQArm addr:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001706 Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001707def : Pat<(v8i16 (load addr:$src)), (MOVDQArm addr:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001708 Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001709def : Pat<(v4i32 (load addr:$src)), (MOVDQArm addr:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001710 Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001711def : Pat<(v2i64 (load addr:$src)), (MOVDQArm addr:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001712 Requires<[HasSSE2]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001713
Evan Cheng48090aa2006-03-21 23:01:21 +00001714// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00001715def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001716 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001717def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001718 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001719def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001720 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001721def : Pat<(store (v2i64 VR128:$src), addr:$dst),
1722 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00001723
1724// Scalar to v8i16 / v16i8. The source may be a R32, but only the lower 8 or
1725// 16-bits matter.
Evan Cheng11e15b32006-04-03 20:53:28 +00001726def : Pat<(v8i16 (X86s2vec R32:$src)), (MOVDI2PDIrr R32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001727 Requires<[HasSSE2]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001728def : Pat<(v16i8 (X86s2vec R32:$src)), (MOVDI2PDIrr R32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001729 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00001730
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001731// bit_convert
Evan Cheng475aecf2006-03-29 03:04:49 +00001732def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>,
1733 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001734def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>,
1735 Requires<[HasSSE2]>;
1736def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>,
1737 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00001738def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>,
1739 Requires<[HasSSE2]>;
1740def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>,
1741 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001742def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
1743 Requires<[HasSSE2]>;
1744def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
1745 Requires<[HasSSE2]>;
1746def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
1747 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00001748def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>,
1749 Requires<[HasSSE2]>;
1750def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>,
1751 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001752def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
1753 Requires<[HasSSE2]>;
1754def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>,
1755 Requires<[HasSSE2]>;
1756def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
1757 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00001758def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>,
1759 Requires<[HasSSE2]>;
1760def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>,
1761 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001762def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
1763 Requires<[HasSSE2]>;
1764def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>,
1765 Requires<[HasSSE2]>;
1766def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
1767 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00001768def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>,
1769 Requires<[HasSSE2]>;
1770def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>,
1771 Requires<[HasSSE2]>;
1772def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001773 Requires<[HasSSE2]>;
1774def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>,
1775 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00001776def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>,
1777 Requires<[HasSSE2]>;
1778def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>,
1779 Requires<[HasSSE2]>;
Evan Cheng5ced1d82006-04-06 23:23:56 +00001780def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>,
1781 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00001782def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>,
1783 Requires<[HasSSE2]>;
1784def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>,
1785 Requires<[HasSSE2]>;
1786def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>,
1787 Requires<[HasSSE2]>;
1788def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>,
1789 Requires<[HasSSE2]>;
1790def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>,
1791 Requires<[HasSSE2]>;
Evan Chengb9df0ca2006-03-22 02:53:00 +00001792
Evan Chengbc4832b2006-03-24 23:15:12 +00001793// Zeroing a VR128 then do a MOVS* to the lower bits.
1794def : Pat<(v2f64 (X86zexts2vec FR64:$src)),
Evan Cheng11e15b32006-04-03 20:53:28 +00001795 (MOVLSD2PDrr (V_SET0_PD), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00001796def : Pat<(v4f32 (X86zexts2vec FR32:$src)),
Evan Cheng11e15b32006-04-03 20:53:28 +00001797 (MOVLSS2PSrr (V_SET0_PS), FR32:$src)>, Requires<[HasSSE2]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00001798def : Pat<(v4i32 (X86zexts2vec R32:$src)),
Evan Cheng11e15b32006-04-03 20:53:28 +00001799 (MOVLDI2PDIrr (V_SET0_PI), R32:$src)>, Requires<[HasSSE2]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00001800def : Pat<(v8i16 (X86zexts2vec R16:$src)),
Evan Cheng11e15b32006-04-03 20:53:28 +00001801 (MOVLDI2PDIrr (V_SET0_PI), (MOVZX32rr16 R16:$src))>, Requires<[HasSSE2]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00001802def : Pat<(v16i8 (X86zexts2vec R8:$src)),
Evan Cheng11e15b32006-04-03 20:53:28 +00001803 (MOVLDI2PDIrr (V_SET0_PI), (MOVZX32rr8 R8:$src))>, Requires<[HasSSE2]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00001804
Evan Chengb9df0ca2006-03-22 02:53:00 +00001805// Splat v2f64 / v2i64
Evan Cheng691c9232006-03-29 19:02:40 +00001806def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_mask:$sm),
1807 (v2f64 (UNPCKLPDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
1808def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_mask:$sm),
Evan Cheng475aecf2006-03-29 03:04:49 +00001809 (v2i64 (PUNPCKLQDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
1810
Evan Cheng691c9232006-03-29 19:02:40 +00001811// Splat v4f32
1812def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
1813 (v4f32 (SHUFPSrr VR128:$src, VR128:$src, SSE_splat_mask:$sm))>,
1814 Requires<[HasSSE1]>;
1815
Evan Cheng7d9061e2006-03-30 19:54:57 +00001816// Shuffle v4i32 with SHUFP* if others do not match.
Evan Cheng475aecf2006-03-29 03:04:49 +00001817def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001818 SHUFP_int_shuffle_mask:$sm),
Evan Cheng475aecf2006-03-29 03:04:49 +00001819 (v4i32 (SHUFPSrr VR128:$src1, VR128:$src2,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001820 SHUFP_int_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng475aecf2006-03-29 03:04:49 +00001821def : Pat<(vector_shuffle (v4i32 VR128:$src1), (load addr:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001822 SHUFP_int_shuffle_mask:$sm),
Evan Cheng475aecf2006-03-29 03:04:49 +00001823 (v4i32 (SHUFPSrm VR128:$src1, addr:$src2,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001824 SHUFP_int_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
1825
1826// Shuffle v4f32 with PSHUF* if others do not match.
1827def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
1828 PSHUFD_fp_shuffle_mask:$sm),
Evan Cheng8703be42006-04-04 19:12:30 +00001829 (v4f32 (PSHUFDri VR128:$src1, PSHUFD_fp_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001830 Requires<[HasSSE2]>;
1831def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
1832 PSHUFD_fp_shuffle_mask:$sm),
Evan Cheng8703be42006-04-04 19:12:30 +00001833 (v4f32 (PSHUFDmi addr:$src1, PSHUFD_fp_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001834 Requires<[HasSSE2]>;
1835def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
1836 PSHUFHW_fp_shuffle_mask:$sm),
Evan Cheng8703be42006-04-04 19:12:30 +00001837 (v4f32 (PSHUFHWri VR128:$src1, PSHUFHW_fp_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001838 Requires<[HasSSE2]>;
1839def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
1840 PSHUFHW_fp_shuffle_mask:$sm),
Evan Cheng8703be42006-04-04 19:12:30 +00001841 (v4f32 (PSHUFHWmi addr:$src1, PSHUFHW_fp_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001842 Requires<[HasSSE2]>;
1843def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
1844 PSHUFLW_fp_shuffle_mask:$sm),
Evan Cheng8703be42006-04-04 19:12:30 +00001845 (v4f32 (PSHUFLWri VR128:$src1, PSHUFLW_fp_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001846 Requires<[HasSSE2]>;
1847def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
1848 PSHUFLW_fp_shuffle_mask:$sm),
Evan Cheng8703be42006-04-04 19:12:30 +00001849 (v4f32 (PSHUFLWmi addr:$src1, PSHUFLW_fp_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001850 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00001851
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001852// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
1853def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
1854 UNPCKL_v_undef_shuffle_mask)),
1855 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
1856def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
1857 UNPCKL_v_undef_shuffle_mask)),
1858 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
1859def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
1860 UNPCKL_v_undef_shuffle_mask)),
1861 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
1862def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
1863 UNPCKL_v_undef_shuffle_mask)),
1864 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
1865
Evan Chengff65e382006-04-04 21:49:39 +00001866// 128-bit logical shifts
1867def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1868 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1869def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1870 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1871
Evan Cheng1b32f222006-03-30 07:33:32 +00001872// Logical ops
1873def : Pat<(and (bc_v4i32 (v4f32 VR128:$src1)), (loadv4i32 addr:$src2)),
1874 (ANDPSrm VR128:$src1, addr:$src2)>;
1875def : Pat<(and (bc_v2i64 (v2f64 VR128:$src1)), (loadv2i64 addr:$src2)),
1876 (ANDPDrm VR128:$src1, addr:$src2)>;
1877def : Pat<(or (bc_v4i32 (v4f32 VR128:$src1)), (loadv4i32 addr:$src2)),
1878 (ORPSrm VR128:$src1, addr:$src2)>;
1879def : Pat<(or (bc_v2i64 (v2f64 VR128:$src1)), (loadv2i64 addr:$src2)),
1880 (ORPDrm VR128:$src1, addr:$src2)>;
1881def : Pat<(xor (bc_v4i32 (v4f32 VR128:$src1)), (loadv4i32 addr:$src2)),
1882 (XORPSrm VR128:$src1, addr:$src2)>;
1883def : Pat<(xor (bc_v2i64 (v2f64 VR128:$src1)), (loadv2i64 addr:$src2)),
1884 (XORPDrm VR128:$src1, addr:$src2)>;
1885def : Pat<(and (vnot (bc_v4i32 (v4f32 VR128:$src1))), (loadv4i32 addr:$src2)),
1886 (ANDNPSrm VR128:$src1, addr:$src2)>;
1887def : Pat<(and (vnot (bc_v2i64 (v2f64 VR128:$src1))), (loadv2i64 addr:$src2)),
1888 (ANDNPDrm VR128:$src1, addr:$src2)>;
1889
1890def : Pat<(bc_v4f32 (v4i32 (and VR128:$src1, VR128:$src2))),
1891 (ANDPSrr VR128:$src1, VR128:$src2)>;
1892def : Pat<(bc_v4f32 (v4i32 (or VR128:$src1, VR128:$src2))),
1893 (ORPSrr VR128:$src1, VR128:$src2)>;
1894def : Pat<(bc_v4f32 (v4i32 (xor VR128:$src1, VR128:$src2))),
1895 (XORPSrr VR128:$src1, VR128:$src2)>;
1896def : Pat<(bc_v4f32 (v4i32 (and (vnot VR128:$src1), VR128:$src2))),
1897 (ANDNPSrr VR128:$src1, VR128:$src2)>;
1898
1899def : Pat<(bc_v4f32 (v4i32 (and VR128:$src1, (load addr:$src2)))),
1900 (ANDPSrm (v4i32 VR128:$src1), addr:$src2)>;
1901def : Pat<(bc_v4f32 (v4i32 (or VR128:$src1, (load addr:$src2)))),
1902 (ORPSrm VR128:$src1, addr:$src2)>;
1903def : Pat<(bc_v4f32 (v4i32 (xor VR128:$src1, (load addr:$src2)))),
1904 (XORPSrm VR128:$src1, addr:$src2)>;
1905def : Pat<(bc_v4f32 (v4i32 (and (vnot VR128:$src1), (load addr:$src2)))),
1906 (ANDNPSrm VR128:$src1, addr:$src2)>;
1907
1908def : Pat<(bc_v2f64 (v2i64 (and VR128:$src1, VR128:$src2))),
1909 (ANDPDrr VR128:$src1, VR128:$src2)>;
1910def : Pat<(bc_v2f64 (v2i64 (or VR128:$src1, VR128:$src2))),
1911 (ORPDrr VR128:$src1, VR128:$src2)>;
1912def : Pat<(bc_v2f64 (v2i64 (xor VR128:$src1, VR128:$src2))),
1913 (XORPDrr VR128:$src1, VR128:$src2)>;
1914def : Pat<(bc_v2f64 (v2i64 (and (vnot VR128:$src1), VR128:$src2))),
1915 (ANDNPDrr VR128:$src1, VR128:$src2)>;
1916
1917def : Pat<(bc_v2f64 (v2i64 (and VR128:$src1, (load addr:$src2)))),
1918 (ANDPSrm (v2i64 VR128:$src1), addr:$src2)>;
1919def : Pat<(bc_v2f64 (v2i64 (or VR128:$src1, (load addr:$src2)))),
1920 (ORPSrm VR128:$src1, addr:$src2)>;
1921def : Pat<(bc_v2f64 (v2i64 (xor VR128:$src1, (load addr:$src2)))),
1922 (XORPSrm VR128:$src1, addr:$src2)>;
1923def : Pat<(bc_v2f64 (v2i64 (and (vnot VR128:$src1), (load addr:$src2)))),
1924 (ANDNPSrm VR128:$src1, addr:$src2)>;
1925
1926def : Pat<(v4i32 (and VR128:$src1, VR128:$src2)),
1927 (PANDrr VR128:$src1, VR128:$src2)>;
1928def : Pat<(v8i16 (and VR128:$src1, VR128:$src2)),
1929 (PANDrr VR128:$src1, VR128:$src2)>;
1930def : Pat<(v16i8 (and VR128:$src1, VR128:$src2)),
1931 (PANDrr VR128:$src1, VR128:$src2)>;
1932def : Pat<(v4i32 (or VR128:$src1, VR128:$src2)),
1933 (PORrr VR128:$src1, VR128:$src2)>;
1934def : Pat<(v8i16 (or VR128:$src1, VR128:$src2)),
1935 (PORrr VR128:$src1, VR128:$src2)>;
1936def : Pat<(v16i8 (or VR128:$src1, VR128:$src2)),
1937 (PORrr VR128:$src1, VR128:$src2)>;
1938def : Pat<(v4i32 (xor VR128:$src1, VR128:$src2)),
1939 (PXORrr VR128:$src1, VR128:$src2)>;
1940def : Pat<(v8i16 (xor VR128:$src1, VR128:$src2)),
1941 (PXORrr VR128:$src1, VR128:$src2)>;
1942def : Pat<(v16i8 (xor VR128:$src1, VR128:$src2)),
1943 (PXORrr VR128:$src1, VR128:$src2)>;
1944def : Pat<(v4i32 (and (vnot VR128:$src1), VR128:$src2)),
1945 (PANDNrr VR128:$src1, VR128:$src2)>;
1946def : Pat<(v8i16 (and (vnot VR128:$src1), VR128:$src2)),
1947 (PANDNrr VR128:$src1, VR128:$src2)>;
1948def : Pat<(v16i8 (and (vnot VR128:$src1), VR128:$src2)),
1949 (PANDNrr VR128:$src1, VR128:$src2)>;
1950
1951def : Pat<(v4i32 (and VR128:$src1, (load addr:$src2))),
1952 (PANDrm VR128:$src1, addr:$src2)>;
1953def : Pat<(v8i16 (and VR128:$src1, (load addr:$src2))),
1954 (PANDrm VR128:$src1, addr:$src2)>;
1955def : Pat<(v16i8 (and VR128:$src1, (load addr:$src2))),
1956 (PANDrm VR128:$src1, addr:$src2)>;
1957def : Pat<(v4i32 (or VR128:$src1, (load addr:$src2))),
1958 (PORrm VR128:$src1, addr:$src2)>;
1959def : Pat<(v8i16 (or VR128:$src1, (load addr:$src2))),
1960 (PORrm VR128:$src1, addr:$src2)>;
1961def : Pat<(v16i8 (or VR128:$src1, (load addr:$src2))),
1962 (PORrm VR128:$src1, addr:$src2)>;
1963def : Pat<(v4i32 (xor VR128:$src1, (load addr:$src2))),
1964 (PXORrm VR128:$src1, addr:$src2)>;
1965def : Pat<(v8i16 (xor VR128:$src1, (load addr:$src2))),
1966 (PXORrm VR128:$src1, addr:$src2)>;
1967def : Pat<(v16i8 (xor VR128:$src1, (load addr:$src2))),
1968 (PXORrm VR128:$src1, addr:$src2)>;
1969def : Pat<(v4i32 (and (vnot VR128:$src1), (load addr:$src2))),
1970 (PANDNrm VR128:$src1, addr:$src2)>;
1971def : Pat<(v8i16 (and (vnot VR128:$src1), (load addr:$src2))),
1972 (PANDNrm VR128:$src1, addr:$src2)>;
1973def : Pat<(v16i8 (and (vnot VR128:$src1), (load addr:$src2))),
1974 (PANDNrm VR128:$src1, addr:$src2)>;