Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1 | //====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the Evan Cheng and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 SSE instruction set, defining the instructions, |
| 11 | // and properties of the instructions which are needed for code generation, |
| 12 | // machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 17 | // SSE specific DAG Nodes. |
| 18 | //===----------------------------------------------------------------------===// |
| 19 | |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 20 | def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad, |
| 21 | [SDNPHasChain]>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 22 | def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp, |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 23 | [SDNPCommutative, SDNPAssociative]>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 24 | def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp, |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 25 | [SDNPCommutative, SDNPAssociative]>; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 26 | def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest, |
| 27 | [SDNPOutFlag]>; |
| 28 | def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest, |
| 29 | [SDNPOutFlag]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 30 | def X86s2vec : SDNode<"X86ISD::S2VEC", |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 31 | SDTypeProfile<1, 1, []>, []>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 32 | def X86zexts2vec : SDNode<"X86ISD::ZEXT_S2VEC", |
| 33 | SDTypeProfile<1, 1, []>, []>; |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 34 | def X86pextrw : SDNode<"X86ISD::PEXTRW", |
| 35 | SDTypeProfile<1, 2, []>, []>; |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 36 | def X86pinsrw : SDNode<"X86ISD::PINSRW", |
| 37 | SDTypeProfile<1, 3, []>, []>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 38 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 39 | //===----------------------------------------------------------------------===// |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 40 | // SSE pattern fragments |
| 41 | //===----------------------------------------------------------------------===// |
| 42 | |
| 43 | def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>; |
| 44 | def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>; |
| 45 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 46 | def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>; |
| 47 | def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 48 | def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>; |
| 49 | def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>; |
| 50 | def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>; |
| 51 | def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>; |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 52 | |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 53 | def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>; |
| 54 | def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 55 | def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>; |
| 56 | def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>; |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 57 | def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>; |
| 58 | def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>; |
| 59 | |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 60 | def fp32imm0 : PatLeaf<(f32 fpimm), [{ |
| 61 | return N->isExactlyValue(+0.0); |
| 62 | }]>; |
| 63 | |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 64 | def PSxLDQ_imm : SDNodeXForm<imm, [{ |
| 65 | // Transformation function: imm >> 3 |
| 66 | return getI32Imm(N->getValue() >> 3); |
| 67 | }]>; |
| 68 | |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 69 | // SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*, |
| 70 | // SHUFP* etc. imm. |
| 71 | def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{ |
| 72 | return getI8Imm(X86::getShuffleSHUFImmediate(N)); |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 73 | }]>; |
| 74 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 75 | // SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to |
| 76 | // PSHUFHW imm. |
| 77 | def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{ |
| 78 | return getI8Imm(X86::getShufflePSHUFHWImmediate(N)); |
| 79 | }]>; |
| 80 | |
| 81 | // SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to |
| 82 | // PSHUFLW imm. |
| 83 | def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{ |
| 84 | return getI8Imm(X86::getShufflePSHUFLWImmediate(N)); |
| 85 | }]>; |
| 86 | |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 87 | def SSE_splat_mask : PatLeaf<(build_vector), [{ |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 88 | return X86::isSplatMask(N); |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 89 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 90 | |
Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 91 | def MOVLHPS_shuffle_mask : PatLeaf<(build_vector), [{ |
| 92 | return X86::isMOVLHPSMask(N); |
| 93 | }]>; |
| 94 | |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 95 | def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{ |
| 96 | return X86::isMOVHLPSMask(N); |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 97 | }]>; |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 98 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 99 | def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 100 | return X86::isMOVHPMask(N); |
| 101 | }]>; |
| 102 | |
| 103 | def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 104 | return X86::isMOVLPMask(N); |
| 105 | }]>; |
| 106 | |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 107 | def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{ |
| 108 | return X86::isUNPCKLMask(N); |
| 109 | }]>; |
| 110 | |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 111 | def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{ |
| 112 | return X86::isUNPCKHMask(N); |
| 113 | }]>; |
| 114 | |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 115 | def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{ |
| 116 | return X86::isUNPCKL_v_undef_Mask(N); |
| 117 | }]>; |
| 118 | |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 119 | def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{ |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 120 | return X86::isPSHUFDMask(N); |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 121 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 122 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 123 | def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{ |
| 124 | return X86::isPSHUFHWMask(N); |
| 125 | }], SHUFFLE_get_pshufhw_imm>; |
| 126 | |
| 127 | def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{ |
| 128 | return X86::isPSHUFLWMask(N); |
| 129 | }], SHUFFLE_get_pshuflw_imm>; |
| 130 | |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 131 | // Only use PSHUF* for v4f32 if SHUFP does not match. |
| 132 | def PSHUFD_fp_shuffle_mask : PatLeaf<(build_vector), [{ |
| 133 | return !X86::isSHUFPMask(N) && |
| 134 | X86::isPSHUFDMask(N); |
| 135 | }], SHUFFLE_get_shuf_imm>; |
| 136 | |
| 137 | def PSHUFHW_fp_shuffle_mask : PatLeaf<(build_vector), [{ |
| 138 | return !X86::isSHUFPMask(N) && |
| 139 | X86::isPSHUFHWMask(N); |
| 140 | }], SHUFFLE_get_pshufhw_imm>; |
| 141 | |
| 142 | def PSHUFLW_fp_shuffle_mask : PatLeaf<(build_vector), [{ |
| 143 | return !X86::isSHUFPMask(N) && |
| 144 | X86::isPSHUFLWMask(N); |
| 145 | }], SHUFFLE_get_pshuflw_imm>; |
| 146 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 147 | def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{ |
| 148 | return X86::isSHUFPMask(N); |
| 149 | }], SHUFFLE_get_shuf_imm>; |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 150 | |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 151 | // Only use SHUFP for v4i32 if PSHUF* do not match. |
| 152 | def SHUFP_int_shuffle_mask : PatLeaf<(build_vector), [{ |
| 153 | return !X86::isPSHUFDMask(N) && |
| 154 | !X86::isPSHUFHWMask(N) && |
| 155 | !X86::isPSHUFLWMask(N) && |
| 156 | X86::isSHUFPMask(N); |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 157 | }], SHUFFLE_get_shuf_imm>; |
| 158 | |
Evan Cheng | 06a8aa1 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 159 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 160 | // SSE scalar FP Instructions |
| 161 | //===----------------------------------------------------------------------===// |
| 162 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 163 | // Instruction templates |
| 164 | // SSI - SSE1 instructions with XS prefix. |
| 165 | // SDI - SSE2 instructions with XD prefix. |
| 166 | // PSI - SSE1 instructions with TB prefix. |
| 167 | // PDI - SSE2 instructions with TB and OpSize prefixes. |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 168 | // PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix. |
| 169 | // PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes. |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 170 | // S3SI - SSE3 instructions with XD prefix. |
| 171 | // S3DI - SSE3 instructions with TB and OpSize prefixes. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 172 | class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 173 | : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>; |
| 174 | class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 175 | : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>; |
| 176 | class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 177 | : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>; |
| 178 | class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 179 | : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>; |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 180 | class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 181 | : X86Inst<o, F, Imm8, ops, asm>, TB, Requires<[HasSSE1]> { |
| 182 | let Pattern = pattern; |
| 183 | } |
| 184 | class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 185 | : X86Inst<o, F, Imm8, ops, asm>, TB, OpSize, Requires<[HasSSE2]> { |
| 186 | let Pattern = pattern; |
| 187 | } |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 188 | class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 189 | : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>; |
| 190 | class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern> |
| 191 | : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>; |
| 192 | |
| 193 | //===----------------------------------------------------------------------===// |
| 194 | // Helpers for defining instructions that directly correspond to intrinsics. |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 195 | class SS_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 196 | : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 197 | [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>; |
| 198 | class SS_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 199 | : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm, |
| 200 | [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>; |
| 201 | class SD_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 202 | : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 203 | [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>; |
| 204 | class SD_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 205 | : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm, |
| 206 | [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>; |
| 207 | |
| 208 | class SS_Intrr<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 209 | : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 210 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
| 211 | class SS_Intrm<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 212 | : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 213 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>; |
| 214 | class SD_Intrr<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 215 | : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 216 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
| 217 | class SD_Intrm<bits<8> o, string asm, Intrinsic IntId> |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 218 | : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm, |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 219 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 220 | |
| 221 | class PS_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 222 | : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 223 | [(set VR128:$dst, (IntId VR128:$src))]>; |
| 224 | class PS_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 225 | : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm, |
| 226 | [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>; |
| 227 | class PD_Intr<bits<8> o, string asm, Intrinsic IntId> |
| 228 | : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm, |
| 229 | [(set VR128:$dst, (IntId VR128:$src))]>; |
| 230 | class PD_Intm<bits<8> o, string asm, Intrinsic IntId> |
| 231 | : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm, |
| 232 | [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>; |
| 233 | |
| 234 | class PS_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 235 | : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 236 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| 237 | class PS_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 238 | : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm, |
| 239 | [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>; |
| 240 | class PD_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 241 | : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 242 | [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>; |
| 243 | class PD_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 244 | : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm, |
| 245 | [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>; |
| 246 | |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 247 | class S3S_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 248 | : S3SI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 249 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>; |
| 250 | class S3S_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 251 | : S3SI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm, |
| 252 | [(set VR128:$dst, (v4f32 (IntId VR128:$src1, |
| 253 | (loadv4f32 addr:$src2))))]>; |
| 254 | class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId> |
| 255 | : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm, |
| 256 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>; |
| 257 | class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId> |
| 258 | : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm, |
| 259 | [(set VR128:$dst, (v2f64 (IntId VR128:$src1, |
| 260 | (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 261 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 262 | // Some 'special' instructions |
| 263 | def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst), |
| 264 | "#IMPLICIT_DEF $dst", |
| 265 | [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>; |
| 266 | def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst), |
| 267 | "#IMPLICIT_DEF $dst", |
| 268 | [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>; |
| 269 | |
| 270 | // CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the |
| 271 | // scheduler into a branch sequence. |
| 272 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 273 | def CMOV_FR32 : I<0, Pseudo, |
| 274 | (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond), |
| 275 | "#CMOV_FR32 PSEUDO!", |
| 276 | [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>; |
| 277 | def CMOV_FR64 : I<0, Pseudo, |
| 278 | (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond), |
| 279 | "#CMOV_FR64 PSEUDO!", |
| 280 | [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>; |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 281 | def CMOV_V4F32 : I<0, Pseudo, |
| 282 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 283 | "#CMOV_V4F32 PSEUDO!", |
| 284 | [(set VR128:$dst, |
| 285 | (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| 286 | def CMOV_V2F64 : I<0, Pseudo, |
| 287 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 288 | "#CMOV_V2F64 PSEUDO!", |
| 289 | [(set VR128:$dst, |
| 290 | (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
| 291 | def CMOV_V2I64 : I<0, Pseudo, |
| 292 | (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond), |
| 293 | "#CMOV_V2I64 PSEUDO!", |
| 294 | [(set VR128:$dst, |
| 295 | (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 296 | } |
| 297 | |
| 298 | // Move Instructions |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 299 | def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 300 | "movss {$src, $dst|$dst, $src}", []>; |
| 301 | def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
| 302 | "movss {$src, $dst|$dst, $src}", |
| 303 | [(set FR32:$dst, (loadf32 addr:$src))]>; |
| 304 | def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| 305 | "movsd {$src, $dst|$dst, $src}", []>; |
| 306 | def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src), |
| 307 | "movsd {$src, $dst|$dst, $src}", |
| 308 | [(set FR64:$dst, (loadf64 addr:$src))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 309 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 310 | def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 311 | "movss {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 312 | [(store FR32:$src, addr:$dst)]>; |
| 313 | def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 314 | "movsd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 315 | [(store FR64:$src, addr:$dst)]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 316 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 317 | // Arithmetic instructions |
| 318 | let isTwoAddress = 1 in { |
| 319 | let isCommutable = 1 in { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 320 | def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 321 | "addss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 322 | [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>; |
| 323 | def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 324 | "addsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 325 | [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>; |
| 326 | def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 327 | "mulss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 328 | [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>; |
| 329 | def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 330 | "mulsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 331 | [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 332 | } |
| 333 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 334 | def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 335 | "addss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 336 | [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>; |
| 337 | def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 338 | "addsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 339 | [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>; |
| 340 | def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 341 | "mulss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 342 | [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>; |
| 343 | def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 344 | "mulsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 345 | [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 346 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 347 | def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 348 | "divss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 349 | [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>; |
| 350 | def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 351 | "divss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 352 | [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>; |
| 353 | def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 354 | "divsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 355 | [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>; |
| 356 | def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 357 | "divsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 358 | [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 359 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 360 | def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 361 | "subss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 362 | [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>; |
| 363 | def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 364 | "subss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 365 | [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>; |
| 366 | def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 367 | "subsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 368 | [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>; |
| 369 | def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 370 | "subsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 371 | [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 372 | } |
| 373 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 374 | def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 375 | "sqrtss {$src, $dst|$dst, $src}", |
| 376 | [(set FR32:$dst, (fsqrt FR32:$src))]>; |
| 377 | def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 378 | "sqrtss {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 379 | [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 380 | def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 381 | "sqrtsd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 382 | [(set FR64:$dst, (fsqrt FR64:$src))]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 383 | def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 384 | "sqrtsd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 385 | [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>; |
| 386 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 387 | def RSQRTSSr : SSI<0x52, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 388 | "rsqrtss {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 389 | def RSQRTSSm : SSI<0x52, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 390 | "rsqrtss {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 391 | def RCPSSr : SSI<0x53, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 392 | "rcpss {$src, $dst|$dst, $src}", []>; |
| 393 | def RCPSSm : SSI<0x53, MRMSrcMem, (ops FR32:$dst, f32mem:$src), |
| 394 | "rcpss {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 395 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 396 | let isTwoAddress = 1 in { |
| 397 | def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 398 | "maxss {$src2, $dst|$dst, $src2}", []>; |
| 399 | def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| 400 | "maxss {$src2, $dst|$dst, $src2}", []>; |
| 401 | def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2), |
| 402 | "maxsd {$src2, $dst|$dst, $src2}", []>; |
| 403 | def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2), |
| 404 | "maxsd {$src2, $dst|$dst, $src2}", []>; |
| 405 | def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 406 | "minss {$src2, $dst|$dst, $src2}", []>; |
| 407 | def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2), |
| 408 | "minss {$src2, $dst|$dst, $src2}", []>; |
| 409 | def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2), |
| 410 | "minsd {$src2, $dst|$dst, $src2}", []>; |
| 411 | def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2), |
| 412 | "minsd {$src2, $dst|$dst, $src2}", []>; |
| 413 | } |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 414 | |
| 415 | // Aliases to match intrinsics which expect XMM operand(s). |
| 416 | let isTwoAddress = 1 in { |
| 417 | let isCommutable = 1 in { |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 418 | def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}", |
| 419 | int_x86_sse_add_ss>; |
| 420 | def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}", |
| 421 | int_x86_sse2_add_sd>; |
| 422 | def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}", |
| 423 | int_x86_sse_mul_ss>; |
| 424 | def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}", |
| 425 | int_x86_sse2_mul_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 426 | } |
| 427 | |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 428 | def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}", |
| 429 | int_x86_sse_add_ss>; |
| 430 | def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}", |
| 431 | int_x86_sse2_add_sd>; |
| 432 | def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}", |
| 433 | int_x86_sse_mul_ss>; |
| 434 | def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}", |
| 435 | int_x86_sse2_mul_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 436 | |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 437 | def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}", |
| 438 | int_x86_sse_div_ss>; |
| 439 | def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}", |
| 440 | int_x86_sse_div_ss>; |
| 441 | def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}", |
| 442 | int_x86_sse2_div_sd>; |
| 443 | def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}", |
| 444 | int_x86_sse2_div_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 445 | |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 446 | def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}", |
| 447 | int_x86_sse_sub_ss>; |
| 448 | def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}", |
| 449 | int_x86_sse_sub_ss>; |
| 450 | def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}", |
| 451 | int_x86_sse2_sub_sd>; |
| 452 | def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}", |
| 453 | int_x86_sse2_sub_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 454 | } |
| 455 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 456 | def Int_SQRTSSr : SS_Intr<0x51, "sqrtss {$src, $dst|$dst, $src}", |
| 457 | int_x86_sse_sqrt_ss>; |
| 458 | def Int_SQRTSSm : SS_Intm<0x51, "sqrtss {$src, $dst|$dst, $src}", |
| 459 | int_x86_sse_sqrt_ss>; |
| 460 | def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}", |
| 461 | int_x86_sse2_sqrt_sd>; |
| 462 | def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}", |
| 463 | int_x86_sse2_sqrt_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 464 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 465 | def Int_RSQRTSSr : SS_Intr<0x52, "rsqrtss {$src, $dst|$dst, $src}", |
| 466 | int_x86_sse_rsqrt_ss>; |
| 467 | def Int_RSQRTSSm : SS_Intm<0x52, "rsqrtss {$src, $dst|$dst, $src}", |
| 468 | int_x86_sse_rsqrt_ss>; |
| 469 | def Int_RCPSSr : SS_Intr<0x53, "rcpss {$src, $dst|$dst, $src}", |
| 470 | int_x86_sse_rcp_ss>; |
| 471 | def Int_RCPSSm : SS_Intm<0x53, "rcpss {$src, $dst|$dst, $src}", |
| 472 | int_x86_sse_rcp_ss>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 473 | |
| 474 | let isTwoAddress = 1 in { |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 475 | def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 476 | int_x86_sse_max_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 477 | def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 478 | int_x86_sse_max_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 479 | def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 480 | int_x86_sse2_max_sd>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 481 | def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 482 | int_x86_sse2_max_sd>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 483 | def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 484 | int_x86_sse_min_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 485 | def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 486 | int_x86_sse_min_ss>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 487 | def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 488 | int_x86_sse2_min_sd>; |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 489 | def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e96740 | 2006-04-04 00:10:53 +0000 | [diff] [blame] | 490 | int_x86_sse2_min_sd>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 491 | } |
| 492 | |
| 493 | // Conversion instructions |
| 494 | def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops R32:$dst, FR32:$src), |
| 495 | "cvtss2si {$src, $dst|$dst, $src}", []>; |
| 496 | def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops R32:$dst, f32mem:$src), |
| 497 | "cvtss2si {$src, $dst|$dst, $src}", []>; |
| 498 | |
| 499 | def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops R32:$dst, FR32:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 500 | "cvttss2si {$src, $dst|$dst, $src}", |
| 501 | [(set R32:$dst, (fp_to_sint FR32:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 502 | def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops R32:$dst, f32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 503 | "cvttss2si {$src, $dst|$dst, $src}", |
| 504 | [(set R32:$dst, (fp_to_sint (loadf32 addr:$src)))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 505 | def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops R32:$dst, FR64:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 506 | "cvttsd2si {$src, $dst|$dst, $src}", |
| 507 | [(set R32:$dst, (fp_to_sint FR64:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 508 | def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops R32:$dst, f64mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 509 | "cvttsd2si {$src, $dst|$dst, $src}", |
| 510 | [(set R32:$dst, (fp_to_sint (loadf64 addr:$src)))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 511 | def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 512 | "cvtsd2ss {$src, $dst|$dst, $src}", |
| 513 | [(set FR32:$dst, (fround FR64:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 514 | def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 515 | "cvtsd2ss {$src, $dst|$dst, $src}", |
| 516 | [(set FR32:$dst, (fround (loadf64 addr:$src)))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 517 | def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, R32:$src), |
| 518 | "cvtsi2ss {$src, $dst|$dst, $src}", |
| 519 | [(set FR32:$dst, (sint_to_fp R32:$src))]>; |
| 520 | def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 521 | "cvtsi2ss {$src, $dst|$dst, $src}", |
| 522 | [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 523 | def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, R32:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 524 | "cvtsi2sd {$src, $dst|$dst, $src}", |
| 525 | [(set FR64:$dst, (sint_to_fp R32:$src))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 526 | def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 527 | "cvtsi2sd {$src, $dst|$dst, $src}", |
| 528 | [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>; |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 529 | // SSE2 instructions with XS prefix |
| 530 | def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 531 | "cvtss2sd {$src, $dst|$dst, $src}", |
| 532 | [(set FR64:$dst, (fextend FR32:$src))]>, XS, |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 533 | Requires<[HasSSE2]>; |
| 534 | def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 535 | "cvtss2sd {$src, $dst|$dst, $src}", |
| 536 | [(set FR64:$dst, (fextend (loadf32 addr:$src)))]>, XS, |
Evan Cheng | c46349d | 2006-03-28 23:51:43 +0000 | [diff] [blame] | 537 | Requires<[HasSSE2]>; |
| 538 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 539 | // Comparison instructions |
| 540 | let isTwoAddress = 1 in { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 541 | def CMPSSrr : SSI<0xC2, MRMSrcReg, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 542 | (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc), |
Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 543 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 544 | []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 545 | def CMPSSrm : SSI<0xC2, MRMSrcMem, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 546 | (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 547 | "cmp${cc}ss {$src, $dst|$dst, $src}", []>; |
| 548 | def CMPSDrr : SDI<0xC2, MRMSrcReg, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 549 | (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 550 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 551 | def CMPSDrm : SDI<0xC2, MRMSrcMem, |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 552 | (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 553 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 554 | } |
| 555 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 556 | def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 557 | "ucomiss {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 558 | [(X86cmp FR32:$src1, FR32:$src2)]>; |
| 559 | def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 560 | "ucomiss {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 561 | [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>; |
| 562 | def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 563 | "ucomisd {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 564 | [(X86cmp FR64:$src1, FR64:$src2)]>; |
| 565 | def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 566 | "ucomisd {$src2, $src1|$src1, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 567 | [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 568 | |
Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 569 | // Aliases to match intrinsics which expect XMM operand(s). |
| 570 | let isTwoAddress = 1 in { |
| 571 | def Int_CMPSSrr : SSI<0xC2, MRMSrcReg, |
| 572 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 573 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 574 | [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1, |
| 575 | VR128:$src, imm:$cc))]>; |
| 576 | def Int_CMPSSrm : SSI<0xC2, MRMSrcMem, |
| 577 | (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc), |
| 578 | "cmp${cc}ss {$src, $dst|$dst, $src}", |
| 579 | [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1, |
| 580 | (load addr:$src), imm:$cc))]>; |
| 581 | def Int_CMPSDrr : SDI<0xC2, MRMSrcReg, |
| 582 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 583 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 584 | def Int_CMPSDrm : SDI<0xC2, MRMSrcMem, |
| 585 | (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc), |
| 586 | "cmp${cc}sd {$src, $dst|$dst, $src}", []>; |
| 587 | } |
| 588 | |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 589 | def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 590 | "ucomiss {$src2, $src1|$src1, $src2}", |
| 591 | [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>; |
| 592 | def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 593 | "ucomiss {$src2, $src1|$src1, $src2}", |
| 594 | [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>; |
| 595 | def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 596 | "ucomisd {$src2, $src1|$src1, $src2}", |
| 597 | [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>; |
| 598 | def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 599 | "ucomisd {$src2, $src1|$src1, $src2}", |
| 600 | [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>; |
| 601 | |
| 602 | def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 603 | "comiss {$src2, $src1|$src1, $src2}", |
| 604 | [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>; |
| 605 | def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 606 | "comiss {$src2, $src1|$src1, $src2}", |
| 607 | [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>; |
| 608 | def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2), |
| 609 | "comisd {$src2, $src1|$src1, $src2}", |
| 610 | [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>; |
| 611 | def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2), |
| 612 | "comisd {$src2, $src1|$src1, $src2}", |
| 613 | [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>; |
Evan Cheng | 0876aa5 | 2006-03-30 06:21:22 +0000 | [diff] [blame] | 614 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 615 | // Aliases of packed instructions for scalar use. These all have names that |
| 616 | // start with 'Fs'. |
| 617 | |
| 618 | // Alias instructions that map fld0 to pxor for sse. |
| 619 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
| 620 | def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst), |
| 621 | "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>, |
| 622 | Requires<[HasSSE1]>, TB, OpSize; |
| 623 | def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst), |
| 624 | "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>, |
| 625 | Requires<[HasSSE2]>, TB, OpSize; |
| 626 | |
| 627 | // Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd. |
| 628 | // Upper bits are disregarded. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 629 | def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src), |
| 630 | "movaps {$src, $dst|$dst, $src}", []>; |
| 631 | def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src), |
| 632 | "movapd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 633 | |
| 634 | // Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd. |
| 635 | // Upper bits are disregarded. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 636 | def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 637 | "movaps {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 638 | [(set FR32:$dst, (X86loadpf32 addr:$src))]>; |
| 639 | def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 640 | "movapd {$src, $dst|$dst, $src}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 641 | [(set FR64:$dst, (X86loadpf64 addr:$src))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 642 | |
| 643 | // Alias bitwise logical operations using SSE logical ops on packed FP values. |
| 644 | let isTwoAddress = 1 in { |
| 645 | let isCommutable = 1 in { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 646 | def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 647 | "andps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 648 | [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>; |
| 649 | def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 650 | "andpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 651 | [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>; |
| 652 | def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 653 | "orps {$src2, $dst|$dst, $src2}", []>; |
| 654 | def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 655 | "orpd {$src2, $dst|$dst, $src2}", []>; |
| 656 | def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 657 | "xorps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 658 | [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>; |
| 659 | def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 660 | "xorpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 661 | [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 662 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 663 | def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 664 | "andps {$src2, $dst|$dst, $src2}", |
| 665 | [(set FR32:$dst, (X86fand FR32:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 666 | (X86loadpf32 addr:$src2)))]>; |
| 667 | def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 668 | "andpd {$src2, $dst|$dst, $src2}", |
| 669 | [(set FR64:$dst, (X86fand FR64:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 670 | (X86loadpf64 addr:$src2)))]>; |
| 671 | def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| 672 | "orps {$src2, $dst|$dst, $src2}", []>; |
| 673 | def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| 674 | "orpd {$src2, $dst|$dst, $src2}", []>; |
| 675 | def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 676 | "xorps {$src2, $dst|$dst, $src2}", |
| 677 | [(set FR32:$dst, (X86fxor FR32:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 678 | (X86loadpf32 addr:$src2)))]>; |
| 679 | def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 680 | "xorpd {$src2, $dst|$dst, $src2}", |
| 681 | [(set FR64:$dst, (X86fxor FR64:$src1, |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 682 | (X86loadpf64 addr:$src2)))]>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 683 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 684 | def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2), |
| 685 | "andnps {$src2, $dst|$dst, $src2}", []>; |
| 686 | def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2), |
| 687 | "andnps {$src2, $dst|$dst, $src2}", []>; |
| 688 | def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2), |
| 689 | "andnpd {$src2, $dst|$dst, $src2}", []>; |
| 690 | def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2), |
| 691 | "andnpd {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 692 | } |
| 693 | |
| 694 | //===----------------------------------------------------------------------===// |
| 695 | // SSE packed FP Instructions |
| 696 | //===----------------------------------------------------------------------===// |
| 697 | |
Evan Cheng | c12e6c4 | 2006-03-19 09:38:54 +0000 | [diff] [blame] | 698 | // Some 'special' instructions |
| 699 | def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst), |
| 700 | "#IMPLICIT_DEF $dst", |
| 701 | [(set VR128:$dst, (v4f32 (undef)))]>, |
| 702 | Requires<[HasSSE1]>; |
| 703 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 704 | // Move Instructions |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 705 | def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 706 | "movaps {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 707 | def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 708 | "movaps {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 709 | [(set VR128:$dst, (loadv4f32 addr:$src))]>; |
| 710 | def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 711 | "movapd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 712 | def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 713 | "movapd {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 714 | [(set VR128:$dst, (loadv2f64 addr:$src))]>; |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 715 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 716 | def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 717 | "movaps {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 718 | [(store (v4f32 VR128:$src), addr:$dst)]>; |
| 719 | def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 720 | "movapd {$src, $dst|$dst, $src}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 721 | [(store (v2f64 VR128:$src), addr:$dst)]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 722 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 723 | def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 724 | "movups {$src, $dst|$dst, $src}", []>; |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame^] | 725 | def MOVUPSrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 726 | "movups {$src, $dst|$dst, $src}", |
| 727 | [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>; |
| 728 | def MOVUPSmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
| 729 | "movups {$src, $dst|$dst, $src}", |
| 730 | [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 731 | def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 732 | "movupd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 733 | def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame^] | 734 | "movupd {$src, $dst|$dst, $src}", |
| 735 | [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 736 | def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src), |
Evan Cheng | aa9fb8c | 2006-04-10 21:11:06 +0000 | [diff] [blame^] | 737 | "movupd {$src, $dst|$dst, $src}", |
| 738 | [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 739 | |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 740 | let isTwoAddress = 1 in { |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 741 | def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 742 | "movlps {$src2, $dst|$dst, $src2}", |
| 743 | [(set VR128:$dst, |
| 744 | (v4f32 (vector_shuffle VR128:$src1, |
| 745 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))), |
| 746 | MOVLP_shuffle_mask)))]>; |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 747 | def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 748 | "movlpd {$src2, $dst|$dst, $src2}", |
| 749 | [(set VR128:$dst, |
| 750 | (v2f64 (vector_shuffle VR128:$src1, |
| 751 | (scalar_to_vector (loadf64 addr:$src2)), |
| 752 | MOVLP_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 753 | def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 754 | "movhps {$src2, $dst|$dst, $src2}", |
| 755 | [(set VR128:$dst, |
| 756 | (v4f32 (vector_shuffle VR128:$src1, |
| 757 | (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))), |
| 758 | MOVHP_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 759 | def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), |
| 760 | "movhpd {$src2, $dst|$dst, $src2}", |
| 761 | [(set VR128:$dst, |
| 762 | (v2f64 (vector_shuffle VR128:$src1, |
| 763 | (scalar_to_vector (loadf64 addr:$src2)), |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 764 | MOVHP_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 765 | } |
| 766 | |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 767 | def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 768 | "movlps {$src, $dst|$dst, $src}", |
| 769 | [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)), |
| 770 | (i32 0))), addr:$dst)]>; |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 771 | def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 772 | "movlpd {$src, $dst|$dst, $src}", |
| 773 | [(store (f64 (vector_extract (v2f64 VR128:$src), |
| 774 | (i32 0))), addr:$dst)]>; |
Evan Cheng | 9bbfd4f | 2006-03-28 07:01:28 +0000 | [diff] [blame] | 775 | |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 776 | // v2f64 extract element 1 is always custom lowered to unpack high to low |
| 777 | // and extract element 0 so the non-store version isn't too horrible. |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 778 | def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 779 | "movhps {$src, $dst|$dst, $src}", |
| 780 | [(store (f64 (vector_extract |
| 781 | (v2f64 (vector_shuffle |
| 782 | (bc_v2f64 (v4f32 VR128:$src)), (undef), |
| 783 | UNPCKH_shuffle_mask)), (i32 0))), |
| 784 | addr:$dst)]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 785 | def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src), |
Evan Cheng | 20e3ed1 | 2006-04-03 22:30:54 +0000 | [diff] [blame] | 786 | "movhpd {$src, $dst|$dst, $src}", |
| 787 | [(store (f64 (vector_extract |
| 788 | (v2f64 (vector_shuffle VR128:$src, (undef), |
| 789 | UNPCKH_shuffle_mask)), (i32 0))), |
| 790 | addr:$dst)]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 791 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 792 | let isTwoAddress = 1 in { |
| 793 | def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 794 | "movlhps {$src2, $dst|$dst, $src2}", |
| 795 | [(set VR128:$dst, |
Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 796 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 797 | MOVLHPS_shuffle_mask)))]>; |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 798 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 799 | def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | be296ac | 2006-03-28 06:53:49 +0000 | [diff] [blame] | 800 | "movhlps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 801 | [(set VR128:$dst, |
Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 802 | (v4f32 (vector_shuffle VR128:$src1, VR128:$src2, |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 803 | MOVHLPS_shuffle_mask)))]>; |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 804 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 805 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 806 | // Conversion instructions |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 807 | def CVTPI2PSr : PSI<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src), |
| 808 | "cvtpi2ps {$src, $dst|$dst, $src}", []>; |
| 809 | def CVTPI2PSm : PSI<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 810 | "cvtpi2ps {$src, $dst|$dst, $src}", []>; |
| 811 | def CVTPI2PDr : PDI<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src), |
| 812 | "cvtpi2pd {$src, $dst|$dst, $src}", []>; |
| 813 | def CVTPI2PDm : PDI<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 814 | "cvtpi2pd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 815 | |
| 816 | // SSE2 instructions without OpSize prefix |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 817 | def CVTDQ2PSr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 818 | "cvtdq2ps {$src, $dst|$dst, $src}", []>, TB, |
| 819 | Requires<[HasSSE2]>; |
| 820 | def CVTDQ2PSm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 821 | "cvtdq2ps {$src, $dst|$dst, $src}", []>, TB, |
| 822 | Requires<[HasSSE2]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 823 | |
| 824 | // SSE2 instructions with XS prefix |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 825 | def CVTDQ2PDr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR64:$src), |
| 826 | "cvtdq2pd {$src, $dst|$dst, $src}", []>, |
| 827 | XS, Requires<[HasSSE2]>; |
| 828 | def CVTDQ2PDm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 829 | "cvtdq2pd {$src, $dst|$dst, $src}", []>, |
| 830 | XS, Requires<[HasSSE2]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 831 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 832 | def CVTPS2PIr : PSI<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 833 | "cvtps2pi {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 834 | def CVTPS2PIm : PSI<0x2D, MRMSrcMem, (ops VR64:$dst, f64mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 835 | "cvtps2pi {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 836 | def CVTPD2PIr : PDI<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 837 | "cvtpd2pi {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 838 | def CVTPD2PIm : PDI<0x2D, MRMSrcMem, (ops VR64:$dst, f128mem:$src), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 839 | "cvtpd2pi {$src, $dst|$dst, $src}", []>; |
| 840 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 841 | def CVTPS2DQr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 842 | "cvtps2dq {$src, $dst|$dst, $src}", []>; |
| 843 | def CVTPS2DQm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 844 | "cvtps2dq {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 845 | // SSE2 packed instructions with XD prefix |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 846 | def CVTPD2DQr : SDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 847 | "cvtpd2dq {$src, $dst|$dst, $src}", []>; |
| 848 | def CVTPD2DQm : SDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src), |
| 849 | "cvtpd2dq {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 850 | |
| 851 | // SSE2 instructions without OpSize prefix |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 852 | def CVTPS2PDr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 853 | "cvtps2pd {$src, $dst|$dst, $src}", []>, TB, |
| 854 | Requires<[HasSSE2]>; |
| 855 | def CVTPS2PDm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src), |
| 856 | "cvtps2pd {$src, $dst|$dst, $src}", []>, TB, |
| 857 | Requires<[HasSSE2]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 858 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 859 | def CVTPD2PSr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 860 | "cvtpd2ps {$src, $dst|$dst, $src}", []>; |
| 861 | def CVTPD2PSm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src), |
| 862 | "cvtpd2ps {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 863 | |
| 864 | // Arithmetic |
| 865 | let isTwoAddress = 1 in { |
| 866 | let isCommutable = 1 in { |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 867 | def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 868 | "addps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 869 | [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>; |
| 870 | def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 871 | "addpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 872 | [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>; |
| 873 | def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 874 | "mulps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 875 | [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>; |
| 876 | def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 877 | "mulpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 878 | [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 879 | } |
| 880 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 881 | def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 882 | "addps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 883 | [(set VR128:$dst, (v4f32 (fadd VR128:$src1, |
| 884 | (load addr:$src2))))]>; |
| 885 | def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 886 | "addpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 887 | [(set VR128:$dst, (v2f64 (fadd VR128:$src1, |
| 888 | (load addr:$src2))))]>; |
| 889 | def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 890 | "mulps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 891 | [(set VR128:$dst, (v4f32 (fmul VR128:$src1, |
| 892 | (load addr:$src2))))]>; |
| 893 | def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 894 | "mulpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 895 | [(set VR128:$dst, (v2f64 (fmul VR128:$src1, |
| 896 | (load addr:$src2))))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 897 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 898 | def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 899 | "divps {$src2, $dst|$dst, $src2}", |
| 900 | [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>; |
| 901 | def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 902 | "divps {$src2, $dst|$dst, $src2}", |
| 903 | [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, |
| 904 | (load addr:$src2))))]>; |
| 905 | def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 906 | "divpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 907 | [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>; |
| 908 | def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 909 | "divpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 910 | [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, |
| 911 | (load addr:$src2))))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 912 | |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 913 | def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 914 | "subps {$src2, $dst|$dst, $src2}", |
| 915 | [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>; |
| 916 | def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 917 | "subps {$src2, $dst|$dst, $src2}", |
| 918 | [(set VR128:$dst, (v4f32 (fsub VR128:$src1, |
| 919 | (load addr:$src2))))]>; |
| 920 | def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 921 | "subpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 922 | [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 923 | def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 924 | "subpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 925 | [(set VR128:$dst, (v2f64 (fsub VR128:$src1, |
| 926 | (load addr:$src2))))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 927 | } |
| 928 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 929 | def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}", |
| 930 | int_x86_sse_sqrt_ps>; |
| 931 | def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}", |
| 932 | int_x86_sse_sqrt_ps>; |
| 933 | def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}", |
| 934 | int_x86_sse2_sqrt_pd>; |
| 935 | def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}", |
| 936 | int_x86_sse2_sqrt_pd>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 937 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 938 | def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}", |
| 939 | int_x86_sse_rsqrt_ps>; |
| 940 | def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}", |
| 941 | int_x86_sse_rsqrt_ps>; |
| 942 | def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}", |
| 943 | int_x86_sse_rcp_ps>; |
| 944 | def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}", |
| 945 | int_x86_sse_rcp_ps>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 946 | |
Evan Cheng | 97ac5fa | 2006-04-03 23:49:17 +0000 | [diff] [blame] | 947 | let isTwoAddress = 1 in { |
| 948 | def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}", |
| 949 | int_x86_sse_max_ps>; |
| 950 | def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}", |
| 951 | int_x86_sse_max_ps>; |
| 952 | def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}", |
| 953 | int_x86_sse2_max_pd>; |
| 954 | def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}", |
| 955 | int_x86_sse2_max_pd>; |
| 956 | def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}", |
| 957 | int_x86_sse_min_ps>; |
| 958 | def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}", |
| 959 | int_x86_sse_min_ps>; |
| 960 | def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}", |
| 961 | int_x86_sse2_min_pd>; |
| 962 | def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}", |
| 963 | int_x86_sse2_min_pd>; |
| 964 | } |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 965 | |
| 966 | // Logical |
| 967 | let isTwoAddress = 1 in { |
| 968 | let isCommutable = 1 in { |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 969 | def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 970 | "andps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 971 | [(set VR128:$dst, |
| 972 | (and (bc_v4i32 (v4f32 VR128:$src1)), |
| 973 | (bc_v4i32 (v4f32 VR128:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 974 | def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 975 | "andpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 976 | [(set VR128:$dst, |
| 977 | (and (bc_v2i64 (v2f64 VR128:$src1)), |
| 978 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 979 | def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 980 | "orps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 981 | [(set VR128:$dst, |
| 982 | (or (bc_v4i32 (v4f32 VR128:$src1)), |
| 983 | (bc_v4i32 (v4f32 VR128:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 984 | def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 985 | "orpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 986 | [(set VR128:$dst, |
| 987 | (or (bc_v2i64 (v2f64 VR128:$src1)), |
| 988 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 989 | def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 990 | "xorps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 991 | [(set VR128:$dst, |
| 992 | (xor (bc_v4i32 (v4f32 VR128:$src1)), |
| 993 | (bc_v4i32 (v4f32 VR128:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 994 | def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 995 | "xorpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 996 | [(set VR128:$dst, |
| 997 | (xor (bc_v2i64 (v2f64 VR128:$src1)), |
| 998 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 999 | } |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1000 | def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1001 | "andps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1002 | [(set VR128:$dst, |
| 1003 | (and (bc_v4i32 (v4f32 VR128:$src1)), |
| 1004 | (bc_v4i32 (loadv4f32 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1005 | def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1006 | "andpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1007 | [(set VR128:$dst, |
| 1008 | (and (bc_v2i64 (v2f64 VR128:$src1)), |
| 1009 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1010 | def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1011 | "orps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1012 | [(set VR128:$dst, |
| 1013 | (or (bc_v4i32 (v4f32 VR128:$src1)), |
| 1014 | (bc_v4i32 (loadv4f32 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1015 | def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1016 | "orpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1017 | [(set VR128:$dst, |
| 1018 | (or (bc_v2i64 (v2f64 VR128:$src1)), |
| 1019 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1020 | def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1021 | "xorps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1022 | [(set VR128:$dst, |
| 1023 | (xor (bc_v4i32 (v4f32 VR128:$src1)), |
| 1024 | (bc_v4i32 (loadv4f32 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1025 | def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1026 | "xorpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1027 | [(set VR128:$dst, |
| 1028 | (xor (bc_v2i64 (v2f64 VR128:$src1)), |
| 1029 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1030 | def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1031 | "andnps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1032 | [(set VR128:$dst, |
| 1033 | (and (vnot (bc_v4i32 (v4f32 VR128:$src1))), |
| 1034 | (bc_v4i32 (v4f32 VR128:$src2))))]>; |
| 1035 | def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2), |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1036 | "andnps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1037 | [(set VR128:$dst, |
| 1038 | (and (vnot (bc_v4i32 (v4f32 VR128:$src1))), |
| 1039 | (bc_v4i32 (loadv4f32 addr:$src2))))]>; |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1040 | def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1041 | "andnpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1042 | [(set VR128:$dst, |
| 1043 | (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| 1044 | (bc_v2i64 (v2f64 VR128:$src2))))]>; |
| 1045 | def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2), |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1046 | "andnpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 5aa97b2 | 2006-03-29 18:47:40 +0000 | [diff] [blame] | 1047 | [(set VR128:$dst, |
| 1048 | (and (vnot (bc_v2i64 (v2f64 VR128:$src1))), |
| 1049 | (bc_v2i64 (loadv2f64 addr:$src2))))]>; |
Evan Cheng | ffcb95b | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 1050 | } |
Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1051 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1052 | let isTwoAddress = 1 in { |
Evan Cheng | 2176046 | 2006-04-04 03:04:07 +0000 | [diff] [blame] | 1053 | def CMPPSrr : PSIi8<0xC2, MRMSrcReg, |
| 1054 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 1055 | "cmp${cc}ps {$src, $dst|$dst, $src}", |
| 1056 | [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1, |
| 1057 | VR128:$src, imm:$cc))]>; |
| 1058 | def CMPPSrm : PSIi8<0xC2, MRMSrcMem, |
| 1059 | (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc), |
| 1060 | "cmp${cc}ps {$src, $dst|$dst, $src}", |
| 1061 | [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1, |
| 1062 | (load addr:$src), imm:$cc))]>; |
| 1063 | def CMPPDrr : PDIi8<0xC2, MRMSrcReg, |
| 1064 | (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc), |
| 1065 | "cmp${cc}pd {$src, $dst|$dst, $src}", []>; |
| 1066 | def CMPPDrm : PDIi8<0xC2, MRMSrcMem, |
| 1067 | (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc), |
| 1068 | "cmp${cc}pd {$src, $dst|$dst, $src}", []>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1069 | } |
| 1070 | |
| 1071 | // Shuffle and unpack instructions |
Evan Cheng | 0cea6d2 | 2006-03-22 20:08:18 +0000 | [diff] [blame] | 1072 | let isTwoAddress = 1 in { |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1073 | def SHUFPSrr : PSIi8<0xC6, MRMSrcReg, |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1074 | (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3), |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 1075 | "shufps {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1076 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1077 | VR128:$src1, VR128:$src2, |
| 1078 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1079 | def SHUFPSrm : PSIi8<0xC6, MRMSrcMem, |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1080 | (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3), |
| 1081 | "shufps {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1082 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1083 | VR128:$src1, (load addr:$src2), |
| 1084 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1085 | def SHUFPDrr : PDIi8<0xC6, MRMSrcReg, |
| 1086 | (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3), |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 1087 | "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1088 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1089 | VR128:$src1, VR128:$src2, |
| 1090 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | 2da953f | 2006-03-22 07:10:28 +0000 | [diff] [blame] | 1091 | def SHUFPDrm : PDIi8<0xC6, MRMSrcMem, |
| 1092 | (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3), |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1093 | "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1094 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1095 | VR128:$src1, (load addr:$src2), |
| 1096 | SHUFP_shuffle_mask:$src3)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1097 | |
| 1098 | def UNPCKHPSrr : PSI<0x15, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1099 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1100 | "unpckhps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1101 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1102 | VR128:$src1, VR128:$src2, |
| 1103 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1104 | def UNPCKHPSrm : PSI<0x15, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1105 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1106 | "unpckhps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1107 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1108 | VR128:$src1, (load addr:$src2), |
| 1109 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1110 | def UNPCKHPDrr : PDI<0x15, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1111 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1112 | "unpckhpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1113 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1114 | VR128:$src1, VR128:$src2, |
| 1115 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1116 | def UNPCKHPDrm : PDI<0x15, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1117 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1118 | "unpckhpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1119 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1120 | VR128:$src1, (load addr:$src2), |
| 1121 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1122 | |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1123 | def UNPCKLPSrr : PSI<0x14, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1124 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1125 | "unpcklps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1126 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1127 | VR128:$src1, VR128:$src2, |
| 1128 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1129 | def UNPCKLPSrm : PSI<0x14, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1130 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1131 | "unpcklps {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1132 | [(set VR128:$dst, (v4f32 (vector_shuffle |
| 1133 | VR128:$src1, (load addr:$src2), |
| 1134 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1135 | def UNPCKLPDrr : PDI<0x14, MRMSrcReg, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1136 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1137 | "unpcklpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1138 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1139 | VR128:$src1, VR128:$src2, |
| 1140 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1141 | def UNPCKLPDrm : PDI<0x14, MRMSrcMem, |
Evan Cheng | 2246f84 | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 1142 | (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1143 | "unpcklpd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 4f56338 | 2006-03-29 01:30:51 +0000 | [diff] [blame] | 1144 | [(set VR128:$dst, (v2f64 (vector_shuffle |
| 1145 | VR128:$src1, (load addr:$src2), |
| 1146 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1147 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 1148 | |
Evan Cheng | 4b1734f | 2006-03-31 21:29:33 +0000 | [diff] [blame] | 1149 | // Horizontal ops |
| 1150 | let isTwoAddress = 1 in { |
| 1151 | def HADDPSrr : S3S_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}", |
| 1152 | int_x86_sse3_hadd_ps>; |
| 1153 | def HADDPSrm : S3S_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}", |
| 1154 | int_x86_sse3_hadd_ps>; |
| 1155 | def HADDPDrr : S3D_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}", |
| 1156 | int_x86_sse3_hadd_pd>; |
| 1157 | def HADDPDrm : S3D_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}", |
| 1158 | int_x86_sse3_hadd_pd>; |
| 1159 | def HSUBPSrr : S3S_Intrr<0x7C, "hsubps {$src2, $dst|$dst, $src2}", |
| 1160 | int_x86_sse3_hsub_ps>; |
| 1161 | def HSUBPSrm : S3S_Intrm<0x7C, "hsubps {$src2, $dst|$dst, $src2}", |
| 1162 | int_x86_sse3_hsub_ps>; |
| 1163 | def HSUBPDrr : S3D_Intrr<0x7C, "hsubpd {$src2, $dst|$dst, $src2}", |
| 1164 | int_x86_sse3_hsub_pd>; |
| 1165 | def HSUBPDrm : S3D_Intrm<0x7C, "hsubpd {$src2, $dst|$dst, $src2}", |
| 1166 | int_x86_sse3_hsub_pd>; |
| 1167 | } |
| 1168 | |
Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1169 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1170 | // SSE integer instructions |
Evan Cheng | bf156d1 | 2006-02-21 19:26:52 +0000 | [diff] [blame] | 1171 | //===----------------------------------------------------------------------===// |
| 1172 | |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1173 | // Move Instructions |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1174 | def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src), |
| 1175 | "movdqa {$src, $dst|$dst, $src}", []>; |
| 1176 | def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src), |
| 1177 | "movdqa {$src, $dst|$dst, $src}", |
| 1178 | [(set VR128:$dst, (loadv4i32 addr:$src))]>; |
| 1179 | def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1180 | "movdqa {$src, $dst|$dst, $src}", |
| 1181 | [(store (v4i32 VR128:$src), addr:$dst)]>; |
| 1182 | |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1183 | // 128-bit Integer Arithmetic |
| 1184 | let isTwoAddress = 1 in { |
| 1185 | let isCommutable = 1 in { |
| 1186 | def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1187 | "paddb {$src2, $dst|$dst, $src2}", |
| 1188 | [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>; |
| 1189 | def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1190 | "paddw {$src2, $dst|$dst, $src2}", |
| 1191 | [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>; |
| 1192 | def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1193 | "paddd {$src2, $dst|$dst, $src2}", |
| 1194 | [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1195 | |
| 1196 | def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1197 | "paddq {$src2, $dst|$dst, $src2}", |
| 1198 | [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1199 | } |
| 1200 | def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1201 | "paddb {$src2, $dst|$dst, $src2}", |
| 1202 | [(set VR128:$dst, (v16i8 (add VR128:$src1, |
| 1203 | (load addr:$src2))))]>; |
| 1204 | def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1205 | "paddw {$src2, $dst|$dst, $src2}", |
| 1206 | [(set VR128:$dst, (v8i16 (add VR128:$src1, |
| 1207 | (load addr:$src2))))]>; |
| 1208 | def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1209 | "paddd {$src2, $dst|$dst, $src2}", |
| 1210 | [(set VR128:$dst, (v4i32 (add VR128:$src1, |
| 1211 | (load addr:$src2))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1212 | def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1213 | "paddd {$src2, $dst|$dst, $src2}", |
| 1214 | [(set VR128:$dst, (v2i64 (add VR128:$src1, |
| 1215 | (load addr:$src2))))]>; |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1216 | |
| 1217 | def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1218 | "psubb {$src2, $dst|$dst, $src2}", |
| 1219 | [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>; |
| 1220 | def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1221 | "psubw {$src2, $dst|$dst, $src2}", |
| 1222 | [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>; |
| 1223 | def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1224 | "psubd {$src2, $dst|$dst, $src2}", |
| 1225 | [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1226 | def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1227 | "psubq {$src2, $dst|$dst, $src2}", |
| 1228 | [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>; |
Evan Cheng | 7b1d34b | 2006-03-25 01:33:37 +0000 | [diff] [blame] | 1229 | |
| 1230 | def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1231 | "psubb {$src2, $dst|$dst, $src2}", |
| 1232 | [(set VR128:$dst, (v16i8 (sub VR128:$src1, |
| 1233 | (load addr:$src2))))]>; |
| 1234 | def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1235 | "psubw {$src2, $dst|$dst, $src2}", |
| 1236 | [(set VR128:$dst, (v8i16 (sub VR128:$src1, |
| 1237 | (load addr:$src2))))]>; |
| 1238 | def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1239 | "psubd {$src2, $dst|$dst, $src2}", |
| 1240 | [(set VR128:$dst, (v4i32 (sub VR128:$src1, |
| 1241 | (load addr:$src2))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1242 | def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), |
| 1243 | "psubd {$src2, $dst|$dst, $src2}", |
| 1244 | [(set VR128:$dst, (v2i64 (sub VR128:$src1, |
| 1245 | (load addr:$src2))))]>; |
| 1246 | } |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1247 | |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1248 | let isTwoAddress = 1 in { |
| 1249 | def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1250 | "pslldq {$src2, $dst|$dst, $src2}", []>; |
| 1251 | def PSRLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
| 1252 | "psrldq {$src2, $dst|$dst, $src2}", []>; |
| 1253 | } |
| 1254 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1255 | // Logical |
| 1256 | let isTwoAddress = 1 in { |
| 1257 | let isCommutable = 1 in { |
| 1258 | def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1259 | "pand {$src2, $dst|$dst, $src2}", |
| 1260 | [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>; |
| 1261 | |
| 1262 | def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1263 | "pand {$src2, $dst|$dst, $src2}", |
| 1264 | [(set VR128:$dst, (v2i64 (and VR128:$src1, |
| 1265 | (load addr:$src2))))]>; |
Evan Cheng | c6cb5bb | 2006-04-06 01:49:20 +0000 | [diff] [blame] | 1266 | def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1267 | "por {$src2, $dst|$dst, $src2}", |
| 1268 | [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>; |
| 1269 | |
Evan Cheng | c6cb5bb | 2006-04-06 01:49:20 +0000 | [diff] [blame] | 1270 | def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1271 | "por {$src2, $dst|$dst, $src2}", |
| 1272 | [(set VR128:$dst, (v2i64 (or VR128:$src1, |
| 1273 | (load addr:$src2))))]>; |
| 1274 | def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1275 | "pxor {$src2, $dst|$dst, $src2}", |
| 1276 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>; |
| 1277 | |
| 1278 | def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1279 | "pxor {$src2, $dst|$dst, $src2}", |
| 1280 | [(set VR128:$dst, (v2i64 (xor VR128:$src1, |
| 1281 | (load addr:$src2))))]>; |
| 1282 | } |
| 1283 | |
| 1284 | def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1285 | "pandn {$src2, $dst|$dst, $src2}", |
| 1286 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 1287 | VR128:$src2)))]>; |
| 1288 | |
| 1289 | def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1290 | "pandn {$src2, $dst|$dst, $src2}", |
| 1291 | [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1), |
| 1292 | (load addr:$src2))))]>; |
| 1293 | } |
| 1294 | |
| 1295 | // Pack instructions |
| 1296 | let isTwoAddress = 1 in { |
| 1297 | def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1298 | VR128:$src2), |
| 1299 | "packsswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1300 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128 |
| 1301 | VR128:$src1, |
| 1302 | VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1303 | def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1, |
| 1304 | i128mem:$src2), |
| 1305 | "packsswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1306 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128 |
| 1307 | VR128:$src1, |
| 1308 | (bc_v8i16 (loadv2f64 addr:$src2)))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1309 | def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1310 | VR128:$src2), |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1311 | "packssdw {$src2, $dst|$dst, $src2}", |
| 1312 | [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128 |
| 1313 | VR128:$src1, |
| 1314 | VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1315 | def PACKSSDWrm : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1316 | i128mem:$src2), |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1317 | "packssdw {$src2, $dst|$dst, $src2}", |
| 1318 | [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128 |
| 1319 | VR128:$src1, |
| 1320 | (bc_v4i32 (loadv2i64 addr:$src2)))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1321 | def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1322 | VR128:$src2), |
| 1323 | "packuswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1324 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128 |
| 1325 | VR128:$src1, |
| 1326 | VR128:$src2)))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1327 | def PACKUSWBrm : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1, |
| 1328 | i128mem:$src2), |
| 1329 | "packuswb {$src2, $dst|$dst, $src2}", |
Evan Cheng | 591f740 | 2006-03-29 23:53:14 +0000 | [diff] [blame] | 1330 | [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128 |
| 1331 | VR128:$src1, |
| 1332 | (bc_v8i16 (loadv2i64 addr:$src2)))))]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1333 | } |
| 1334 | |
| 1335 | // Shuffle and unpack instructions |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1336 | def PSHUFWri : PSIi8<0x70, MRMSrcReg, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1337 | (ops VR64:$dst, VR64:$src1, i8imm:$src2), |
| 1338 | "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1339 | def PSHUFWmi : PSIi8<0x70, MRMSrcMem, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1340 | (ops VR64:$dst, i64mem:$src1, i8imm:$src2), |
| 1341 | "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 1342 | |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1343 | def PSHUFDri : PDIi8<0x70, MRMSrcReg, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1344 | (ops VR128:$dst, VR128:$src1, i8imm:$src2), |
| 1345 | "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1346 | [(set VR128:$dst, (v4i32 (vector_shuffle |
| 1347 | VR128:$src1, (undef), |
| 1348 | PSHUFD_shuffle_mask:$src2)))]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1349 | def PSHUFDmi : PDIi8<0x70, MRMSrcMem, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1350 | (ops VR128:$dst, i128mem:$src1, i8imm:$src2), |
| 1351 | "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1352 | [(set VR128:$dst, (v4i32 (vector_shuffle |
| 1353 | (load addr:$src1), (undef), |
| 1354 | PSHUFD_shuffle_mask:$src2)))]>; |
| 1355 | |
| 1356 | // SSE2 with ImmT == Imm8 and XS prefix. |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1357 | def PSHUFHWri : Ii8<0x70, MRMSrcReg, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1358 | (ops VR128:$dst, VR128:$src1, i8imm:$src2), |
| 1359 | "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1360 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1361 | VR128:$src1, (undef), |
| 1362 | PSHUFHW_shuffle_mask:$src2)))]>, |
| 1363 | XS, Requires<[HasSSE2]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1364 | def PSHUFHWmi : Ii8<0x70, MRMSrcMem, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1365 | (ops VR128:$dst, i128mem:$src1, i8imm:$src2), |
| 1366 | "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1367 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1368 | (bc_v8i16 (loadv2i64 addr:$src1)), (undef), |
| 1369 | PSHUFHW_shuffle_mask:$src2)))]>, |
| 1370 | XS, Requires<[HasSSE2]>; |
| 1371 | |
| 1372 | // SSE2 with ImmT == Imm8 and XD prefix. |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1373 | def PSHUFLWri : Ii8<0x70, MRMSrcReg, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1374 | (ops VR128:$dst, VR128:$src1, i32i8imm:$src2), |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1375 | "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}", |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1376 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1377 | VR128:$src1, (undef), |
| 1378 | PSHUFLW_shuffle_mask:$src2)))]>, |
| 1379 | XD, Requires<[HasSSE2]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1380 | def PSHUFLWmi : Ii8<0x70, MRMSrcMem, |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1381 | (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2), |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1382 | "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}", |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1383 | [(set VR128:$dst, (v8i16 (vector_shuffle |
| 1384 | (bc_v8i16 (loadv2i64 addr:$src1)), (undef), |
| 1385 | PSHUFLW_shuffle_mask:$src2)))]>, |
| 1386 | XD, Requires<[HasSSE2]>; |
| 1387 | |
| 1388 | let isTwoAddress = 1 in { |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1389 | def PUNPCKLBWrr : PDI<0x60, MRMSrcReg, |
| 1390 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1391 | "punpcklbw {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1392 | [(set VR128:$dst, |
| 1393 | (v16i8 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1394 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1395 | def PUNPCKLBWrm : PDI<0x60, MRMSrcMem, |
| 1396 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1397 | "punpcklbw {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1398 | [(set VR128:$dst, |
| 1399 | (v16i8 (vector_shuffle VR128:$src1, (load addr:$src2), |
| 1400 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1401 | def PUNPCKLWDrr : PDI<0x61, MRMSrcReg, |
| 1402 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1403 | "punpcklwd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1404 | [(set VR128:$dst, |
| 1405 | (v8i16 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1406 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1407 | def PUNPCKLWDrm : PDI<0x61, MRMSrcMem, |
| 1408 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1409 | "punpcklwd {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1410 | [(set VR128:$dst, |
| 1411 | (v8i16 (vector_shuffle VR128:$src1, (load addr:$src2), |
| 1412 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1413 | def PUNPCKLDQrr : PDI<0x62, MRMSrcReg, |
| 1414 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
| 1415 | "punpckldq {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1416 | [(set VR128:$dst, |
| 1417 | (v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1418 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1419 | def PUNPCKLDQrm : PDI<0x62, MRMSrcMem, |
| 1420 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
| 1421 | "punpckldq {$src2, $dst|$dst, $src2}", |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 1422 | [(set VR128:$dst, |
| 1423 | (v4i32 (vector_shuffle VR128:$src1, (load addr:$src2), |
| 1424 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1425 | def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg, |
| 1426 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1427 | "punpcklqdq {$src2, $dst|$dst, $src2}", |
| 1428 | [(set VR128:$dst, |
| 1429 | (v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1430 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1431 | def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem, |
| 1432 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1433 | "punpcklqdq {$src2, $dst|$dst, $src2}", |
| 1434 | [(set VR128:$dst, |
| 1435 | (v2i64 (vector_shuffle VR128:$src1, (load addr:$src2), |
| 1436 | UNPCKL_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1437 | |
| 1438 | def PUNPCKHBWrr : PDI<0x68, MRMSrcReg, |
| 1439 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1440 | "punpckhbw {$src2, $dst|$dst, $src2}", |
| 1441 | [(set VR128:$dst, |
| 1442 | (v16i8 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1443 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1444 | def PUNPCKHBWrm : PDI<0x68, MRMSrcMem, |
| 1445 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1446 | "punpckhbw {$src2, $dst|$dst, $src2}", |
| 1447 | [(set VR128:$dst, |
| 1448 | (v16i8 (vector_shuffle VR128:$src1, (load addr:$src2), |
| 1449 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1450 | def PUNPCKHWDrr : PDI<0x69, MRMSrcReg, |
| 1451 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1452 | "punpckhwd {$src2, $dst|$dst, $src2}", |
| 1453 | [(set VR128:$dst, |
| 1454 | (v8i16 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1455 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1456 | def PUNPCKHWDrm : PDI<0x69, MRMSrcMem, |
| 1457 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1458 | "punpckhwd {$src2, $dst|$dst, $src2}", |
| 1459 | [(set VR128:$dst, |
| 1460 | (v8i16 (vector_shuffle VR128:$src1, (load addr:$src2), |
| 1461 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1462 | def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg, |
| 1463 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1464 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1465 | [(set VR128:$dst, |
| 1466 | (v4i32 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1467 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1468 | def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem, |
| 1469 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1470 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1471 | [(set VR128:$dst, |
| 1472 | (v4i32 (vector_shuffle VR128:$src1, (load addr:$src2), |
| 1473 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1474 | def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg, |
| 1475 | (ops VR128:$dst, VR128:$src1, VR128:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1476 | "punpckhdq {$src2, $dst|$dst, $src2}", |
| 1477 | [(set VR128:$dst, |
| 1478 | (v2i64 (vector_shuffle VR128:$src1, VR128:$src2, |
| 1479 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | c60bd97 | 2006-03-25 09:37:23 +0000 | [diff] [blame] | 1480 | def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem, |
| 1481 | (ops VR128:$dst, VR128:$src1, i128mem:$src2), |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 1482 | "punpckhqdq {$src2, $dst|$dst, $src2}", |
| 1483 | [(set VR128:$dst, |
| 1484 | (v2i64 (vector_shuffle VR128:$src1, (load addr:$src2), |
| 1485 | UNPCKH_shuffle_mask)))]>; |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1486 | } |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 1487 | |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1488 | // Extract / Insert |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1489 | def PEXTRWr : PDIi8<0xC5, MRMSrcReg, |
| 1490 | (ops R32:$dst, VR128:$src1, i32i8imm:$src2), |
| 1491 | "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1492 | [(set R32:$dst, (X86pextrw (v8i16 VR128:$src1), |
| 1493 | (i32 imm:$src2)))]>; |
| 1494 | def PEXTRWm : PDIi8<0xC5, MRMSrcMem, |
| 1495 | (ops R32:$dst, i128mem:$src1, i32i8imm:$src2), |
| 1496 | "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}", |
| 1497 | [(set R32:$dst, (X86pextrw (loadv8i16 addr:$src1), |
| 1498 | (i32 imm:$src2)))]>; |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1499 | |
| 1500 | let isTwoAddress = 1 in { |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1501 | def PINSRWr : PDIi8<0xC4, MRMSrcReg, |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1502 | (ops VR128:$dst, VR128:$src1, R32:$src2, i32i8imm:$src3), |
| 1503 | "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}", |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 1504 | [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1), |
| 1505 | R32:$src2, (i32 imm:$src3))))]>; |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1506 | def PINSRWm : PDIi8<0xC4, MRMSrcMem, |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1507 | (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3), |
| 1508 | "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}", |
| 1509 | [(set VR128:$dst, |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 1510 | (v8i16 (X86pinsrw (v8i16 VR128:$src1), |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 1511 | (i32 (anyext (loadi16 addr:$src2))), |
| 1512 | (i32 imm:$src3))))]>; |
| 1513 | } |
| 1514 | |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 1515 | //===----------------------------------------------------------------------===// |
Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 1516 | // Miscellaneous Instructions |
| 1517 | //===----------------------------------------------------------------------===// |
| 1518 | |
Evan Cheng | c5fb2b1 | 2006-03-30 00:33:26 +0000 | [diff] [blame] | 1519 | // Mask creation |
| 1520 | def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops R32:$dst, VR128:$src), |
| 1521 | "movmskps {$src, $dst|$dst, $src}", |
| 1522 | [(set R32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>; |
| 1523 | def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops R32:$dst, VR128:$src), |
| 1524 | "movmskpd {$src, $dst|$dst, $src}", |
| 1525 | [(set R32:$dst, (int_x86_sse2_movmskpd VR128:$src))]>; |
| 1526 | |
| 1527 | def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops R32:$dst, VR128:$src), |
| 1528 | "pmovmskb {$src, $dst|$dst, $src}", |
| 1529 | [(set R32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>; |
| 1530 | |
Evan Cheng | ecac9cb | 2006-03-25 06:03:26 +0000 | [diff] [blame] | 1531 | // Prefetching loads |
| 1532 | def PREFETCHT0 : I<0x18, MRM1m, (ops i8mem:$src), |
| 1533 | "prefetcht0 $src", []>, TB, |
| 1534 | Requires<[HasSSE1]>; |
| 1535 | def PREFETCHT1 : I<0x18, MRM2m, (ops i8mem:$src), |
| 1536 | "prefetcht0 $src", []>, TB, |
| 1537 | Requires<[HasSSE1]>; |
| 1538 | def PREFETCHT2 : I<0x18, MRM3m, (ops i8mem:$src), |
| 1539 | "prefetcht0 $src", []>, TB, |
| 1540 | Requires<[HasSSE1]>; |
| 1541 | def PREFETCHTNTA : I<0x18, MRM0m, (ops i8mem:$src), |
| 1542 | "prefetcht0 $src", []>, TB, |
| 1543 | Requires<[HasSSE1]>; |
| 1544 | |
| 1545 | // Non-temporal stores |
| 1546 | def MOVNTQ : I<0xE7, MRMDestMem, (ops i64mem:$dst, VR64:$src), |
| 1547 | "movntq {$src, $dst|$dst, $src}", []>, TB, |
| 1548 | Requires<[HasSSE1]>; |
| 1549 | def MOVNTPS : I<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src), |
| 1550 | "movntps {$src, $dst|$dst, $src}", []>, TB, |
| 1551 | Requires<[HasSSE1]>; |
| 1552 | def MASKMOVQ : I<0xF7, MRMDestMem, (ops i64mem:$dst, VR64:$src), |
| 1553 | "maskmovq {$src, $dst|$dst, $src}", []>, TB, |
| 1554 | Requires<[HasSSE1]>; |
| 1555 | |
| 1556 | // Store fence |
| 1557 | def SFENCE : I<0xAE, MRM7m, (ops), |
| 1558 | "sfence", []>, TB, Requires<[HasSSE1]>; |
| 1559 | |
Evan Cheng | 372db54 | 2006-04-08 00:47:44 +0000 | [diff] [blame] | 1560 | // MXCSR register |
Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 1561 | def LDMXCSR : I<0xAE, MRM2m, (ops i32mem:$src), |
Evan Cheng | 372db54 | 2006-04-08 00:47:44 +0000 | [diff] [blame] | 1562 | "ldmxcsr $src", |
| 1563 | [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>; |
| 1564 | def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst), |
| 1565 | "stmxcsr $dst", |
| 1566 | [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>; |
Evan Cheng | c653d48 | 2006-03-24 22:28:37 +0000 | [diff] [blame] | 1567 | |
| 1568 | //===----------------------------------------------------------------------===// |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 1569 | // Alias Instructions |
| 1570 | //===----------------------------------------------------------------------===// |
| 1571 | |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1572 | // Alias instructions that map zero vector to pxor / xorp* for sse. |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 1573 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1574 | def V_SET0_PI : PDI<0xEF, MRMInitReg, (ops VR128:$dst), |
| 1575 | "pxor $dst, $dst", |
| 1576 | [(set VR128:$dst, (v2i64 immAllZerosV))]>; |
| 1577 | def V_SET0_PS : PSI<0x57, MRMInitReg, (ops VR128:$dst), |
| 1578 | "xorps $dst, $dst", |
| 1579 | [(set VR128:$dst, (v4f32 immAllZerosV))]>; |
| 1580 | def V_SET0_PD : PDI<0x57, MRMInitReg, (ops VR128:$dst), |
| 1581 | "xorpd $dst, $dst", |
| 1582 | [(set VR128:$dst, (v2f64 immAllZerosV))]>; |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 1583 | |
Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 1584 | def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst), |
| 1585 | "pcmpeqd $dst, $dst", |
| 1586 | [(set VR128:$dst, (v2f64 immAllOnesV))]>; |
| 1587 | |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1588 | // FR32 / FR64 to 128-bit vector conversion. |
| 1589 | def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src), |
| 1590 | "movss {$src, $dst|$dst, $src}", |
| 1591 | [(set VR128:$dst, |
| 1592 | (v4f32 (scalar_to_vector FR32:$src)))]>; |
| 1593 | def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
| 1594 | "movss {$src, $dst|$dst, $src}", |
| 1595 | [(set VR128:$dst, |
| 1596 | (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>; |
| 1597 | def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src), |
| 1598 | "movsd {$src, $dst|$dst, $src}", |
| 1599 | [(set VR128:$dst, |
| 1600 | (v2f64 (scalar_to_vector FR64:$src)))]>; |
| 1601 | def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
| 1602 | "movsd {$src, $dst|$dst, $src}", |
| 1603 | [(set VR128:$dst, |
| 1604 | (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>; |
| 1605 | |
| 1606 | def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, R32:$src), |
| 1607 | "movd {$src, $dst|$dst, $src}", |
| 1608 | [(set VR128:$dst, |
| 1609 | (v4i32 (scalar_to_vector R32:$src)))]>; |
| 1610 | def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src), |
| 1611 | "movd {$src, $dst|$dst, $src}", |
| 1612 | [(set VR128:$dst, |
| 1613 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>; |
| 1614 | // SSE2 instructions with XS prefix |
| 1615 | def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src), |
| 1616 | "movq {$src, $dst|$dst, $src}", |
| 1617 | [(set VR128:$dst, |
| 1618 | (v2i64 (scalar_to_vector VR64:$src)))]>, XS, |
| 1619 | Requires<[HasSSE2]>; |
| 1620 | def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 1621 | "movq {$src, $dst|$dst, $src}", |
| 1622 | [(set VR128:$dst, |
| 1623 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS, |
| 1624 | Requires<[HasSSE2]>; |
| 1625 | // FIXME: may not be able to eliminate this movss with coalescing the src and |
| 1626 | // dest register classes are different. We really want to write this pattern |
| 1627 | // like this: |
| 1628 | // def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (i32 0))), |
| 1629 | // (f32 FR32:$src)>; |
| 1630 | def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src), |
| 1631 | "movss {$src, $dst|$dst, $src}", |
| 1632 | [(set FR32:$dst, (vector_extract (v4f32 VR128:$src), |
| 1633 | (i32 0)))]>; |
Evan Cheng | 85c0965 | 2006-04-06 23:53:29 +0000 | [diff] [blame] | 1634 | def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1635 | "movss {$src, $dst|$dst, $src}", |
| 1636 | [(store (f32 (vector_extract (v4f32 VR128:$src), |
| 1637 | (i32 0))), addr:$dst)]>; |
| 1638 | def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src), |
| 1639 | "movsd {$src, $dst|$dst, $src}", |
| 1640 | [(set FR64:$dst, (vector_extract (v2f64 VR128:$src), |
| 1641 | (i32 0)))]>; |
Evan Cheng | 85c0965 | 2006-04-06 23:53:29 +0000 | [diff] [blame] | 1642 | def MOVPDI2DIrr : PDI<0x6E, MRMSrcReg, (ops R32:$dst, VR128:$src), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1643 | "movd {$src, $dst|$dst, $src}", |
| 1644 | [(set R32:$dst, (vector_extract (v4i32 VR128:$src), |
| 1645 | (i32 0)))]>; |
| 1646 | def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src), |
| 1647 | "movd {$src, $dst|$dst, $src}", |
| 1648 | [(store (i32 (vector_extract (v4i32 VR128:$src), |
| 1649 | (i32 0))), addr:$dst)]>; |
| 1650 | |
| 1651 | // Move to lower bits of a VR128, leaving upper bits alone. |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1652 | // Three operand (but two address) aliases. |
| 1653 | let isTwoAddress = 1 in { |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1654 | def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1655 | "movss {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1656 | def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1657 | "movsd {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1658 | def MOVLDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, R32:$src2), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1659 | "movd {$src2, $dst|$dst, $src2}", []>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1660 | } |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 1661 | |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1662 | // Move to lower bits of a VR128 and zeroing upper bits. |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1663 | // Loading from memory automatically zeroing upper bits. |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1664 | def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1665 | "movss {$src, $dst|$dst, $src}", |
Evan Cheng | 82521dd | 2006-03-21 07:09:35 +0000 | [diff] [blame] | 1666 | [(set VR128:$dst, |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1667 | (v4f32 (X86zexts2vec (loadf32 addr:$src))))]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1668 | def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src), |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1669 | "movsd {$src, $dst|$dst, $src}", |
| 1670 | [(set VR128:$dst, |
| 1671 | (v2f64 (X86zexts2vec (loadf64 addr:$src))))]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1672 | def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src), |
| 1673 | "movd {$src, $dst|$dst, $src}", |
| 1674 | [(set VR128:$dst, |
| 1675 | (v4i32 (X86zexts2vec (loadi32 addr:$src))))]>; |
| 1676 | def MOVZQI2PQIrm : PDI<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src), |
| 1677 | "movd {$src, $dst|$dst, $src}", |
| 1678 | [(set VR128:$dst, |
| 1679 | (v2i64 (X86zexts2vec (loadi64 addr:$src))))]>; |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 1680 | |
| 1681 | //===----------------------------------------------------------------------===// |
| 1682 | // Non-Instruction Patterns |
| 1683 | //===----------------------------------------------------------------------===// |
| 1684 | |
| 1685 | // 128-bit vector undef's. |
| 1686 | def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 1687 | def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 1688 | def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 1689 | def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 1690 | def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>; |
| 1691 | |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1692 | // 128-bit vector all zero's. |
| 1693 | def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0_PI))>, Requires<[HasSSE2]>; |
| 1694 | def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0_PI))>, Requires<[HasSSE2]>; |
| 1695 | def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0_PI))>, Requires<[HasSSE2]>; |
| 1696 | |
Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 1697 | // 128-bit vector all one's. |
| 1698 | def : Pat<(v16i8 immAllOnesV), (v16i8 (V_SETALLONES))>, Requires<[HasSSE2]>; |
| 1699 | def : Pat<(v8i16 immAllOnesV), (v8i16 (V_SETALLONES))>, Requires<[HasSSE2]>; |
| 1700 | def : Pat<(v4i32 immAllOnesV), (v4i32 (V_SETALLONES))>, Requires<[HasSSE2]>; |
| 1701 | def : Pat<(v2i64 immAllOnesV), (v2i64 (V_SETALLONES))>, Requires<[HasSSE2]>; |
| 1702 | def : Pat<(v4f32 immAllOnesV), (v4f32 (V_SETALLONES))>, Requires<[HasSSE1]>; |
| 1703 | |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1704 | // Load 128-bit integer vector values. |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1705 | def : Pat<(v16i8 (load addr:$src)), (MOVDQArm addr:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1706 | Requires<[HasSSE2]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1707 | def : Pat<(v8i16 (load addr:$src)), (MOVDQArm addr:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1708 | Requires<[HasSSE2]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1709 | def : Pat<(v4i32 (load addr:$src)), (MOVDQArm addr:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1710 | Requires<[HasSSE2]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1711 | def : Pat<(v2i64 (load addr:$src)), (MOVDQArm addr:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1712 | Requires<[HasSSE2]>; |
Evan Cheng | a971f6f | 2006-03-23 01:57:24 +0000 | [diff] [blame] | 1713 | |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 1714 | // Store 128-bit integer vector values. |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1715 | def : Pat<(store (v16i8 VR128:$src), addr:$dst), |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1716 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1717 | def : Pat<(store (v8i16 VR128:$src), addr:$dst), |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1718 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1719 | def : Pat<(store (v4i32 VR128:$src), addr:$dst), |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1720 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 24dc1f5 | 2006-03-23 07:44:07 +0000 | [diff] [blame] | 1721 | def : Pat<(store (v2i64 VR128:$src), addr:$dst), |
| 1722 | (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 1723 | |
| 1724 | // Scalar to v8i16 / v16i8. The source may be a R32, but only the lower 8 or |
| 1725 | // 16-bits matter. |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1726 | def : Pat<(v8i16 (X86s2vec R32:$src)), (MOVDI2PDIrr R32:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1727 | Requires<[HasSSE2]>; |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1728 | def : Pat<(v16i8 (X86s2vec R32:$src)), (MOVDI2PDIrr R32:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1729 | Requires<[HasSSE2]>; |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 1730 | |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 1731 | // bit_convert |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 1732 | def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>, |
| 1733 | Requires<[HasSSE2]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1734 | def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>, |
| 1735 | Requires<[HasSSE2]>; |
| 1736 | def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>, |
| 1737 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 1738 | def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>, |
| 1739 | Requires<[HasSSE2]>; |
| 1740 | def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>, |
| 1741 | Requires<[HasSSE2]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1742 | def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>, |
| 1743 | Requires<[HasSSE2]>; |
| 1744 | def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>, |
| 1745 | Requires<[HasSSE2]>; |
| 1746 | def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>, |
| 1747 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 1748 | def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>, |
| 1749 | Requires<[HasSSE2]>; |
| 1750 | def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>, |
| 1751 | Requires<[HasSSE2]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1752 | def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>, |
| 1753 | Requires<[HasSSE2]>; |
| 1754 | def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>, |
| 1755 | Requires<[HasSSE2]>; |
| 1756 | def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>, |
| 1757 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 1758 | def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>, |
| 1759 | Requires<[HasSSE2]>; |
| 1760 | def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>, |
| 1761 | Requires<[HasSSE2]>; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 1762 | def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>, |
| 1763 | Requires<[HasSSE2]>; |
| 1764 | def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>, |
| 1765 | Requires<[HasSSE2]>; |
| 1766 | def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>, |
| 1767 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 1768 | def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>, |
| 1769 | Requires<[HasSSE2]>; |
| 1770 | def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>, |
| 1771 | Requires<[HasSSE2]>; |
| 1772 | def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>, |
Evan Cheng | ffea91e | 2006-03-26 09:53:12 +0000 | [diff] [blame] | 1773 | Requires<[HasSSE2]>; |
| 1774 | def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>, |
| 1775 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 1776 | def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>, |
| 1777 | Requires<[HasSSE2]>; |
| 1778 | def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>, |
| 1779 | Requires<[HasSSE2]>; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 1780 | def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>, |
| 1781 | Requires<[HasSSE2]>; |
Evan Cheng | 664ade7 | 2006-04-07 21:20:58 +0000 | [diff] [blame] | 1782 | def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>, |
| 1783 | Requires<[HasSSE2]>; |
| 1784 | def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>, |
| 1785 | Requires<[HasSSE2]>; |
| 1786 | def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>, |
| 1787 | Requires<[HasSSE2]>; |
| 1788 | def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>, |
| 1789 | Requires<[HasSSE2]>; |
| 1790 | def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>, |
| 1791 | Requires<[HasSSE2]>; |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 1792 | |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1793 | // Zeroing a VR128 then do a MOVS* to the lower bits. |
| 1794 | def : Pat<(v2f64 (X86zexts2vec FR64:$src)), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1795 | (MOVLSD2PDrr (V_SET0_PD), FR64:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1796 | def : Pat<(v4f32 (X86zexts2vec FR32:$src)), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1797 | (MOVLSS2PSrr (V_SET0_PS), FR32:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1798 | def : Pat<(v4i32 (X86zexts2vec R32:$src)), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1799 | (MOVLDI2PDIrr (V_SET0_PI), R32:$src)>, Requires<[HasSSE2]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1800 | def : Pat<(v8i16 (X86zexts2vec R16:$src)), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1801 | (MOVLDI2PDIrr (V_SET0_PI), (MOVZX32rr16 R16:$src))>, Requires<[HasSSE2]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1802 | def : Pat<(v16i8 (X86zexts2vec R8:$src)), |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 1803 | (MOVLDI2PDIrr (V_SET0_PI), (MOVZX32rr8 R8:$src))>, Requires<[HasSSE2]>; |
Evan Cheng | bc4832b | 2006-03-24 23:15:12 +0000 | [diff] [blame] | 1804 | |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 1805 | // Splat v2f64 / v2i64 |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 1806 | def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_mask:$sm), |
| 1807 | (v2f64 (UNPCKLPDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>; |
| 1808 | def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_mask:$sm), |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 1809 | (v2i64 (PUNPCKLQDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>; |
| 1810 | |
Evan Cheng | 691c923 | 2006-03-29 19:02:40 +0000 | [diff] [blame] | 1811 | // Splat v4f32 |
| 1812 | def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm), |
| 1813 | (v4f32 (SHUFPSrr VR128:$src, VR128:$src, SSE_splat_mask:$sm))>, |
| 1814 | Requires<[HasSSE1]>; |
| 1815 | |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1816 | // Shuffle v4i32 with SHUFP* if others do not match. |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 1817 | def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2), |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1818 | SHUFP_int_shuffle_mask:$sm), |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 1819 | (v4i32 (SHUFPSrr VR128:$src1, VR128:$src2, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1820 | SHUFP_int_shuffle_mask:$sm))>, Requires<[HasSSE2]>; |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 1821 | def : Pat<(vector_shuffle (v4i32 VR128:$src1), (load addr:$src2), |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1822 | SHUFP_int_shuffle_mask:$sm), |
Evan Cheng | 475aecf | 2006-03-29 03:04:49 +0000 | [diff] [blame] | 1823 | (v4i32 (SHUFPSrm VR128:$src1, addr:$src2, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1824 | SHUFP_int_shuffle_mask:$sm))>, Requires<[HasSSE2]>; |
| 1825 | |
| 1826 | // Shuffle v4f32 with PSHUF* if others do not match. |
| 1827 | def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef), |
| 1828 | PSHUFD_fp_shuffle_mask:$sm), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1829 | (v4f32 (PSHUFDri VR128:$src1, PSHUFD_fp_shuffle_mask:$sm))>, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1830 | Requires<[HasSSE2]>; |
| 1831 | def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef), |
| 1832 | PSHUFD_fp_shuffle_mask:$sm), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1833 | (v4f32 (PSHUFDmi addr:$src1, PSHUFD_fp_shuffle_mask:$sm))>, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1834 | Requires<[HasSSE2]>; |
| 1835 | def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef), |
| 1836 | PSHUFHW_fp_shuffle_mask:$sm), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1837 | (v4f32 (PSHUFHWri VR128:$src1, PSHUFHW_fp_shuffle_mask:$sm))>, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1838 | Requires<[HasSSE2]>; |
| 1839 | def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef), |
| 1840 | PSHUFHW_fp_shuffle_mask:$sm), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1841 | (v4f32 (PSHUFHWmi addr:$src1, PSHUFHW_fp_shuffle_mask:$sm))>, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1842 | Requires<[HasSSE2]>; |
| 1843 | def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef), |
| 1844 | PSHUFLW_fp_shuffle_mask:$sm), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1845 | (v4f32 (PSHUFLWri VR128:$src1, PSHUFLW_fp_shuffle_mask:$sm))>, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1846 | Requires<[HasSSE2]>; |
| 1847 | def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef), |
| 1848 | PSHUFLW_fp_shuffle_mask:$sm), |
Evan Cheng | 8703be4 | 2006-04-04 19:12:30 +0000 | [diff] [blame] | 1849 | (v4f32 (PSHUFLWmi addr:$src1, PSHUFLW_fp_shuffle_mask:$sm))>, |
Evan Cheng | 7d9061e | 2006-03-30 19:54:57 +0000 | [diff] [blame] | 1850 | Requires<[HasSSE2]>; |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 1851 | |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 1852 | // vector_shuffle v1, <undef>, <0, 0, 1, 1, ...> |
| 1853 | def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), |
| 1854 | UNPCKL_v_undef_shuffle_mask)), |
| 1855 | (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| 1856 | def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef), |
| 1857 | UNPCKL_v_undef_shuffle_mask)), |
| 1858 | (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| 1859 | def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef), |
| 1860 | UNPCKL_v_undef_shuffle_mask)), |
| 1861 | (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>; |
| 1862 | def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef), |
| 1863 | UNPCKL_v_undef_shuffle_mask)), |
| 1864 | (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>; |
| 1865 | |
Evan Cheng | ff65e38 | 2006-04-04 21:49:39 +0000 | [diff] [blame] | 1866 | // 128-bit logical shifts |
| 1867 | def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2), |
| 1868 | (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>; |
| 1869 | def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2), |
| 1870 | (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>; |
| 1871 | |
Evan Cheng | 1b32f22 | 2006-03-30 07:33:32 +0000 | [diff] [blame] | 1872 | // Logical ops |
| 1873 | def : Pat<(and (bc_v4i32 (v4f32 VR128:$src1)), (loadv4i32 addr:$src2)), |
| 1874 | (ANDPSrm VR128:$src1, addr:$src2)>; |
| 1875 | def : Pat<(and (bc_v2i64 (v2f64 VR128:$src1)), (loadv2i64 addr:$src2)), |
| 1876 | (ANDPDrm VR128:$src1, addr:$src2)>; |
| 1877 | def : Pat<(or (bc_v4i32 (v4f32 VR128:$src1)), (loadv4i32 addr:$src2)), |
| 1878 | (ORPSrm VR128:$src1, addr:$src2)>; |
| 1879 | def : Pat<(or (bc_v2i64 (v2f64 VR128:$src1)), (loadv2i64 addr:$src2)), |
| 1880 | (ORPDrm VR128:$src1, addr:$src2)>; |
| 1881 | def : Pat<(xor (bc_v4i32 (v4f32 VR128:$src1)), (loadv4i32 addr:$src2)), |
| 1882 | (XORPSrm VR128:$src1, addr:$src2)>; |
| 1883 | def : Pat<(xor (bc_v2i64 (v2f64 VR128:$src1)), (loadv2i64 addr:$src2)), |
| 1884 | (XORPDrm VR128:$src1, addr:$src2)>; |
| 1885 | def : Pat<(and (vnot (bc_v4i32 (v4f32 VR128:$src1))), (loadv4i32 addr:$src2)), |
| 1886 | (ANDNPSrm VR128:$src1, addr:$src2)>; |
| 1887 | def : Pat<(and (vnot (bc_v2i64 (v2f64 VR128:$src1))), (loadv2i64 addr:$src2)), |
| 1888 | (ANDNPDrm VR128:$src1, addr:$src2)>; |
| 1889 | |
| 1890 | def : Pat<(bc_v4f32 (v4i32 (and VR128:$src1, VR128:$src2))), |
| 1891 | (ANDPSrr VR128:$src1, VR128:$src2)>; |
| 1892 | def : Pat<(bc_v4f32 (v4i32 (or VR128:$src1, VR128:$src2))), |
| 1893 | (ORPSrr VR128:$src1, VR128:$src2)>; |
| 1894 | def : Pat<(bc_v4f32 (v4i32 (xor VR128:$src1, VR128:$src2))), |
| 1895 | (XORPSrr VR128:$src1, VR128:$src2)>; |
| 1896 | def : Pat<(bc_v4f32 (v4i32 (and (vnot VR128:$src1), VR128:$src2))), |
| 1897 | (ANDNPSrr VR128:$src1, VR128:$src2)>; |
| 1898 | |
| 1899 | def : Pat<(bc_v4f32 (v4i32 (and VR128:$src1, (load addr:$src2)))), |
| 1900 | (ANDPSrm (v4i32 VR128:$src1), addr:$src2)>; |
| 1901 | def : Pat<(bc_v4f32 (v4i32 (or VR128:$src1, (load addr:$src2)))), |
| 1902 | (ORPSrm VR128:$src1, addr:$src2)>; |
| 1903 | def : Pat<(bc_v4f32 (v4i32 (xor VR128:$src1, (load addr:$src2)))), |
| 1904 | (XORPSrm VR128:$src1, addr:$src2)>; |
| 1905 | def : Pat<(bc_v4f32 (v4i32 (and (vnot VR128:$src1), (load addr:$src2)))), |
| 1906 | (ANDNPSrm VR128:$src1, addr:$src2)>; |
| 1907 | |
| 1908 | def : Pat<(bc_v2f64 (v2i64 (and VR128:$src1, VR128:$src2))), |
| 1909 | (ANDPDrr VR128:$src1, VR128:$src2)>; |
| 1910 | def : Pat<(bc_v2f64 (v2i64 (or VR128:$src1, VR128:$src2))), |
| 1911 | (ORPDrr VR128:$src1, VR128:$src2)>; |
| 1912 | def : Pat<(bc_v2f64 (v2i64 (xor VR128:$src1, VR128:$src2))), |
| 1913 | (XORPDrr VR128:$src1, VR128:$src2)>; |
| 1914 | def : Pat<(bc_v2f64 (v2i64 (and (vnot VR128:$src1), VR128:$src2))), |
| 1915 | (ANDNPDrr VR128:$src1, VR128:$src2)>; |
| 1916 | |
| 1917 | def : Pat<(bc_v2f64 (v2i64 (and VR128:$src1, (load addr:$src2)))), |
| 1918 | (ANDPSrm (v2i64 VR128:$src1), addr:$src2)>; |
| 1919 | def : Pat<(bc_v2f64 (v2i64 (or VR128:$src1, (load addr:$src2)))), |
| 1920 | (ORPSrm VR128:$src1, addr:$src2)>; |
| 1921 | def : Pat<(bc_v2f64 (v2i64 (xor VR128:$src1, (load addr:$src2)))), |
| 1922 | (XORPSrm VR128:$src1, addr:$src2)>; |
| 1923 | def : Pat<(bc_v2f64 (v2i64 (and (vnot VR128:$src1), (load addr:$src2)))), |
| 1924 | (ANDNPSrm VR128:$src1, addr:$src2)>; |
| 1925 | |
| 1926 | def : Pat<(v4i32 (and VR128:$src1, VR128:$src2)), |
| 1927 | (PANDrr VR128:$src1, VR128:$src2)>; |
| 1928 | def : Pat<(v8i16 (and VR128:$src1, VR128:$src2)), |
| 1929 | (PANDrr VR128:$src1, VR128:$src2)>; |
| 1930 | def : Pat<(v16i8 (and VR128:$src1, VR128:$src2)), |
| 1931 | (PANDrr VR128:$src1, VR128:$src2)>; |
| 1932 | def : Pat<(v4i32 (or VR128:$src1, VR128:$src2)), |
| 1933 | (PORrr VR128:$src1, VR128:$src2)>; |
| 1934 | def : Pat<(v8i16 (or VR128:$src1, VR128:$src2)), |
| 1935 | (PORrr VR128:$src1, VR128:$src2)>; |
| 1936 | def : Pat<(v16i8 (or VR128:$src1, VR128:$src2)), |
| 1937 | (PORrr VR128:$src1, VR128:$src2)>; |
| 1938 | def : Pat<(v4i32 (xor VR128:$src1, VR128:$src2)), |
| 1939 | (PXORrr VR128:$src1, VR128:$src2)>; |
| 1940 | def : Pat<(v8i16 (xor VR128:$src1, VR128:$src2)), |
| 1941 | (PXORrr VR128:$src1, VR128:$src2)>; |
| 1942 | def : Pat<(v16i8 (xor VR128:$src1, VR128:$src2)), |
| 1943 | (PXORrr VR128:$src1, VR128:$src2)>; |
| 1944 | def : Pat<(v4i32 (and (vnot VR128:$src1), VR128:$src2)), |
| 1945 | (PANDNrr VR128:$src1, VR128:$src2)>; |
| 1946 | def : Pat<(v8i16 (and (vnot VR128:$src1), VR128:$src2)), |
| 1947 | (PANDNrr VR128:$src1, VR128:$src2)>; |
| 1948 | def : Pat<(v16i8 (and (vnot VR128:$src1), VR128:$src2)), |
| 1949 | (PANDNrr VR128:$src1, VR128:$src2)>; |
| 1950 | |
| 1951 | def : Pat<(v4i32 (and VR128:$src1, (load addr:$src2))), |
| 1952 | (PANDrm VR128:$src1, addr:$src2)>; |
| 1953 | def : Pat<(v8i16 (and VR128:$src1, (load addr:$src2))), |
| 1954 | (PANDrm VR128:$src1, addr:$src2)>; |
| 1955 | def : Pat<(v16i8 (and VR128:$src1, (load addr:$src2))), |
| 1956 | (PANDrm VR128:$src1, addr:$src2)>; |
| 1957 | def : Pat<(v4i32 (or VR128:$src1, (load addr:$src2))), |
| 1958 | (PORrm VR128:$src1, addr:$src2)>; |
| 1959 | def : Pat<(v8i16 (or VR128:$src1, (load addr:$src2))), |
| 1960 | (PORrm VR128:$src1, addr:$src2)>; |
| 1961 | def : Pat<(v16i8 (or VR128:$src1, (load addr:$src2))), |
| 1962 | (PORrm VR128:$src1, addr:$src2)>; |
| 1963 | def : Pat<(v4i32 (xor VR128:$src1, (load addr:$src2))), |
| 1964 | (PXORrm VR128:$src1, addr:$src2)>; |
| 1965 | def : Pat<(v8i16 (xor VR128:$src1, (load addr:$src2))), |
| 1966 | (PXORrm VR128:$src1, addr:$src2)>; |
| 1967 | def : Pat<(v16i8 (xor VR128:$src1, (load addr:$src2))), |
| 1968 | (PXORrm VR128:$src1, addr:$src2)>; |
| 1969 | def : Pat<(v4i32 (and (vnot VR128:$src1), (load addr:$src2))), |
| 1970 | (PANDNrm VR128:$src1, addr:$src2)>; |
| 1971 | def : Pat<(v8i16 (and (vnot VR128:$src1), (load addr:$src2))), |
| 1972 | (PANDNrm VR128:$src1, addr:$src2)>; |
| 1973 | def : Pat<(v16i8 (and (vnot VR128:$src1), (load addr:$src2))), |
| 1974 | (PANDNrm VR128:$src1, addr:$src2)>; |