blob: ac5c6ec158e00591628806e62ad940b28334b508 [file] [log] [blame]
Chris Lattner72614082002-10-25 22:55:53 +00001//===-- InstSelectSimple.cpp - A simple instruction selector for x86 ------===//
John Criswellb576c942003-10-20 19:43:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3e130a22003-01-13 00:32:26 +000010// This file defines a simple peephole instruction selector for the x86 target
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
Chris Lattner6fc3c522002-11-17 21:11:55 +000015#include "X86InstrBuilder.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000016#include "X86InstrInfo.h"
17#include "llvm/Constants.h"
18#include "llvm/DerivedTypes.h"
Chris Lattner72614082002-10-25 22:55:53 +000019#include "llvm/Function.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000020#include "llvm/Instructions.h"
Chris Lattner44827152003-12-28 09:47:19 +000021#include "llvm/IntrinsicLowering.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000022#include "llvm/Pass.h"
23#include "llvm/CodeGen/MachineConstantPool.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner341a9372002-10-29 17:43:55 +000025#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner94af4142002-12-25 05:13:53 +000026#include "llvm/CodeGen/SSARegMap.h"
Misha Brukmand2cc0172002-11-20 00:58:23 +000027#include "llvm/Target/MRegisterInfo.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000028#include "llvm/Target/TargetMachine.h"
Chris Lattner3f1e8e72004-02-22 07:04:00 +000029#include "llvm/Support/GetElementPtrTypeIterator.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000030#include "llvm/Support/InstVisitor.h"
Chris Lattnercf93cdd2004-01-30 22:13:44 +000031#include "llvm/Support/CFG.h"
Chris Lattner986618e2004-02-22 19:47:26 +000032#include "Support/Statistic.h"
Chris Lattner44827152003-12-28 09:47:19 +000033using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000034
Chris Lattner986618e2004-02-22 19:47:26 +000035namespace {
36 Statistic<>
37 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
38}
Chris Lattnercf93cdd2004-01-30 22:13:44 +000039
Chris Lattner72614082002-10-25 22:55:53 +000040namespace {
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000041 struct ISel : public FunctionPass, InstVisitor<ISel> {
42 TargetMachine &TM;
Chris Lattnereca195e2003-05-08 19:44:13 +000043 MachineFunction *F; // The function we are compiling into
44 MachineBasicBlock *BB; // The current MBB we are compiling
45 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Chris Lattner0e5b79c2004-02-15 01:04:03 +000046 int ReturnAddressIndex; // FrameIndex for the return address
Chris Lattner72614082002-10-25 22:55:53 +000047
Chris Lattner72614082002-10-25 22:55:53 +000048 std::map<Value*, unsigned> RegMap; // Mapping between Val's and SSA Regs
49
Chris Lattner333b2fa2002-12-13 10:09:43 +000050 // MBBMap - Mapping between LLVM BB -> Machine BB
51 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
52
Chris Lattnerf70e0c22003-12-28 21:23:38 +000053 ISel(TargetMachine &tm) : TM(tm), F(0), BB(0) {}
Chris Lattner72614082002-10-25 22:55:53 +000054
55 /// runOnFunction - Top level implementation of instruction selection for
56 /// the entire function.
57 ///
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000058 bool runOnFunction(Function &Fn) {
Chris Lattner44827152003-12-28 09:47:19 +000059 // First pass over the function, lower any unknown intrinsic functions
60 // with the IntrinsicLowering class.
61 LowerUnknownIntrinsicFunctionCalls(Fn);
62
Chris Lattner36b36032002-10-29 23:40:58 +000063 F = &MachineFunction::construct(&Fn, TM);
Chris Lattner333b2fa2002-12-13 10:09:43 +000064
Chris Lattner065faeb2002-12-28 20:24:02 +000065 // Create all of the machine basic blocks for the function...
Chris Lattner333b2fa2002-12-13 10:09:43 +000066 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
67 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
68
Chris Lattner14aa7fe2002-12-16 22:54:46 +000069 BB = &F->front();
Chris Lattnerdbd73722003-05-06 21:32:22 +000070
Chris Lattner0e5b79c2004-02-15 01:04:03 +000071 // Set up a frame object for the return address. This is used by the
72 // llvm.returnaddress & llvm.frameaddress intrinisics.
73 ReturnAddressIndex = F->getFrameInfo()->CreateFixedObject(4, -4);
74
Chris Lattnerdbd73722003-05-06 21:32:22 +000075 // Copy incoming arguments off of the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +000076 LoadArgumentsToVirtualRegs(Fn);
Chris Lattner14aa7fe2002-12-16 22:54:46 +000077
Chris Lattner333b2fa2002-12-13 10:09:43 +000078 // Instruction select everything except PHI nodes
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000079 visit(Fn);
Chris Lattner333b2fa2002-12-13 10:09:43 +000080
81 // Select the PHI nodes
82 SelectPHINodes();
83
Chris Lattner986618e2004-02-22 19:47:26 +000084 // Insert the FP_REG_KILL instructions into blocks that need them.
85 InsertFPRegKills();
86
Chris Lattner72614082002-10-25 22:55:53 +000087 RegMap.clear();
Chris Lattner333b2fa2002-12-13 10:09:43 +000088 MBBMap.clear();
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000089 F = 0;
Chris Lattner2a865b02003-07-26 23:05:37 +000090 // We always build a machine code representation for the function
91 return true;
Chris Lattner72614082002-10-25 22:55:53 +000092 }
93
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000094 virtual const char *getPassName() const {
95 return "X86 Simple Instruction Selection";
96 }
97
Chris Lattner72614082002-10-25 22:55:53 +000098 /// visitBasicBlock - This method is called when we are visiting a new basic
Chris Lattner33f53b52002-10-29 20:48:56 +000099 /// block. This simply creates a new MachineBasicBlock to emit code into
100 /// and adds it to the current MachineFunction. Subsequent visit* for
101 /// instructions will be invoked for all instructions in the basic block.
Chris Lattner72614082002-10-25 22:55:53 +0000102 ///
103 void visitBasicBlock(BasicBlock &LLVM_BB) {
Chris Lattner333b2fa2002-12-13 10:09:43 +0000104 BB = MBBMap[&LLVM_BB];
Chris Lattner72614082002-10-25 22:55:53 +0000105 }
106
Chris Lattner44827152003-12-28 09:47:19 +0000107 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
108 /// function, lowering any calls to unknown intrinsic functions into the
109 /// equivalent LLVM code.
Misha Brukman538607f2004-03-01 23:53:11 +0000110 ///
Chris Lattner44827152003-12-28 09:47:19 +0000111 void LowerUnknownIntrinsicFunctionCalls(Function &F);
112
Chris Lattner065faeb2002-12-28 20:24:02 +0000113 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
114 /// from the stack into virtual registers.
115 ///
116 void LoadArgumentsToVirtualRegs(Function &F);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000117
118 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
119 /// because we have to generate our sources into the source basic blocks,
120 /// not the current one.
121 ///
122 void SelectPHINodes();
123
Chris Lattner986618e2004-02-22 19:47:26 +0000124 /// InsertFPRegKills - Insert FP_REG_KILL instructions into basic blocks
125 /// that need them. This only occurs due to the floating point stackifier
126 /// not being aggressive enough to handle arbitrary global stackification.
127 ///
128 void InsertFPRegKills();
129
Chris Lattner72614082002-10-25 22:55:53 +0000130 // Visitation methods for various instructions. These methods simply emit
131 // fixed X86 code for each instruction.
132 //
Brian Gaekefa8d5712002-11-22 11:07:01 +0000133
134 // Control flow operators
Chris Lattner72614082002-10-25 22:55:53 +0000135 void visitReturnInst(ReturnInst &RI);
Chris Lattner2df035b2002-11-02 19:27:56 +0000136 void visitBranchInst(BranchInst &BI);
Chris Lattner3e130a22003-01-13 00:32:26 +0000137
138 struct ValueRecord {
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000139 Value *Val;
Chris Lattner3e130a22003-01-13 00:32:26 +0000140 unsigned Reg;
141 const Type *Ty;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000142 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
143 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
Chris Lattner3e130a22003-01-13 00:32:26 +0000144 };
145 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000146 const std::vector<ValueRecord> &Args);
Brian Gaekefa8d5712002-11-22 11:07:01 +0000147 void visitCallInst(CallInst &I);
Brian Gaeked0fde302003-11-11 22:41:34 +0000148 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
Chris Lattnere2954c82002-11-02 20:04:26 +0000149
150 // Arithmetic operators
Chris Lattnerf01729e2002-11-02 20:54:46 +0000151 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
Chris Lattner68aad932002-11-02 20:13:22 +0000152 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
153 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000154 void doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +0000155 unsigned DestReg, const Type *DestTy,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000156 unsigned Op0Reg, unsigned Op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000157 void doMultiplyConst(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000158 MachineBasicBlock::iterator MBBI,
Chris Lattnerb2acc512003-10-19 21:09:10 +0000159 unsigned DestReg, const Type *DestTy,
160 unsigned Op0Reg, unsigned Op1Val);
Chris Lattnerca9671d2002-11-02 20:28:58 +0000161 void visitMul(BinaryOperator &B);
Chris Lattnere2954c82002-11-02 20:04:26 +0000162
Chris Lattnerf01729e2002-11-02 20:54:46 +0000163 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
164 void visitRem(BinaryOperator &B) { visitDivRem(B); }
165 void visitDivRem(BinaryOperator &B);
166
Chris Lattnere2954c82002-11-02 20:04:26 +0000167 // Bitwise operators
Chris Lattner68aad932002-11-02 20:13:22 +0000168 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
169 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
170 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
Chris Lattnere2954c82002-11-02 20:04:26 +0000171
Chris Lattner6d40c192003-01-16 16:43:00 +0000172 // Comparison operators...
173 void visitSetCondInst(SetCondInst &I);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000174 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
175 MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000176 MachineBasicBlock::iterator MBBI);
Chris Lattner12d96a02004-03-30 21:22:00 +0000177 void visitSelectInst(SelectInst &SI);
178
Chris Lattnerb2acc512003-10-19 21:09:10 +0000179
Chris Lattner6fc3c522002-11-17 21:11:55 +0000180 // Memory Instructions
181 void visitLoadInst(LoadInst &I);
182 void visitStoreInst(StoreInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000183 void visitGetElementPtrInst(GetElementPtrInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000184 void visitAllocaInst(AllocaInst &I);
Chris Lattner3e130a22003-01-13 00:32:26 +0000185 void visitMallocInst(MallocInst &I);
186 void visitFreeInst(FreeInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000187
Chris Lattnere2954c82002-11-02 20:04:26 +0000188 // Other operators
Brian Gaekea1719c92002-10-31 23:03:59 +0000189 void visitShiftInst(ShiftInst &I);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000190 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
Brian Gaekefa8d5712002-11-22 11:07:01 +0000191 void visitCastInst(CastInst &I);
Chris Lattner73815062003-10-18 05:56:40 +0000192 void visitVANextInst(VANextInst &I);
193 void visitVAArgInst(VAArgInst &I);
Chris Lattner72614082002-10-25 22:55:53 +0000194
195 void visitInstruction(Instruction &I) {
196 std::cerr << "Cannot instruction select: " << I;
197 abort();
198 }
199
Brian Gaeke95780cc2002-12-13 07:56:18 +0000200 /// promote32 - Make a value 32-bits wide, and put it somewhere.
Chris Lattner3e130a22003-01-13 00:32:26 +0000201 ///
202 void promote32(unsigned targetReg, const ValueRecord &VR);
203
Chris Lattner721d2d42004-03-08 01:18:36 +0000204 /// getAddressingMode - Get the addressing mode to use to address the
205 /// specified value. The returned value should be used with addFullAddress.
206 void getAddressingMode(Value *Addr, unsigned &BaseReg, unsigned &Scale,
207 unsigned &IndexReg, unsigned &Disp);
208
209
210 /// getGEPIndex - This is used to fold GEP instructions into X86 addressing
211 /// expressions.
Chris Lattnerb6bac512004-02-25 06:13:04 +0000212 void getGEPIndex(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
213 std::vector<Value*> &GEPOps,
214 std::vector<const Type*> &GEPTypes, unsigned &BaseReg,
215 unsigned &Scale, unsigned &IndexReg, unsigned &Disp);
216
217 /// isGEPFoldable - Return true if the specified GEP can be completely
218 /// folded into the addressing mode of a load/store or lea instruction.
219 bool isGEPFoldable(MachineBasicBlock *MBB,
220 Value *Src, User::op_iterator IdxBegin,
221 User::op_iterator IdxEnd, unsigned &BaseReg,
222 unsigned &Scale, unsigned &IndexReg, unsigned &Disp);
223
Chris Lattner3e130a22003-01-13 00:32:26 +0000224 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
225 /// constant expression GEP support.
226 ///
Chris Lattner827832c2004-02-22 17:05:38 +0000227 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
Chris Lattner333b2fa2002-12-13 10:09:43 +0000228 Value *Src, User::op_iterator IdxBegin,
Chris Lattnerc0812d82002-12-13 06:56:29 +0000229 User::op_iterator IdxEnd, unsigned TargetReg);
230
Chris Lattner548f61d2003-04-23 17:22:12 +0000231 /// emitCastOperation - Common code shared between visitCastInst and
232 /// constant expression cast support.
Misha Brukman538607f2004-03-01 23:53:11 +0000233 ///
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000234 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
Chris Lattner548f61d2003-04-23 17:22:12 +0000235 Value *Src, const Type *DestTy, unsigned TargetReg);
236
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000237 /// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
238 /// and constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000239 ///
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000240 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000241 MachineBasicBlock::iterator IP,
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000242 Value *Op0, Value *Op1,
243 unsigned OperatorClass, unsigned TargetReg);
244
Chris Lattnercadff442003-10-23 17:21:43 +0000245 void emitDivRemOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000246 MachineBasicBlock::iterator IP,
Chris Lattnercadff442003-10-23 17:21:43 +0000247 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
248 const Type *Ty, unsigned TargetReg);
249
Chris Lattner58c41fe2003-08-24 19:19:47 +0000250 /// emitSetCCOperation - Common code shared between visitSetCondInst and
251 /// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000252 ///
Chris Lattner58c41fe2003-08-24 19:19:47 +0000253 void emitSetCCOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000254 MachineBasicBlock::iterator IP,
Chris Lattner58c41fe2003-08-24 19:19:47 +0000255 Value *Op0, Value *Op1, unsigned Opcode,
256 unsigned TargetReg);
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000257
258 /// emitShiftOperation - Common code shared between visitShiftInst and
259 /// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000260 ///
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000261 void emitShiftOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000262 MachineBasicBlock::iterator IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000263 Value *Op, Value *ShiftAmount, bool isLeftShift,
264 const Type *ResultTy, unsigned DestReg);
265
Chris Lattner12d96a02004-03-30 21:22:00 +0000266 /// emitSelectOperation - Common code shared between visitSelectInst and the
267 /// constant expression support.
268 void emitSelectOperation(MachineBasicBlock *MBB,
269 MachineBasicBlock::iterator IP,
270 Value *Cond, Value *TrueVal, Value *FalseVal,
271 unsigned DestReg);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000272
Chris Lattnerc5291f52002-10-27 21:16:59 +0000273 /// copyConstantToRegister - Output the instructions required to put the
274 /// specified constant into the specified register.
275 ///
Chris Lattner8a307e82002-12-16 19:32:50 +0000276 void copyConstantToRegister(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000277 MachineBasicBlock::iterator MBBI,
Chris Lattner8a307e82002-12-16 19:32:50 +0000278 Constant *C, unsigned Reg);
Chris Lattnerc5291f52002-10-27 21:16:59 +0000279
Chris Lattner3e130a22003-01-13 00:32:26 +0000280 /// makeAnotherReg - This method returns the next register number we haven't
281 /// yet used.
282 ///
283 /// Long values are handled somewhat specially. They are always allocated
284 /// as pairs of 32 bit integer values. The register number returned is the
285 /// lower 32 bits of the long value, and the regNum+1 is the upper 32 bits
286 /// of the long value.
287 ///
Chris Lattnerc0812d82002-12-13 06:56:29 +0000288 unsigned makeAnotherReg(const Type *Ty) {
Chris Lattner7db1fa92003-07-30 05:33:48 +0000289 assert(dynamic_cast<const X86RegisterInfo*>(TM.getRegisterInfo()) &&
290 "Current target doesn't have X86 reg info??");
291 const X86RegisterInfo *MRI =
292 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Chris Lattner3e130a22003-01-13 00:32:26 +0000293 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000294 const TargetRegisterClass *RC = MRI->getRegClassForType(Type::IntTy);
295 // Create the lower part
296 F->getSSARegMap()->createVirtualRegister(RC);
297 // Create the upper part.
298 return F->getSSARegMap()->createVirtualRegister(RC)-1;
Chris Lattner3e130a22003-01-13 00:32:26 +0000299 }
300
Chris Lattnerc0812d82002-12-13 06:56:29 +0000301 // Add the mapping of regnumber => reg class to MachineFunction
Chris Lattner7db1fa92003-07-30 05:33:48 +0000302 const TargetRegisterClass *RC = MRI->getRegClassForType(Ty);
Chris Lattner3e130a22003-01-13 00:32:26 +0000303 return F->getSSARegMap()->createVirtualRegister(RC);
Brian Gaeke20244b72002-12-12 15:33:40 +0000304 }
305
Chris Lattner72614082002-10-25 22:55:53 +0000306 /// getReg - This method turns an LLVM value into a register number. This
307 /// is guaranteed to produce the same register number for a particular value
308 /// every time it is queried.
309 ///
310 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000311 unsigned getReg(Value *V) {
312 // Just append to the end of the current bb.
313 MachineBasicBlock::iterator It = BB->end();
314 return getReg(V, BB, It);
315 }
Brian Gaeke71794c02002-12-13 11:22:48 +0000316 unsigned getReg(Value *V, MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000317 MachineBasicBlock::iterator IPt) {
Chris Lattner72614082002-10-25 22:55:53 +0000318 unsigned &Reg = RegMap[V];
Misha Brukmand2cc0172002-11-20 00:58:23 +0000319 if (Reg == 0) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000320 Reg = makeAnotherReg(V->getType());
Misha Brukmand2cc0172002-11-20 00:58:23 +0000321 RegMap[V] = Reg;
Misha Brukmand2cc0172002-11-20 00:58:23 +0000322 }
Chris Lattner72614082002-10-25 22:55:53 +0000323
Chris Lattner6f8fd252002-10-27 21:23:43 +0000324 // If this operand is a constant, emit the code to copy the constant into
325 // the register here...
326 //
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000327 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattner8a307e82002-12-16 19:32:50 +0000328 copyConstantToRegister(MBB, IPt, C, Reg);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000329 RegMap.erase(V); // Assign a new name to this constant if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000330 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
331 // Move the address of the global into the register
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000332 BuildMI(*MBB, IPt, X86::MOV32ri, 1, Reg).addGlobalAddress(GV);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000333 RegMap.erase(V); // Assign a new name to this address if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000334 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000335
Chris Lattner72614082002-10-25 22:55:53 +0000336 return Reg;
337 }
Chris Lattner72614082002-10-25 22:55:53 +0000338 };
339}
340
Chris Lattner43189d12002-11-17 20:07:45 +0000341/// TypeClass - Used by the X86 backend to group LLVM types by their basic X86
342/// Representation.
343///
344enum TypeClass {
Chris Lattner94af4142002-12-25 05:13:53 +0000345 cByte, cShort, cInt, cFP, cLong
Chris Lattner43189d12002-11-17 20:07:45 +0000346};
347
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000348/// getClass - Turn a primitive type into a "class" number which is based on the
349/// size of the type, and whether or not it is floating point.
350///
Chris Lattner43189d12002-11-17 20:07:45 +0000351static inline TypeClass getClass(const Type *Ty) {
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000352 switch (Ty->getPrimitiveID()) {
353 case Type::SByteTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000354 case Type::UByteTyID: return cByte; // Byte operands are class #0
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000355 case Type::ShortTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000356 case Type::UShortTyID: return cShort; // Short operands are class #1
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000357 case Type::IntTyID:
358 case Type::UIntTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000359 case Type::PointerTyID: return cInt; // Int's and pointers are class #2
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000360
Chris Lattner94af4142002-12-25 05:13:53 +0000361 case Type::FloatTyID:
362 case Type::DoubleTyID: return cFP; // Floating Point is #3
Chris Lattner3e130a22003-01-13 00:32:26 +0000363
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000364 case Type::LongTyID:
Chris Lattner3e130a22003-01-13 00:32:26 +0000365 case Type::ULongTyID: return cLong; // Longs are class #4
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000366 default:
367 assert(0 && "Invalid type to getClass!");
Chris Lattner43189d12002-11-17 20:07:45 +0000368 return cByte; // not reached
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000369 }
370}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000371
Chris Lattner6b993cc2002-12-15 08:02:15 +0000372// getClassB - Just like getClass, but treat boolean values as bytes.
373static inline TypeClass getClassB(const Type *Ty) {
374 if (Ty == Type::BoolTy) return cByte;
375 return getClass(Ty);
376}
377
Chris Lattner06925362002-11-17 21:56:38 +0000378
Chris Lattnerc5291f52002-10-27 21:16:59 +0000379/// copyConstantToRegister - Output the instructions required to put the
380/// specified constant into the specified register.
381///
Chris Lattner8a307e82002-12-16 19:32:50 +0000382void ISel::copyConstantToRegister(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000383 MachineBasicBlock::iterator IP,
Chris Lattner8a307e82002-12-16 19:32:50 +0000384 Constant *C, unsigned R) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000385 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000386 unsigned Class = 0;
387 switch (CE->getOpcode()) {
388 case Instruction::GetElementPtr:
Brian Gaeke68b1edc2002-12-16 04:23:29 +0000389 emitGEPOperation(MBB, IP, CE->getOperand(0),
Chris Lattner333b2fa2002-12-13 10:09:43 +0000390 CE->op_begin()+1, CE->op_end(), R);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000391 return;
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000392 case Instruction::Cast:
Chris Lattner548f61d2003-04-23 17:22:12 +0000393 emitCastOperation(MBB, IP, CE->getOperand(0), CE->getType(), R);
Chris Lattner4b12cde2003-04-21 21:33:44 +0000394 return;
Chris Lattnerc0812d82002-12-13 06:56:29 +0000395
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000396 case Instruction::Xor: ++Class; // FALL THROUGH
397 case Instruction::Or: ++Class; // FALL THROUGH
398 case Instruction::And: ++Class; // FALL THROUGH
399 case Instruction::Sub: ++Class; // FALL THROUGH
400 case Instruction::Add:
401 emitSimpleBinaryOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
402 Class, R);
403 return;
404
Chris Lattnercadff442003-10-23 17:21:43 +0000405 case Instruction::Mul: {
406 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
407 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
408 doMultiply(MBB, IP, R, CE->getType(), Op0Reg, Op1Reg);
409 return;
410 }
411 case Instruction::Div:
412 case Instruction::Rem: {
413 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
414 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
415 emitDivRemOperation(MBB, IP, Op0Reg, Op1Reg,
416 CE->getOpcode() == Instruction::Div,
417 CE->getType(), R);
418 return;
419 }
420
Chris Lattner58c41fe2003-08-24 19:19:47 +0000421 case Instruction::SetNE:
422 case Instruction::SetEQ:
423 case Instruction::SetLT:
424 case Instruction::SetGT:
425 case Instruction::SetLE:
426 case Instruction::SetGE:
427 emitSetCCOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
428 CE->getOpcode(), R);
429 return;
430
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000431 case Instruction::Shl:
432 case Instruction::Shr:
433 emitShiftOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000434 CE->getOpcode() == Instruction::Shl, CE->getType(), R);
435 return;
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000436
Chris Lattner12d96a02004-03-30 21:22:00 +0000437 case Instruction::Select:
438 emitSelectOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
439 CE->getOperand(2), R);
440 return;
441
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000442 default:
443 std::cerr << "Offending expr: " << C << "\n";
Chris Lattnerb2acc512003-10-19 21:09:10 +0000444 assert(0 && "Constant expression not yet handled!\n");
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000445 }
Brian Gaeke20244b72002-12-12 15:33:40 +0000446 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000447
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000448 if (C->getType()->isIntegral()) {
Chris Lattner6b993cc2002-12-15 08:02:15 +0000449 unsigned Class = getClassB(C->getType());
Chris Lattner3e130a22003-01-13 00:32:26 +0000450
451 if (Class == cLong) {
452 // Copy the value into the register pair.
Chris Lattnerc07736a2003-07-23 15:22:26 +0000453 uint64_t Val = cast<ConstantInt>(C)->getRawValue();
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000454 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addImm(Val & 0xFFFFFFFF);
455 BuildMI(*MBB, IP, X86::MOV32ri, 1, R+1).addImm(Val >> 32);
Chris Lattner3e130a22003-01-13 00:32:26 +0000456 return;
457 }
458
Chris Lattner94af4142002-12-25 05:13:53 +0000459 assert(Class <= cInt && "Type not handled yet!");
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000460
461 static const unsigned IntegralOpcodeTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000462 X86::MOV8ri, X86::MOV16ri, X86::MOV32ri
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000463 };
464
Chris Lattner6b993cc2002-12-15 08:02:15 +0000465 if (C->getType() == Type::BoolTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000466 BuildMI(*MBB, IP, X86::MOV8ri, 1, R).addImm(C == ConstantBool::True);
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000467 } else {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000468 ConstantInt *CI = cast<ConstantInt>(C);
Chris Lattneree352852004-02-29 07:22:16 +0000469 BuildMI(*MBB, IP, IntegralOpcodeTab[Class],1,R).addImm(CI->getRawValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000470 }
Chris Lattner94af4142002-12-25 05:13:53 +0000471 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Chris Lattneraf703622004-02-02 18:56:30 +0000472 if (CFP->isExactlyValue(+0.0))
Chris Lattneree352852004-02-29 07:22:16 +0000473 BuildMI(*MBB, IP, X86::FLD0, 0, R);
Chris Lattneraf703622004-02-02 18:56:30 +0000474 else if (CFP->isExactlyValue(+1.0))
Chris Lattneree352852004-02-29 07:22:16 +0000475 BuildMI(*MBB, IP, X86::FLD1, 0, R);
Chris Lattner94af4142002-12-25 05:13:53 +0000476 else {
Chris Lattner3e130a22003-01-13 00:32:26 +0000477 // Otherwise we need to spill the constant to memory...
478 MachineConstantPool *CP = F->getConstantPool();
479 unsigned CPI = CP->getConstantPoolIndex(CFP);
Chris Lattner6c09db22003-10-20 04:11:23 +0000480 const Type *Ty = CFP->getType();
481
482 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000483 unsigned LoadOpcode = Ty == Type::FloatTy ? X86::FLD32m : X86::FLD64m;
Chris Lattneree352852004-02-29 07:22:16 +0000484 addConstantPoolReference(BuildMI(*MBB, IP, LoadOpcode, 4, R), CPI);
Chris Lattner94af4142002-12-25 05:13:53 +0000485 }
486
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000487 } else if (isa<ConstantPointerNull>(C)) {
Brian Gaeke20244b72002-12-12 15:33:40 +0000488 // Copy zero (null pointer) to the register.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000489 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addImm(0);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000490 } else if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(C)) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000491 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addGlobalAddress(CPR->getValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000492 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +0000493 std::cerr << "Offending constant: " << C << "\n";
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000494 assert(0 && "Type not handled yet!");
Chris Lattnerc5291f52002-10-27 21:16:59 +0000495 }
496}
497
Chris Lattner065faeb2002-12-28 20:24:02 +0000498/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
499/// the stack into virtual registers.
500///
501void ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
502 // Emit instructions to load the arguments... On entry to a function on the
503 // X86, the stack frame looks like this:
504 //
505 // [ESP] -- return address
Chris Lattner3e130a22003-01-13 00:32:26 +0000506 // [ESP + 4] -- first argument (leftmost lexically)
507 // [ESP + 8] -- second argument, if first argument is four bytes in size
Chris Lattner065faeb2002-12-28 20:24:02 +0000508 // ...
509 //
Chris Lattnerf158da22003-01-16 02:20:12 +0000510 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Chris Lattneraa09b752002-12-28 21:08:28 +0000511 MachineFrameInfo *MFI = F->getFrameInfo();
Chris Lattner065faeb2002-12-28 20:24:02 +0000512
513 for (Function::aiterator I = Fn.abegin(), E = Fn.aend(); I != E; ++I) {
514 unsigned Reg = getReg(*I);
515
Chris Lattner065faeb2002-12-28 20:24:02 +0000516 int FI; // Frame object index
Chris Lattner065faeb2002-12-28 20:24:02 +0000517 switch (getClassB(I->getType())) {
518 case cByte:
Chris Lattneraa09b752002-12-28 21:08:28 +0000519 FI = MFI->CreateFixedObject(1, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000520 addFrameReference(BuildMI(BB, X86::MOV8rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000521 break;
522 case cShort:
Chris Lattneraa09b752002-12-28 21:08:28 +0000523 FI = MFI->CreateFixedObject(2, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000524 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000525 break;
526 case cInt:
Chris Lattneraa09b752002-12-28 21:08:28 +0000527 FI = MFI->CreateFixedObject(4, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000528 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000529 break;
Chris Lattner3e130a22003-01-13 00:32:26 +0000530 case cLong:
531 FI = MFI->CreateFixedObject(8, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000532 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg), FI);
533 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg+1), FI, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +0000534 ArgOffset += 4; // longs require 4 additional bytes
535 break;
Chris Lattner065faeb2002-12-28 20:24:02 +0000536 case cFP:
537 unsigned Opcode;
538 if (I->getType() == Type::FloatTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000539 Opcode = X86::FLD32m;
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000540 FI = MFI->CreateFixedObject(4, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000541 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000542 Opcode = X86::FLD64m;
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000543 FI = MFI->CreateFixedObject(8, ArgOffset);
544 ArgOffset += 4; // doubles require 4 additional bytes
Chris Lattner065faeb2002-12-28 20:24:02 +0000545 }
546 addFrameReference(BuildMI(BB, Opcode, 4, Reg), FI);
547 break;
548 default:
549 assert(0 && "Unhandled argument type!");
550 }
Chris Lattner3e130a22003-01-13 00:32:26 +0000551 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +0000552 }
Chris Lattnereca195e2003-05-08 19:44:13 +0000553
554 // If the function takes variable number of arguments, add a frame offset for
555 // the start of the first vararg value... this is used to expand
556 // llvm.va_start.
557 if (Fn.getFunctionType()->isVarArg())
558 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000559}
560
561
Chris Lattner333b2fa2002-12-13 10:09:43 +0000562/// SelectPHINodes - Insert machine code to generate phis. This is tricky
563/// because we have to generate our sources into the source basic blocks, not
564/// the current one.
565///
566void ISel::SelectPHINodes() {
Chris Lattner3501fea2003-01-14 22:00:31 +0000567 const TargetInstrInfo &TII = TM.getInstrInfo();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000568 const Function &LF = *F->getFunction(); // The LLVM function...
569 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
570 const BasicBlock *BB = I;
Chris Lattner168aa902004-02-29 07:10:16 +0000571 MachineBasicBlock &MBB = *MBBMap[I];
Chris Lattner333b2fa2002-12-13 10:09:43 +0000572
573 // Loop over all of the PHI nodes in the LLVM basic block...
Chris Lattner168aa902004-02-29 07:10:16 +0000574 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000575 for (BasicBlock::const_iterator I = BB->begin();
Chris Lattnera81fc682003-10-19 00:26:11 +0000576 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
Chris Lattner3e130a22003-01-13 00:32:26 +0000577
Chris Lattner333b2fa2002-12-13 10:09:43 +0000578 // Create a new machine instr PHI node, and insert it.
Chris Lattner3e130a22003-01-13 00:32:26 +0000579 unsigned PHIReg = getReg(*PN);
Chris Lattner168aa902004-02-29 07:10:16 +0000580 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
581 X86::PHI, PN->getNumOperands(), PHIReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000582
583 MachineInstr *LongPhiMI = 0;
Chris Lattner168aa902004-02-29 07:10:16 +0000584 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
585 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
586 X86::PHI, PN->getNumOperands(), PHIReg+1);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000587
Chris Lattnera6e73f12003-05-12 14:22:21 +0000588 // PHIValues - Map of blocks to incoming virtual registers. We use this
589 // so that we only initialize one incoming value for a particular block,
590 // even if the block has multiple entries in the PHI node.
591 //
592 std::map<MachineBasicBlock*, unsigned> PHIValues;
593
Chris Lattner333b2fa2002-12-13 10:09:43 +0000594 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
595 MachineBasicBlock *PredMBB = MBBMap[PN->getIncomingBlock(i)];
Chris Lattnera6e73f12003-05-12 14:22:21 +0000596 unsigned ValReg;
597 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
598 PHIValues.lower_bound(PredMBB);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000599
Chris Lattnera6e73f12003-05-12 14:22:21 +0000600 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
601 // We already inserted an initialization of the register for this
602 // predecessor. Recycle it.
603 ValReg = EntryIt->second;
604
605 } else {
Chris Lattnera81fc682003-10-19 00:26:11 +0000606 // Get the incoming value into a virtual register.
Chris Lattnera6e73f12003-05-12 14:22:21 +0000607 //
Chris Lattnera81fc682003-10-19 00:26:11 +0000608 Value *Val = PN->getIncomingValue(i);
609
610 // If this is a constant or GlobalValue, we may have to insert code
611 // into the basic block to compute it into a virtual register.
612 if (isa<Constant>(Val) || isa<GlobalValue>(Val)) {
Chris Lattner6f2ab042004-03-30 19:10:12 +0000613 if (isa<ConstantExpr>(Val)) {
614 // Because we don't want to clobber any values which might be in
615 // physical registers with the computation of this constant (which
616 // might be arbitrarily complex if it is a constant expression),
617 // just insert the computation at the top of the basic block.
618 MachineBasicBlock::iterator PI = PredMBB->begin();
619
620 // Skip over any PHI nodes though!
621 while (PI != PredMBB->end() && PI->getOpcode() == X86::PHI)
622 ++PI;
623
624 ValReg = getReg(Val, PredMBB, PI);
625 } else {
626 // Simple constants get emitted at the end of the basic block,
627 // before any terminator instructions. We "know" that the code to
628 // move a constant into a register will never clobber any flags.
629 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
630 }
Chris Lattnera81fc682003-10-19 00:26:11 +0000631 } else {
632 ValReg = getReg(Val);
633 }
Chris Lattnera6e73f12003-05-12 14:22:21 +0000634
635 // Remember that we inserted a value for this PHI for this predecessor
636 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
637 }
638
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000639 PhiMI->addRegOperand(ValReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000640 PhiMI->addMachineBasicBlockOperand(PredMBB);
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000641 if (LongPhiMI) {
642 LongPhiMI->addRegOperand(ValReg+1);
643 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
644 }
Chris Lattner333b2fa2002-12-13 10:09:43 +0000645 }
Chris Lattner168aa902004-02-29 07:10:16 +0000646
647 // Now that we emitted all of the incoming values for the PHI node, make
648 // sure to reposition the InsertPoint after the PHI that we just added.
649 // This is needed because we might have inserted a constant into this
650 // block, right after the PHI's which is before the old insert point!
651 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
652 ++PHIInsertPoint;
Chris Lattner333b2fa2002-12-13 10:09:43 +0000653 }
654 }
655}
656
Chris Lattner986618e2004-02-22 19:47:26 +0000657/// RequiresFPRegKill - The floating point stackifier pass cannot insert
658/// compensation code on critical edges. As such, it requires that we kill all
659/// FP registers on the exit from any blocks that either ARE critical edges, or
660/// branch to a block that has incoming critical edges.
661///
662/// Note that this kill instruction will eventually be eliminated when
663/// restrictions in the stackifier are relaxed.
664///
665static bool RequiresFPRegKill(const BasicBlock *BB) {
666#if 0
667 for (succ_const_iterator SI = succ_begin(BB), E = succ_end(BB); SI!=E; ++SI) {
668 const BasicBlock *Succ = *SI;
669 pred_const_iterator PI = pred_begin(Succ), PE = pred_end(Succ);
670 ++PI; // Block have at least one predecessory
671 if (PI != PE) { // If it has exactly one, this isn't crit edge
672 // If this block has more than one predecessor, check all of the
673 // predecessors to see if they have multiple successors. If so, then the
674 // block we are analyzing needs an FPRegKill.
675 for (PI = pred_begin(Succ); PI != PE; ++PI) {
676 const BasicBlock *Pred = *PI;
677 succ_const_iterator SI2 = succ_begin(Pred);
678 ++SI2; // There must be at least one successor of this block.
679 if (SI2 != succ_end(Pred))
680 return true; // Yes, we must insert the kill on this edge.
681 }
682 }
683 }
684 // If we got this far, there is no need to insert the kill instruction.
685 return false;
686#else
687 return true;
688#endif
689}
690
691// InsertFPRegKills - Insert FP_REG_KILL instructions into basic blocks that
692// need them. This only occurs due to the floating point stackifier not being
693// aggressive enough to handle arbitrary global stackification.
694//
695// Currently we insert an FP_REG_KILL instruction into each block that uses or
696// defines a floating point virtual register.
697//
698// When the global register allocators (like linear scan) finally update live
699// variable analysis, we can keep floating point values in registers across
700// portions of the CFG that do not involve critical edges. This will be a big
701// win, but we are waiting on the global allocators before we can do this.
702//
703// With a bit of work, the floating point stackifier pass can be enhanced to
704// break critical edges as needed (to make a place to put compensation code),
705// but this will require some infrastructure improvements as well.
706//
707void ISel::InsertFPRegKills() {
708 SSARegMap &RegMap = *F->getSSARegMap();
Chris Lattner986618e2004-02-22 19:47:26 +0000709
710 for (MachineFunction::iterator BB = F->begin(), E = F->end(); BB != E; ++BB) {
Chris Lattner986618e2004-02-22 19:47:26 +0000711 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end(); I!=E; ++I)
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000712 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
713 MachineOperand& MO = I->getOperand(i);
714 if (MO.isRegister() && MO.getReg()) {
715 unsigned Reg = MO.getReg();
Chris Lattner986618e2004-02-22 19:47:26 +0000716 if (MRegisterInfo::isVirtualRegister(Reg))
Chris Lattner65cf42d2004-02-23 07:29:45 +0000717 if (RegMap.getRegClass(Reg)->getSize() == 10)
718 goto UsesFPReg;
Chris Lattner986618e2004-02-22 19:47:26 +0000719 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000720 }
Chris Lattner65cf42d2004-02-23 07:29:45 +0000721 // If we haven't found an FP register use or def in this basic block, check
722 // to see if any of our successors has an FP PHI node, which will cause a
723 // copy to be inserted into this block.
Chris Lattnerfbc39d52004-02-23 07:42:19 +0000724 for (succ_const_iterator SI = succ_begin(BB->getBasicBlock()),
725 E = succ_end(BB->getBasicBlock()); SI != E; ++SI) {
726 MachineBasicBlock *SBB = MBBMap[*SI];
727 for (MachineBasicBlock::iterator I = SBB->begin();
728 I != SBB->end() && I->getOpcode() == X86::PHI; ++I) {
729 if (RegMap.getRegClass(I->getOperand(0).getReg())->getSize() == 10)
730 goto UsesFPReg;
Chris Lattner986618e2004-02-22 19:47:26 +0000731 }
Chris Lattnerfbc39d52004-02-23 07:42:19 +0000732 }
Chris Lattner65cf42d2004-02-23 07:29:45 +0000733 continue;
734 UsesFPReg:
735 // Okay, this block uses an FP register. If the block has successors (ie,
736 // it's not an unwind/return), insert the FP_REG_KILL instruction.
737 if (BB->getBasicBlock()->getTerminator()->getNumSuccessors() &&
738 RequiresFPRegKill(BB->getBasicBlock())) {
Chris Lattneree352852004-02-29 07:22:16 +0000739 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
Chris Lattner65cf42d2004-02-23 07:29:45 +0000740 ++NumFPKill;
Chris Lattner986618e2004-02-22 19:47:26 +0000741 }
742 }
743}
744
745
Chris Lattner307ecba2004-03-30 22:39:09 +0000746// canFoldSetCCIntoBranchOrSelect - Return the setcc instruction if we can fold
747// it into the conditional branch or select instruction which is the only user
748// of the cc instruction. This is the case if the conditional branch is the
749// only user of the setcc, and if the setcc is in the same basic block as the
750// conditional branch. We also don't handle long arguments below, so we reject
751// them here as well.
Chris Lattner6d40c192003-01-16 16:43:00 +0000752//
Chris Lattner307ecba2004-03-30 22:39:09 +0000753static SetCondInst *canFoldSetCCIntoBranchOrSelect(Value *V) {
Chris Lattner6d40c192003-01-16 16:43:00 +0000754 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
Chris Lattner307ecba2004-03-30 22:39:09 +0000755 if (SCI->hasOneUse()) {
756 Instruction *User = cast<Instruction>(SCI->use_back());
757 if ((isa<BranchInst>(User) || isa<SelectInst>(User)) &&
758 SCI->getParent() == User->getParent() &&
759 getClassB(SCI->getOperand(0)->getType()) != cLong)
Chris Lattner6d40c192003-01-16 16:43:00 +0000760 return SCI;
761 }
762 return 0;
763}
Chris Lattner333b2fa2002-12-13 10:09:43 +0000764
Chris Lattner6d40c192003-01-16 16:43:00 +0000765// Return a fixed numbering for setcc instructions which does not depend on the
766// order of the opcodes.
767//
768static unsigned getSetCCNumber(unsigned Opcode) {
769 switch(Opcode) {
770 default: assert(0 && "Unknown setcc instruction!");
771 case Instruction::SetEQ: return 0;
772 case Instruction::SetNE: return 1;
773 case Instruction::SetLT: return 2;
Chris Lattner55f6fab2003-01-16 18:07:23 +0000774 case Instruction::SetGE: return 3;
775 case Instruction::SetGT: return 4;
776 case Instruction::SetLE: return 5;
Chris Lattner6d40c192003-01-16 16:43:00 +0000777 }
778}
Chris Lattner06925362002-11-17 21:56:38 +0000779
Chris Lattner6d40c192003-01-16 16:43:00 +0000780// LLVM -> X86 signed X86 unsigned
781// ----- ---------- ------------
782// seteq -> sete sete
783// setne -> setne setne
784// setlt -> setl setb
Chris Lattner55f6fab2003-01-16 18:07:23 +0000785// setge -> setge setae
Chris Lattner6d40c192003-01-16 16:43:00 +0000786// setgt -> setg seta
787// setle -> setle setbe
Chris Lattnerb2acc512003-10-19 21:09:10 +0000788// ----
789// sets // Used by comparison with 0 optimization
790// setns
791static const unsigned SetCCOpcodeTab[2][8] = {
792 { X86::SETEr, X86::SETNEr, X86::SETBr, X86::SETAEr, X86::SETAr, X86::SETBEr,
793 0, 0 },
794 { X86::SETEr, X86::SETNEr, X86::SETLr, X86::SETGEr, X86::SETGr, X86::SETLEr,
795 X86::SETSr, X86::SETNSr },
Chris Lattner6d40c192003-01-16 16:43:00 +0000796};
797
Chris Lattnerb2acc512003-10-19 21:09:10 +0000798// EmitComparison - This function emits a comparison of the two operands,
799// returning the extended setcc code to use.
800unsigned ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
801 MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000802 MachineBasicBlock::iterator IP) {
Brian Gaeke1749d632002-11-07 17:59:21 +0000803 // The arguments are already supposed to be of the same type.
Chris Lattner6d40c192003-01-16 16:43:00 +0000804 const Type *CompTy = Op0->getType();
Chris Lattner3e130a22003-01-13 00:32:26 +0000805 unsigned Class = getClassB(CompTy);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000806 unsigned Op0r = getReg(Op0, MBB, IP);
Chris Lattner333864d2003-06-05 19:30:30 +0000807
808 // Special case handling of: cmp R, i
809 if (Class == cByte || Class == cShort || Class == cInt)
810 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000811 uint64_t Op1v = cast<ConstantInt>(CI)->getRawValue();
812
Chris Lattner333864d2003-06-05 19:30:30 +0000813 // Mask off any upper bits of the constant, if there are any...
814 Op1v &= (1ULL << (8 << Class)) - 1;
815
Chris Lattnerb2acc512003-10-19 21:09:10 +0000816 // If this is a comparison against zero, emit more efficient code. We
817 // can't handle unsigned comparisons against zero unless they are == or
818 // !=. These should have been strength reduced already anyway.
819 if (Op1v == 0 && (CompTy->isSigned() || OpNum < 2)) {
820 static const unsigned TESTTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000821 X86::TEST8rr, X86::TEST16rr, X86::TEST32rr
Chris Lattnerb2acc512003-10-19 21:09:10 +0000822 };
Chris Lattneree352852004-02-29 07:22:16 +0000823 BuildMI(*MBB, IP, TESTTab[Class], 2).addReg(Op0r).addReg(Op0r);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000824
825 if (OpNum == 2) return 6; // Map jl -> js
826 if (OpNum == 3) return 7; // Map jg -> jns
827 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000828 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000829
830 static const unsigned CMPTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000831 X86::CMP8ri, X86::CMP16ri, X86::CMP32ri
Chris Lattnerb2acc512003-10-19 21:09:10 +0000832 };
833
Chris Lattneree352852004-02-29 07:22:16 +0000834 BuildMI(*MBB, IP, CMPTab[Class], 2).addReg(Op0r).addImm(Op1v);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000835 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000836 }
837
Chris Lattner9f08a922004-02-03 18:54:04 +0000838 // Special case handling of comparison against +/- 0.0
839 if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op1))
840 if (CFP->isExactlyValue(+0.0) || CFP->isExactlyValue(-0.0)) {
Chris Lattneree352852004-02-29 07:22:16 +0000841 BuildMI(*MBB, IP, X86::FTST, 1).addReg(Op0r);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000842 BuildMI(*MBB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +0000843 BuildMI(*MBB, IP, X86::SAHF, 1);
Chris Lattner9f08a922004-02-03 18:54:04 +0000844 return OpNum;
845 }
846
Chris Lattner58c41fe2003-08-24 19:19:47 +0000847 unsigned Op1r = getReg(Op1, MBB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +0000848 switch (Class) {
849 default: assert(0 && "Unknown type class!");
850 // Emit: cmp <var1>, <var2> (do the comparison). We can
851 // compare 8-bit with 8-bit, 16-bit with 16-bit, 32-bit with
852 // 32-bit.
853 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000854 BuildMI(*MBB, IP, X86::CMP8rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000855 break;
856 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000857 BuildMI(*MBB, IP, X86::CMP16rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000858 break;
859 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000860 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000861 break;
862 case cFP:
Chris Lattneree352852004-02-29 07:22:16 +0000863 BuildMI(*MBB, IP, X86::FpUCOM, 2).addReg(Op0r).addReg(Op1r);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000864 BuildMI(*MBB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +0000865 BuildMI(*MBB, IP, X86::SAHF, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +0000866 break;
867
868 case cLong:
869 if (OpNum < 2) { // seteq, setne
870 unsigned LoTmp = makeAnotherReg(Type::IntTy);
871 unsigned HiTmp = makeAnotherReg(Type::IntTy);
872 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000873 BuildMI(*MBB, IP, X86::XOR32rr, 2, LoTmp).addReg(Op0r).addReg(Op1r);
874 BuildMI(*MBB, IP, X86::XOR32rr, 2, HiTmp).addReg(Op0r+1).addReg(Op1r+1);
875 BuildMI(*MBB, IP, X86::OR32rr, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Chris Lattner3e130a22003-01-13 00:32:26 +0000876 break; // Allow the sete or setne to be generated from flags set by OR
877 } else {
878 // Emit a sequence of code which compares the high and low parts once
879 // each, then uses a conditional move to handle the overflow case. For
880 // example, a setlt for long would generate code like this:
881 //
882 // AL = lo(op1) < lo(op2) // Signedness depends on operands
883 // BL = hi(op1) < hi(op2) // Always unsigned comparison
884 // dest = hi(op1) == hi(op2) ? AL : BL;
885 //
886
Chris Lattner6d40c192003-01-16 16:43:00 +0000887 // FIXME: This would be much better if we had hierarchical register
Chris Lattner3e130a22003-01-13 00:32:26 +0000888 // classes! Until then, hardcode registers so that we can deal with their
889 // aliases (because we don't have conditional byte moves).
890 //
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000891 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattneree352852004-02-29 07:22:16 +0000892 BuildMI(*MBB, IP, SetCCOpcodeTab[0][OpNum], 0, X86::AL);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000893 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r+1).addReg(Op1r+1);
Chris Lattneree352852004-02-29 07:22:16 +0000894 BuildMI(*MBB, IP, SetCCOpcodeTab[CompTy->isSigned()][OpNum], 0, X86::BL);
895 BuildMI(*MBB, IP, X86::IMPLICIT_DEF, 0, X86::BH);
896 BuildMI(*MBB, IP, X86::IMPLICIT_DEF, 0, X86::AH);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000897 BuildMI(*MBB, IP, X86::CMOVE16rr, 2, X86::BX).addReg(X86::BX)
Chris Lattneree352852004-02-29 07:22:16 +0000898 .addReg(X86::AX);
Chris Lattner6d40c192003-01-16 16:43:00 +0000899 // NOTE: visitSetCondInst knows that the value is dumped into the BL
900 // register at this point for long values...
Chris Lattnerb2acc512003-10-19 21:09:10 +0000901 return OpNum;
Chris Lattner3e130a22003-01-13 00:32:26 +0000902 }
903 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000904 return OpNum;
Chris Lattner6d40c192003-01-16 16:43:00 +0000905}
Chris Lattner3e130a22003-01-13 00:32:26 +0000906
Chris Lattner6d40c192003-01-16 16:43:00 +0000907/// SetCC instructions - Here we just emit boilerplate code to set a byte-sized
908/// register, then move it to wherever the result should be.
909///
910void ISel::visitSetCondInst(SetCondInst &I) {
Chris Lattner307ecba2004-03-30 22:39:09 +0000911 if (canFoldSetCCIntoBranchOrSelect(&I))
912 return; // Fold this into a branch or select.
Chris Lattner6d40c192003-01-16 16:43:00 +0000913
Chris Lattner6d40c192003-01-16 16:43:00 +0000914 unsigned DestReg = getReg(I);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000915 MachineBasicBlock::iterator MII = BB->end();
916 emitSetCCOperation(BB, MII, I.getOperand(0), I.getOperand(1), I.getOpcode(),
917 DestReg);
918}
Chris Lattner6d40c192003-01-16 16:43:00 +0000919
Chris Lattner58c41fe2003-08-24 19:19:47 +0000920/// emitSetCCOperation - Common code shared between visitSetCondInst and
921/// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000922///
Chris Lattner58c41fe2003-08-24 19:19:47 +0000923void ISel::emitSetCCOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000924 MachineBasicBlock::iterator IP,
Chris Lattner58c41fe2003-08-24 19:19:47 +0000925 Value *Op0, Value *Op1, unsigned Opcode,
926 unsigned TargetReg) {
927 unsigned OpNum = getSetCCNumber(Opcode);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000928 OpNum = EmitComparison(OpNum, Op0, Op1, MBB, IP);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000929
Chris Lattnerb2acc512003-10-19 21:09:10 +0000930 const Type *CompTy = Op0->getType();
931 unsigned CompClass = getClassB(CompTy);
932 bool isSigned = CompTy->isSigned() && CompClass != cFP;
933
934 if (CompClass != cLong || OpNum < 2) {
Chris Lattner6d40c192003-01-16 16:43:00 +0000935 // Handle normal comparisons with a setcc instruction...
Chris Lattneree352852004-02-29 07:22:16 +0000936 BuildMI(*MBB, IP, SetCCOpcodeTab[isSigned][OpNum], 0, TargetReg);
Chris Lattner6d40c192003-01-16 16:43:00 +0000937 } else {
938 // Handle long comparisons by copying the value which is already in BL into
939 // the register we want...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000940 BuildMI(*MBB, IP, X86::MOV8rr, 1, TargetReg).addReg(X86::BL);
Chris Lattner6d40c192003-01-16 16:43:00 +0000941 }
Brian Gaeke1749d632002-11-07 17:59:21 +0000942}
Chris Lattner51b49a92002-11-02 19:45:49 +0000943
Chris Lattner12d96a02004-03-30 21:22:00 +0000944void ISel::visitSelectInst(SelectInst &SI) {
945 unsigned DestReg = getReg(SI);
946 MachineBasicBlock::iterator MII = BB->end();
947 emitSelectOperation(BB, MII, SI.getCondition(), SI.getTrueValue(),
948 SI.getFalseValue(), DestReg);
949}
950
951/// emitSelect - Common code shared between visitSelectInst and the constant
952/// expression support.
953void ISel::emitSelectOperation(MachineBasicBlock *MBB,
954 MachineBasicBlock::iterator IP,
955 Value *Cond, Value *TrueVal, Value *FalseVal,
956 unsigned DestReg) {
957 unsigned SelectClass = getClassB(TrueVal->getType());
958
959 // We don't support 8-bit conditional moves. If we have incoming constants,
960 // transform them into 16-bit constants to avoid having a run-time conversion.
961 if (SelectClass == cByte) {
962 if (Constant *T = dyn_cast<Constant>(TrueVal))
963 TrueVal = ConstantExpr::getCast(T, Type::ShortTy);
964 if (Constant *F = dyn_cast<Constant>(FalseVal))
965 FalseVal = ConstantExpr::getCast(F, Type::ShortTy);
966 }
967
Chris Lattner307ecba2004-03-30 22:39:09 +0000968
969 unsigned Opcode;
970 if (SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(Cond)) {
971 // We successfully folded the setcc into the select instruction.
972
973 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
974 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), MBB,
975 IP);
976
977 const Type *CompTy = SCI->getOperand(0)->getType();
978 bool isSigned = CompTy->isSigned() && getClassB(CompTy) != cFP;
979
980 // LLVM -> X86 signed X86 unsigned
981 // ----- ---------- ------------
982 // seteq -> cmovNE cmovNE
983 // setne -> cmovE cmovE
984 // setlt -> cmovGE cmovAE
985 // setge -> cmovL cmovB
986 // setgt -> cmovLE cmovBE
987 // setle -> cmovG cmovA
988 // ----
989 // cmovNS // Used by comparison with 0 optimization
990 // cmovS
991
992 switch (SelectClass) {
Chris Lattner352eb482004-03-31 22:03:35 +0000993 default: assert(0 && "Unknown value class!");
994 case cFP: {
995 // Annoyingly, we don't have a full set of floating point conditional
996 // moves. :(
997 static const unsigned OpcodeTab[2][8] = {
998 { X86::FCMOVNE, X86::FCMOVE, X86::FCMOVAE, X86::FCMOVB,
999 X86::FCMOVBE, X86::FCMOVA, 0, 0 },
1000 { X86::FCMOVNE, X86::FCMOVE, 0, 0, 0, 0, 0, 0 },
1001 };
1002 Opcode = OpcodeTab[isSigned][OpNum];
1003
1004 // If opcode == 0, we hit a case that we don't support. Output a setcc
1005 // and compare the result against zero.
1006 if (Opcode == 0) {
1007 unsigned CompClass = getClassB(CompTy);
1008 unsigned CondReg;
1009 if (CompClass != cLong || OpNum < 2) {
1010 CondReg = makeAnotherReg(Type::BoolTy);
1011 // Handle normal comparisons with a setcc instruction...
1012 BuildMI(*MBB, IP, SetCCOpcodeTab[isSigned][OpNum], 0, CondReg);
1013 } else {
1014 // Long comparisons end up in the BL register.
1015 CondReg = X86::BL;
1016 }
1017
Chris Lattner68626c22004-03-31 22:22:36 +00001018 BuildMI(*MBB, IP, X86::TEST8rr, 2).addReg(CondReg).addReg(CondReg);
Chris Lattner352eb482004-03-31 22:03:35 +00001019 Opcode = X86::FCMOVE;
1020 }
1021 break;
1022 }
Chris Lattner307ecba2004-03-30 22:39:09 +00001023 case cByte:
1024 case cShort: {
1025 static const unsigned OpcodeTab[2][8] = {
1026 { X86::CMOVNE16rr, X86::CMOVE16rr, X86::CMOVAE16rr, X86::CMOVB16rr,
1027 X86::CMOVBE16rr, X86::CMOVA16rr, 0, 0 },
1028 { X86::CMOVNE16rr, X86::CMOVE16rr, X86::CMOVGE16rr, X86::CMOVL16rr,
1029 X86::CMOVLE16rr, X86::CMOVG16rr, X86::CMOVNS16rr, X86::CMOVS16rr },
1030 };
1031 Opcode = OpcodeTab[isSigned][OpNum];
1032 break;
1033 }
1034 case cInt:
1035 case cLong: {
1036 static const unsigned OpcodeTab[2][8] = {
1037 { X86::CMOVNE32rr, X86::CMOVE32rr, X86::CMOVAE32rr, X86::CMOVB32rr,
1038 X86::CMOVBE32rr, X86::CMOVA32rr, 0, 0 },
1039 { X86::CMOVNE32rr, X86::CMOVE32rr, X86::CMOVGE32rr, X86::CMOVL32rr,
1040 X86::CMOVLE32rr, X86::CMOVG32rr, X86::CMOVNS32rr, X86::CMOVS32rr },
1041 };
1042 Opcode = OpcodeTab[isSigned][OpNum];
1043 break;
1044 }
1045 }
1046 } else {
1047 // Get the value being branched on, and use it to set the condition codes.
1048 unsigned CondReg = getReg(Cond, MBB, IP);
Chris Lattner68626c22004-03-31 22:22:36 +00001049 BuildMI(*MBB, IP, X86::TEST8rr, 2).addReg(CondReg).addReg(CondReg);
Chris Lattner307ecba2004-03-30 22:39:09 +00001050 switch (SelectClass) {
Chris Lattner352eb482004-03-31 22:03:35 +00001051 default: assert(0 && "Unknown value class!");
1052 case cFP: Opcode = X86::FCMOVE; break;
Chris Lattner307ecba2004-03-30 22:39:09 +00001053 case cByte:
Chris Lattner352eb482004-03-31 22:03:35 +00001054 case cShort: Opcode = X86::CMOVE16rr; break;
Chris Lattner307ecba2004-03-30 22:39:09 +00001055 case cInt:
Chris Lattner352eb482004-03-31 22:03:35 +00001056 case cLong: Opcode = X86::CMOVE32rr; break;
Chris Lattner307ecba2004-03-30 22:39:09 +00001057 }
1058 }
Chris Lattner12d96a02004-03-30 21:22:00 +00001059
1060 unsigned TrueReg = getReg(TrueVal, MBB, IP);
1061 unsigned FalseReg = getReg(FalseVal, MBB, IP);
1062 unsigned RealDestReg = DestReg;
Chris Lattner12d96a02004-03-30 21:22:00 +00001063
Chris Lattner12d96a02004-03-30 21:22:00 +00001064
1065 // Annoyingly enough, X86 doesn't HAVE 8-bit conditional moves. Because of
1066 // this, we have to promote the incoming values to 16 bits, perform a 16-bit
1067 // cmove, then truncate the result.
1068 if (SelectClass == cByte) {
1069 DestReg = makeAnotherReg(Type::ShortTy);
1070 if (getClassB(TrueVal->getType()) == cByte) {
1071 // Promote the true value, by storing it into AL, and reading from AX.
1072 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::AL).addReg(TrueReg);
1073 BuildMI(*MBB, IP, X86::MOV8ri, 1, X86::AH).addImm(0);
1074 TrueReg = makeAnotherReg(Type::ShortTy);
1075 BuildMI(*MBB, IP, X86::MOV16rr, 1, TrueReg).addReg(X86::AX);
1076 }
1077 if (getClassB(FalseVal->getType()) == cByte) {
1078 // Promote the true value, by storing it into CL, and reading from CX.
1079 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(FalseReg);
1080 BuildMI(*MBB, IP, X86::MOV8ri, 1, X86::CH).addImm(0);
1081 FalseReg = makeAnotherReg(Type::ShortTy);
1082 BuildMI(*MBB, IP, X86::MOV16rr, 1, FalseReg).addReg(X86::CX);
1083 }
1084 }
1085
1086 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(TrueReg).addReg(FalseReg);
1087
1088 switch (SelectClass) {
1089 case cByte:
1090 // We did the computation with 16-bit registers. Truncate back to our
1091 // result by copying into AX then copying out AL.
1092 BuildMI(*MBB, IP, X86::MOV16rr, 1, X86::AX).addReg(DestReg);
1093 BuildMI(*MBB, IP, X86::MOV8rr, 1, RealDestReg).addReg(X86::AL);
1094 break;
1095 case cLong:
1096 // Move the upper half of the value as well.
1097 BuildMI(*MBB, IP, Opcode, 2,DestReg+1).addReg(TrueReg+1).addReg(FalseReg+1);
1098 break;
1099 }
1100}
Chris Lattner58c41fe2003-08-24 19:19:47 +00001101
1102
1103
Brian Gaekec2505982002-11-30 11:57:28 +00001104/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
1105/// operand, in the specified target register.
Misha Brukman538607f2004-03-01 23:53:11 +00001106///
Chris Lattner3e130a22003-01-13 00:32:26 +00001107void ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
1108 bool isUnsigned = VR.Ty->isUnsigned();
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001109
Chris Lattner29bf0622004-04-06 01:21:00 +00001110 Value *Val = VR.Val;
1111 const Type *Ty = VR.Ty;
Chris Lattner502e36c2004-04-06 01:25:33 +00001112 if (Val) {
Chris Lattner29bf0622004-04-06 01:21:00 +00001113 if (Constant *C = dyn_cast<Constant>(Val)) {
1114 Val = ConstantExpr::getCast(C, Type::IntTy);
1115 Ty = Type::IntTy;
1116 }
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001117
Chris Lattner502e36c2004-04-06 01:25:33 +00001118 // If this is a simple constant, just emit a MOVri directly to avoid the
1119 // copy.
1120 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
1121 int TheVal = CI->getRawValue() & 0xFFFFFFFF;
1122 BuildMI(BB, X86::MOV32ri, 1, targetReg).addImm(TheVal);
1123 return;
1124 }
1125 }
1126
Chris Lattner29bf0622004-04-06 01:21:00 +00001127 // Make sure we have the register number for this value...
1128 unsigned Reg = Val ? getReg(Val) : VR.Reg;
1129
1130 switch (getClassB(Ty)) {
Chris Lattner94af4142002-12-25 05:13:53 +00001131 case cByte:
1132 // Extend value into target register (8->32)
1133 if (isUnsigned)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001134 BuildMI(BB, X86::MOVZX32rr8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001135 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001136 BuildMI(BB, X86::MOVSX32rr8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001137 break;
1138 case cShort:
1139 // Extend value into target register (16->32)
1140 if (isUnsigned)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001141 BuildMI(BB, X86::MOVZX32rr16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001142 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001143 BuildMI(BB, X86::MOVSX32rr16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001144 break;
1145 case cInt:
1146 // Move value into target register (32->32)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001147 BuildMI(BB, X86::MOV32rr, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001148 break;
1149 default:
1150 assert(0 && "Unpromotable operand class in promote32");
1151 }
Brian Gaekec2505982002-11-30 11:57:28 +00001152}
Chris Lattnerc5291f52002-10-27 21:16:59 +00001153
Chris Lattner72614082002-10-25 22:55:53 +00001154/// 'ret' instruction - Here we are interested in meeting the x86 ABI. As such,
1155/// we have the following possibilities:
1156///
1157/// ret void: No return value, simply emit a 'ret' instruction
1158/// ret sbyte, ubyte : Extend value into EAX and return
1159/// ret short, ushort: Extend value into EAX and return
1160/// ret int, uint : Move value into EAX and return
1161/// ret pointer : Move value into EAX and return
Chris Lattner06925362002-11-17 21:56:38 +00001162/// ret long, ulong : Move value into EAX/EDX and return
1163/// ret float/double : Top of FP stack
Chris Lattner72614082002-10-25 22:55:53 +00001164///
Chris Lattner3e130a22003-01-13 00:32:26 +00001165void ISel::visitReturnInst(ReturnInst &I) {
Chris Lattner94af4142002-12-25 05:13:53 +00001166 if (I.getNumOperands() == 0) {
1167 BuildMI(BB, X86::RET, 0); // Just emit a 'ret' instruction
1168 return;
1169 }
1170
1171 Value *RetVal = I.getOperand(0);
Chris Lattner3e130a22003-01-13 00:32:26 +00001172 switch (getClassB(RetVal->getType())) {
Chris Lattner94af4142002-12-25 05:13:53 +00001173 case cByte: // integral return values: extend or move into EAX and return
1174 case cShort:
1175 case cInt:
Chris Lattner29bf0622004-04-06 01:21:00 +00001176 promote32(X86::EAX, ValueRecord(RetVal));
Chris Lattnerdbd73722003-05-06 21:32:22 +00001177 // Declare that EAX is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +00001178 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::EAX).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +00001179 break;
Chris Lattner29bf0622004-04-06 01:21:00 +00001180 case cFP: { // Floats & Doubles: Return in ST(0)
1181 unsigned RetReg = getReg(RetVal);
Chris Lattner3e130a22003-01-13 00:32:26 +00001182 BuildMI(BB, X86::FpSETRESULT, 1).addReg(RetReg);
Chris Lattnerdbd73722003-05-06 21:32:22 +00001183 // Declare that top-of-stack is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +00001184 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::ST0).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +00001185 break;
Chris Lattner29bf0622004-04-06 01:21:00 +00001186 }
1187 case cLong: {
1188 unsigned RetReg = getReg(RetVal);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001189 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(RetReg);
1190 BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(RetReg+1);
Chris Lattnerdbd73722003-05-06 21:32:22 +00001191 // Declare that EAX & EDX are live on exit
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001192 BuildMI(BB, X86::IMPLICIT_USE, 3).addReg(X86::EAX).addReg(X86::EDX)
1193 .addReg(X86::ESP);
Chris Lattner3e130a22003-01-13 00:32:26 +00001194 break;
Chris Lattner29bf0622004-04-06 01:21:00 +00001195 }
Chris Lattner94af4142002-12-25 05:13:53 +00001196 default:
Chris Lattner3e130a22003-01-13 00:32:26 +00001197 visitInstruction(I);
Chris Lattner94af4142002-12-25 05:13:53 +00001198 }
Chris Lattner43189d12002-11-17 20:07:45 +00001199 // Emit a 'ret' instruction
Chris Lattner94af4142002-12-25 05:13:53 +00001200 BuildMI(BB, X86::RET, 0);
Chris Lattner72614082002-10-25 22:55:53 +00001201}
1202
Chris Lattner55f6fab2003-01-16 18:07:23 +00001203// getBlockAfter - Return the basic block which occurs lexically after the
1204// specified one.
1205static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1206 Function::iterator I = BB; ++I; // Get iterator to next block
1207 return I != BB->getParent()->end() ? &*I : 0;
1208}
1209
Chris Lattner51b49a92002-11-02 19:45:49 +00001210/// visitBranchInst - Handle conditional and unconditional branches here. Note
1211/// that since code layout is frozen at this point, that if we are trying to
1212/// jump to a block that is the immediate successor of the current block, we can
Chris Lattner6d40c192003-01-16 16:43:00 +00001213/// just make a fall-through (but we don't currently).
Chris Lattner51b49a92002-11-02 19:45:49 +00001214///
Chris Lattner94af4142002-12-25 05:13:53 +00001215void ISel::visitBranchInst(BranchInst &BI) {
Chris Lattner55f6fab2003-01-16 18:07:23 +00001216 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
1217
1218 if (!BI.isConditional()) { // Unconditional branch?
Chris Lattnercf93cdd2004-01-30 22:13:44 +00001219 if (BI.getSuccessor(0) != NextBB)
Chris Lattner55f6fab2003-01-16 18:07:23 +00001220 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
Chris Lattner6d40c192003-01-16 16:43:00 +00001221 return;
1222 }
1223
1224 // See if we can fold the setcc into the branch itself...
Chris Lattner307ecba2004-03-30 22:39:09 +00001225 SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(BI.getCondition());
Chris Lattner6d40c192003-01-16 16:43:00 +00001226 if (SCI == 0) {
1227 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
1228 // computed some other way...
Chris Lattner065faeb2002-12-28 20:24:02 +00001229 unsigned condReg = getReg(BI.getCondition());
Chris Lattner68626c22004-03-31 22:22:36 +00001230 BuildMI(BB, X86::TEST8rr, 2).addReg(condReg).addReg(condReg);
Chris Lattner55f6fab2003-01-16 18:07:23 +00001231 if (BI.getSuccessor(1) == NextBB) {
1232 if (BI.getSuccessor(0) != NextBB)
1233 BuildMI(BB, X86::JNE, 1).addPCDisp(BI.getSuccessor(0));
1234 } else {
1235 BuildMI(BB, X86::JE, 1).addPCDisp(BI.getSuccessor(1));
1236
1237 if (BI.getSuccessor(0) != NextBB)
1238 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
1239 }
Chris Lattner6d40c192003-01-16 16:43:00 +00001240 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001241 }
Chris Lattner6d40c192003-01-16 16:43:00 +00001242
1243 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Chris Lattner58c41fe2003-08-24 19:19:47 +00001244 MachineBasicBlock::iterator MII = BB->end();
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001245 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001246
1247 const Type *CompTy = SCI->getOperand(0)->getType();
1248 bool isSigned = CompTy->isSigned() && getClassB(CompTy) != cFP;
Chris Lattner6d40c192003-01-16 16:43:00 +00001249
Chris Lattnerb2acc512003-10-19 21:09:10 +00001250
Chris Lattner6d40c192003-01-16 16:43:00 +00001251 // LLVM -> X86 signed X86 unsigned
1252 // ----- ---------- ------------
1253 // seteq -> je je
1254 // setne -> jne jne
1255 // setlt -> jl jb
Chris Lattner55f6fab2003-01-16 18:07:23 +00001256 // setge -> jge jae
Chris Lattner6d40c192003-01-16 16:43:00 +00001257 // setgt -> jg ja
1258 // setle -> jle jbe
Chris Lattnerb2acc512003-10-19 21:09:10 +00001259 // ----
1260 // js // Used by comparison with 0 optimization
1261 // jns
1262
1263 static const unsigned OpcodeTab[2][8] = {
1264 { X86::JE, X86::JNE, X86::JB, X86::JAE, X86::JA, X86::JBE, 0, 0 },
1265 { X86::JE, X86::JNE, X86::JL, X86::JGE, X86::JG, X86::JLE,
1266 X86::JS, X86::JNS },
Chris Lattner6d40c192003-01-16 16:43:00 +00001267 };
1268
Chris Lattner55f6fab2003-01-16 18:07:23 +00001269 if (BI.getSuccessor(0) != NextBB) {
1270 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(0));
1271 if (BI.getSuccessor(1) != NextBB)
1272 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(1));
1273 } else {
1274 // Change to the inverse condition...
1275 if (BI.getSuccessor(1) != NextBB) {
1276 OpNum ^= 1;
1277 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(1));
1278 }
1279 }
Chris Lattner2df035b2002-11-02 19:27:56 +00001280}
1281
Chris Lattner3e130a22003-01-13 00:32:26 +00001282
1283/// doCall - This emits an abstract call instruction, setting up the arguments
1284/// and the return value as appropriate. For the actual function call itself,
1285/// it inserts the specified CallMI instruction into the stream.
1286///
1287void ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001288 const std::vector<ValueRecord> &Args) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001289
Chris Lattner065faeb2002-12-28 20:24:02 +00001290 // Count how many bytes are to be pushed on the stack...
1291 unsigned NumBytes = 0;
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001292
Chris Lattner3e130a22003-01-13 00:32:26 +00001293 if (!Args.empty()) {
1294 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1295 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001296 case cByte: case cShort: case cInt:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001297 NumBytes += 4; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001298 case cLong:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001299 NumBytes += 8; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001300 case cFP:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001301 NumBytes += Args[i].Ty == Type::FloatTy ? 4 : 8;
1302 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001303 default: assert(0 && "Unknown class!");
1304 }
1305
1306 // Adjust the stack pointer for the new arguments...
Chris Lattneree352852004-02-29 07:22:16 +00001307 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Chris Lattner065faeb2002-12-28 20:24:02 +00001308
1309 // Arguments go on the stack in reverse order, as specified by the ABI.
1310 unsigned ArgOffset = 0;
Chris Lattner3e130a22003-01-13 00:32:26 +00001311 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattnerce6096f2004-03-01 02:34:08 +00001312 unsigned ArgReg;
Chris Lattner3e130a22003-01-13 00:32:26 +00001313 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001314 case cByte:
Chris Lattner21585222004-03-01 02:42:43 +00001315 case cShort:
1316 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1317 // Zero/Sign extend constant, then stuff into memory.
1318 ConstantInt *Val = cast<ConstantInt>(Args[i].Val);
1319 Val = cast<ConstantInt>(ConstantExpr::getCast(Val, Type::IntTy));
1320 addRegOffset(BuildMI(BB, X86::MOV32mi, 5), X86::ESP, ArgOffset)
1321 .addImm(Val->getRawValue() & 0xFFFFFFFF);
1322 } else {
1323 // Promote arg to 32 bits wide into a temporary register...
1324 ArgReg = makeAnotherReg(Type::UIntTy);
1325 promote32(ArgReg, Args[i]);
1326 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1327 X86::ESP, ArgOffset).addReg(ArgReg);
1328 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001329 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001330 case cInt:
Chris Lattner21585222004-03-01 02:42:43 +00001331 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1332 unsigned Val = cast<ConstantInt>(Args[i].Val)->getRawValue();
1333 addRegOffset(BuildMI(BB, X86::MOV32mi, 5),
1334 X86::ESP, ArgOffset).addImm(Val);
1335 } else {
1336 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1337 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1338 X86::ESP, ArgOffset).addReg(ArgReg);
1339 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001340 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001341 case cLong:
Chris Lattnerce6096f2004-03-01 02:34:08 +00001342 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001343 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001344 X86::ESP, ArgOffset).addReg(ArgReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001345 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001346 X86::ESP, ArgOffset+4).addReg(ArgReg+1);
1347 ArgOffset += 4; // 8 byte entry, not 4.
1348 break;
1349
Chris Lattner065faeb2002-12-28 20:24:02 +00001350 case cFP:
Chris Lattnerce6096f2004-03-01 02:34:08 +00001351 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001352 if (Args[i].Ty == Type::FloatTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001353 addRegOffset(BuildMI(BB, X86::FST32m, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001354 X86::ESP, ArgOffset).addReg(ArgReg);
1355 } else {
1356 assert(Args[i].Ty == Type::DoubleTy && "Unknown FP type!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001357 addRegOffset(BuildMI(BB, X86::FST64m, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001358 X86::ESP, ArgOffset).addReg(ArgReg);
1359 ArgOffset += 4; // 8 byte entry, not 4.
1360 }
1361 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001362
Chris Lattner3e130a22003-01-13 00:32:26 +00001363 default: assert(0 && "Unknown class!");
Chris Lattner065faeb2002-12-28 20:24:02 +00001364 }
1365 ArgOffset += 4;
Chris Lattner94af4142002-12-25 05:13:53 +00001366 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001367 } else {
Chris Lattneree352852004-02-29 07:22:16 +00001368 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(0);
Chris Lattner94af4142002-12-25 05:13:53 +00001369 }
Chris Lattner6e49a4b2002-12-13 14:13:27 +00001370
Chris Lattner3e130a22003-01-13 00:32:26 +00001371 BB->push_back(CallMI);
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001372
Chris Lattneree352852004-02-29 07:22:16 +00001373 BuildMI(BB, X86::ADJCALLSTACKUP, 1).addImm(NumBytes);
Chris Lattnera3243642002-12-04 23:45:28 +00001374
1375 // If there is a return value, scavenge the result from the location the call
1376 // leaves it in...
1377 //
Chris Lattner3e130a22003-01-13 00:32:26 +00001378 if (Ret.Ty != Type::VoidTy) {
1379 unsigned DestClass = getClassB(Ret.Ty);
1380 switch (DestClass) {
Brian Gaeke20244b72002-12-12 15:33:40 +00001381 case cByte:
1382 case cShort:
1383 case cInt: {
1384 // Integral results are in %eax, or the appropriate portion
1385 // thereof.
1386 static const unsigned regRegMove[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001387 X86::MOV8rr, X86::MOV16rr, X86::MOV32rr
Brian Gaeke20244b72002-12-12 15:33:40 +00001388 };
1389 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX };
Chris Lattner3e130a22003-01-13 00:32:26 +00001390 BuildMI(BB, regRegMove[DestClass], 1, Ret.Reg).addReg(AReg[DestClass]);
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001391 break;
Brian Gaeke20244b72002-12-12 15:33:40 +00001392 }
Chris Lattner94af4142002-12-25 05:13:53 +00001393 case cFP: // Floating-point return values live in %ST(0)
Chris Lattner3e130a22003-01-13 00:32:26 +00001394 BuildMI(BB, X86::FpGETRESULT, 1, Ret.Reg);
Brian Gaeke20244b72002-12-12 15:33:40 +00001395 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001396 case cLong: // Long values are left in EDX:EAX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001397 BuildMI(BB, X86::MOV32rr, 1, Ret.Reg).addReg(X86::EAX);
1398 BuildMI(BB, X86::MOV32rr, 1, Ret.Reg+1).addReg(X86::EDX);
Chris Lattner3e130a22003-01-13 00:32:26 +00001399 break;
1400 default: assert(0 && "Unknown class!");
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001401 }
Chris Lattnera3243642002-12-04 23:45:28 +00001402 }
Brian Gaekefa8d5712002-11-22 11:07:01 +00001403}
Chris Lattner2df035b2002-11-02 19:27:56 +00001404
Chris Lattner3e130a22003-01-13 00:32:26 +00001405
1406/// visitCallInst - Push args on stack and do a procedure call instruction.
1407void ISel::visitCallInst(CallInst &CI) {
1408 MachineInstr *TheCall;
1409 if (Function *F = CI.getCalledFunction()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001410 // Is it an intrinsic function call?
Brian Gaeked0fde302003-11-11 22:41:34 +00001411 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001412 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1413 return;
1414 }
1415
Chris Lattner3e130a22003-01-13 00:32:26 +00001416 // Emit a CALL instruction with PC-relative displacement.
1417 TheCall = BuildMI(X86::CALLpcrel32, 1).addGlobalAddress(F, true);
1418 } else { // Emit an indirect call...
1419 unsigned Reg = getReg(CI.getCalledValue());
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001420 TheCall = BuildMI(X86::CALL32r, 1).addReg(Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001421 }
1422
1423 std::vector<ValueRecord> Args;
1424 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001425 Args.push_back(ValueRecord(CI.getOperand(i)));
Chris Lattner3e130a22003-01-13 00:32:26 +00001426
1427 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
1428 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001429}
Chris Lattner3e130a22003-01-13 00:32:26 +00001430
Chris Lattneraeb54b82003-08-28 21:23:43 +00001431
Chris Lattner44827152003-12-28 09:47:19 +00001432/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1433/// function, lowering any calls to unknown intrinsic functions into the
1434/// equivalent LLVM code.
Misha Brukman538607f2004-03-01 23:53:11 +00001435///
Chris Lattner44827152003-12-28 09:47:19 +00001436void ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
1437 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1438 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1439 if (CallInst *CI = dyn_cast<CallInst>(I++))
1440 if (Function *F = CI->getCalledFunction())
1441 switch (F->getIntrinsicID()) {
Chris Lattneraed386e2003-12-28 09:53:23 +00001442 case Intrinsic::not_intrinsic:
Chris Lattner317201d2004-03-13 00:24:00 +00001443 case Intrinsic::vastart:
1444 case Intrinsic::vacopy:
1445 case Intrinsic::vaend:
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001446 case Intrinsic::returnaddress:
1447 case Intrinsic::frameaddress:
Chris Lattner915e5e52004-02-12 17:53:22 +00001448 case Intrinsic::memcpy:
Chris Lattner2a0f2242004-02-14 04:46:05 +00001449 case Intrinsic::memset:
Chris Lattner44827152003-12-28 09:47:19 +00001450 // We directly implement these intrinsics
1451 break;
1452 default:
1453 // All other intrinsic calls we must lower.
1454 Instruction *Before = CI->getPrev();
Chris Lattnerf70e0c22003-12-28 21:23:38 +00001455 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
Chris Lattner44827152003-12-28 09:47:19 +00001456 if (Before) { // Move iterator to instruction after call
1457 I = Before; ++I;
1458 } else {
1459 I = BB->begin();
1460 }
1461 }
1462
1463}
1464
Brian Gaeked0fde302003-11-11 22:41:34 +00001465void ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001466 unsigned TmpReg1, TmpReg2;
1467 switch (ID) {
Chris Lattner5634b9f2004-03-13 00:24:52 +00001468 case Intrinsic::vastart:
Chris Lattnereca195e2003-05-08 19:44:13 +00001469 // Get the address of the first vararg value...
Chris Lattner73815062003-10-18 05:56:40 +00001470 TmpReg1 = getReg(CI);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001471 addFrameReference(BuildMI(BB, X86::LEA32r, 5, TmpReg1), VarArgsFrameIndex);
Chris Lattnereca195e2003-05-08 19:44:13 +00001472 return;
1473
Chris Lattner5634b9f2004-03-13 00:24:52 +00001474 case Intrinsic::vacopy:
Chris Lattner73815062003-10-18 05:56:40 +00001475 TmpReg1 = getReg(CI);
1476 TmpReg2 = getReg(CI.getOperand(1));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001477 BuildMI(BB, X86::MOV32rr, 1, TmpReg1).addReg(TmpReg2);
Chris Lattnereca195e2003-05-08 19:44:13 +00001478 return;
Chris Lattner5634b9f2004-03-13 00:24:52 +00001479 case Intrinsic::vaend: return; // Noop on X86
Chris Lattnereca195e2003-05-08 19:44:13 +00001480
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001481 case Intrinsic::returnaddress:
1482 case Intrinsic::frameaddress:
1483 TmpReg1 = getReg(CI);
1484 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
1485 if (ID == Intrinsic::returnaddress) {
1486 // Just load the return address
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001487 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, TmpReg1),
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001488 ReturnAddressIndex);
1489 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001490 addFrameReference(BuildMI(BB, X86::LEA32r, 4, TmpReg1),
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001491 ReturnAddressIndex, -4);
1492 }
1493 } else {
1494 // Values other than zero are not implemented yet.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001495 BuildMI(BB, X86::MOV32ri, 1, TmpReg1).addImm(0);
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001496 }
1497 return;
1498
Chris Lattner915e5e52004-02-12 17:53:22 +00001499 case Intrinsic::memcpy: {
1500 assert(CI.getNumOperands() == 5 && "Illegal llvm.memcpy call!");
1501 unsigned Align = 1;
1502 if (ConstantInt *AlignC = dyn_cast<ConstantInt>(CI.getOperand(4))) {
1503 Align = AlignC->getRawValue();
1504 if (Align == 0) Align = 1;
1505 }
1506
1507 // Turn the byte code into # iterations
Chris Lattner915e5e52004-02-12 17:53:22 +00001508 unsigned CountReg;
Chris Lattner2a0f2242004-02-14 04:46:05 +00001509 unsigned Opcode;
Chris Lattner915e5e52004-02-12 17:53:22 +00001510 switch (Align & 3) {
1511 case 2: // WORD aligned
Chris Lattner07122832004-02-13 23:36:47 +00001512 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
1513 CountReg = getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/2));
1514 } else {
1515 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001516 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001517 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
Chris Lattner07122832004-02-13 23:36:47 +00001518 }
Chris Lattner2a0f2242004-02-14 04:46:05 +00001519 Opcode = X86::REP_MOVSW;
Chris Lattner915e5e52004-02-12 17:53:22 +00001520 break;
1521 case 0: // DWORD aligned
Chris Lattner07122832004-02-13 23:36:47 +00001522 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
1523 CountReg = getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/4));
1524 } else {
1525 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001526 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001527 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
Chris Lattner07122832004-02-13 23:36:47 +00001528 }
Chris Lattner2a0f2242004-02-14 04:46:05 +00001529 Opcode = X86::REP_MOVSD;
Chris Lattner915e5e52004-02-12 17:53:22 +00001530 break;
Chris Lattner8dd8d262004-02-26 01:20:02 +00001531 default: // BYTE aligned
Chris Lattner07122832004-02-13 23:36:47 +00001532 CountReg = getReg(CI.getOperand(3));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001533 Opcode = X86::REP_MOVSB;
Chris Lattner915e5e52004-02-12 17:53:22 +00001534 break;
1535 }
1536
1537 // No matter what the alignment is, we put the source in ESI, the
1538 // destination in EDI, and the count in ECX.
1539 TmpReg1 = getReg(CI.getOperand(1));
1540 TmpReg2 = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001541 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
1542 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
1543 BuildMI(BB, X86::MOV32rr, 1, X86::ESI).addReg(TmpReg2);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001544 BuildMI(BB, Opcode, 0);
1545 return;
1546 }
1547 case Intrinsic::memset: {
1548 assert(CI.getNumOperands() == 5 && "Illegal llvm.memset call!");
1549 unsigned Align = 1;
1550 if (ConstantInt *AlignC = dyn_cast<ConstantInt>(CI.getOperand(4))) {
1551 Align = AlignC->getRawValue();
1552 if (Align == 0) Align = 1;
Chris Lattner915e5e52004-02-12 17:53:22 +00001553 }
1554
Chris Lattner2a0f2242004-02-14 04:46:05 +00001555 // Turn the byte code into # iterations
Chris Lattner2a0f2242004-02-14 04:46:05 +00001556 unsigned CountReg;
1557 unsigned Opcode;
1558 if (ConstantInt *ValC = dyn_cast<ConstantInt>(CI.getOperand(2))) {
1559 unsigned Val = ValC->getRawValue() & 255;
1560
1561 // If the value is a constant, then we can potentially use larger copies.
1562 switch (Align & 3) {
1563 case 2: // WORD aligned
1564 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
Chris Lattner300d0ed2004-02-14 06:00:36 +00001565 CountReg =getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/2));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001566 } else {
1567 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001568 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001569 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001570 }
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001571 BuildMI(BB, X86::MOV16ri, 1, X86::AX).addImm((Val << 8) | Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001572 Opcode = X86::REP_STOSW;
1573 break;
1574 case 0: // DWORD aligned
1575 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
Chris Lattner300d0ed2004-02-14 06:00:36 +00001576 CountReg =getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/4));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001577 } else {
1578 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001579 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001580 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001581 }
1582 Val = (Val << 8) | Val;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001583 BuildMI(BB, X86::MOV32ri, 1, X86::EAX).addImm((Val << 16) | Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001584 Opcode = X86::REP_STOSD;
1585 break;
Chris Lattner8dd8d262004-02-26 01:20:02 +00001586 default: // BYTE aligned
Chris Lattner2a0f2242004-02-14 04:46:05 +00001587 CountReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001588 BuildMI(BB, X86::MOV8ri, 1, X86::AL).addImm(Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001589 Opcode = X86::REP_STOSB;
1590 break;
1591 }
1592 } else {
1593 // If it's not a constant value we are storing, just fall back. We could
1594 // try to be clever to form 16 bit and 32 bit values, but we don't yet.
1595 unsigned ValReg = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001596 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(ValReg);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001597 CountReg = getReg(CI.getOperand(3));
1598 Opcode = X86::REP_STOSB;
1599 }
1600
1601 // No matter what the alignment is, we put the source in ESI, the
1602 // destination in EDI, and the count in ECX.
1603 TmpReg1 = getReg(CI.getOperand(1));
1604 //TmpReg2 = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001605 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
1606 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001607 BuildMI(BB, Opcode, 0);
Chris Lattner915e5e52004-02-12 17:53:22 +00001608 return;
1609 }
1610
Chris Lattner44827152003-12-28 09:47:19 +00001611 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
Chris Lattnereca195e2003-05-08 19:44:13 +00001612 }
1613}
1614
Chris Lattner7dee5da2004-03-08 01:58:35 +00001615static bool isSafeToFoldLoadIntoInstruction(LoadInst &LI, Instruction &User) {
1616 if (LI.getParent() != User.getParent())
1617 return false;
1618 BasicBlock::iterator It = &LI;
1619 // Check all of the instructions between the load and the user. We should
1620 // really use alias analysis here, but for now we just do something simple.
1621 for (++It; It != BasicBlock::iterator(&User); ++It) {
1622 switch (It->getOpcode()) {
Chris Lattner85c84e72004-03-18 06:29:54 +00001623 case Instruction::Free:
Chris Lattner7dee5da2004-03-08 01:58:35 +00001624 case Instruction::Store:
1625 case Instruction::Call:
1626 case Instruction::Invoke:
1627 return false;
1628 }
1629 }
1630 return true;
1631}
1632
Chris Lattnereca195e2003-05-08 19:44:13 +00001633
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001634/// visitSimpleBinary - Implement simple binary operators for integral types...
1635/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
1636/// Xor.
Misha Brukman538607f2004-03-01 23:53:11 +00001637///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001638void ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
1639 unsigned DestReg = getReg(B);
1640 MachineBasicBlock::iterator MI = BB->end();
Chris Lattner721d2d42004-03-08 01:18:36 +00001641 Value *Op0 = B.getOperand(0), *Op1 = B.getOperand(1);
1642
Chris Lattner7dee5da2004-03-08 01:58:35 +00001643 // Special case: op Reg, load [mem]
1644 if (isa<LoadInst>(Op0) && !isa<LoadInst>(Op1))
1645 if (!B.swapOperands())
1646 std::swap(Op0, Op1); // Make sure any loads are in the RHS.
1647
1648 unsigned Class = getClassB(B.getType());
1649 if (isa<LoadInst>(Op1) && Class < cFP &&
1650 isSafeToFoldLoadIntoInstruction(*cast<LoadInst>(Op1), B)) {
1651
1652 static const unsigned OpcodeTab[][3] = {
1653 // Arithmetic operators
1654 { X86::ADD8rm, X86::ADD16rm, X86::ADD32rm }, // ADD
1655 { X86::SUB8rm, X86::SUB16rm, X86::SUB32rm }, // SUB
1656
1657 // Bitwise operators
1658 { X86::AND8rm, X86::AND16rm, X86::AND32rm }, // AND
1659 { X86:: OR8rm, X86:: OR16rm, X86:: OR32rm }, // OR
1660 { X86::XOR8rm, X86::XOR16rm, X86::XOR32rm }, // XOR
1661 };
1662
1663 assert(Class < cFP && "General code handles 64-bit integer types!");
1664 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1665
1666 unsigned BaseReg, Scale, IndexReg, Disp;
1667 getAddressingMode(cast<LoadInst>(Op1)->getOperand(0), BaseReg,
1668 Scale, IndexReg, Disp);
1669
1670 unsigned Op0r = getReg(Op0);
1671 addFullAddress(BuildMI(BB, Opcode, 2, DestReg).addReg(Op0r),
1672 BaseReg, Scale, IndexReg, Disp);
1673 return;
1674 }
1675
Chris Lattner721d2d42004-03-08 01:18:36 +00001676 emitSimpleBinaryOperation(BB, MI, Op0, Op1, OperatorClass, DestReg);
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001677}
Chris Lattner3e130a22003-01-13 00:32:26 +00001678
Chris Lattnerb2acc512003-10-19 21:09:10 +00001679/// emitSimpleBinaryOperation - Implement simple binary operators for integral
1680/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
1681/// Or, 4 for Xor.
Chris Lattner68aad932002-11-02 20:13:22 +00001682///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001683/// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
1684/// and constant expression support.
Chris Lattnerb2acc512003-10-19 21:09:10 +00001685///
1686void ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001687 MachineBasicBlock::iterator IP,
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001688 Value *Op0, Value *Op1,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001689 unsigned OperatorClass, unsigned DestReg) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001690 unsigned Class = getClassB(Op0->getType());
Chris Lattnerb2acc512003-10-19 21:09:10 +00001691
1692 // sub 0, X -> neg X
Chris Lattneredd5e492004-04-06 01:48:06 +00001693 if (OperatorClass == 1)
Chris Lattneraf703622004-02-02 18:56:30 +00001694 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0)) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001695 if (CI->isNullValue()) {
1696 unsigned op1Reg = getReg(Op1, MBB, IP);
Alkis Evlogimenosbee8a092004-04-02 18:11:32 +00001697 static unsigned const NEGTab[] = {
Chris Lattneredd5e492004-04-06 01:48:06 +00001698 X86::NEG8r, X86::NEG16r, X86::NEG32r, 0, X86::NEG32r
Alkis Evlogimenosbee8a092004-04-02 18:11:32 +00001699 };
1700 BuildMI(*MBB, IP, NEGTab[Class], 1, DestReg).addReg(op1Reg);
Chris Lattneredd5e492004-04-06 01:48:06 +00001701
1702 if (Class == cLong) {
1703 // We just emitted: Dl = neg Sl
1704 // Now emit : T = addc Sh, 0
1705 // : Dh = neg T
1706 unsigned T = makeAnotherReg(Type::IntTy);
1707 BuildMI(*MBB, IP, X86::ADC32ri, 2, T).addReg(op1Reg+1).addImm(0);
1708 BuildMI(*MBB, IP, X86::NEG32r, 1, DestReg+1).addReg(T);
1709 }
Alkis Evlogimenosbee8a092004-04-02 18:11:32 +00001710 return;
Chris Lattnerb2acc512003-10-19 21:09:10 +00001711 }
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001712 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op0))
1713 if (CFP->isExactlyValue(-0.0)) {
1714 // -0.0 - X === -X
1715 unsigned op1Reg = getReg(Op1, MBB, IP);
Chris Lattneree352852004-02-29 07:22:16 +00001716 BuildMI(*MBB, IP, X86::FCHS, 1, DestReg).addReg(op1Reg);
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001717 return;
1718 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001719
Chris Lattnerb2acc512003-10-19 21:09:10 +00001720 // Special case: op Reg, <const>
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001721 if (isa<ConstantInt>(Op1)) {
Chris Lattner721d2d42004-03-08 01:18:36 +00001722 ConstantInt *Op1C = cast<ConstantInt>(Op1);
1723 unsigned Op0r = getReg(Op0, MBB, IP);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001724
Chris Lattner721d2d42004-03-08 01:18:36 +00001725 // xor X, -1 -> not X
1726 if (OperatorClass == 4 && Op1C->isAllOnesValue()) {
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001727 static unsigned const NOTTab[] = {
1728 X86::NOT8r, X86::NOT16r, X86::NOT32r, 0, X86::NOT32r
1729 };
Chris Lattner721d2d42004-03-08 01:18:36 +00001730 BuildMI(*MBB, IP, NOTTab[Class], 1, DestReg).addReg(Op0r);
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001731 if (Class == cLong) // Invert the top part too
1732 BuildMI(*MBB, IP, X86::NOT32r, 1, DestReg+1).addReg(Op0r+1);
Chris Lattner721d2d42004-03-08 01:18:36 +00001733 return;
1734 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001735
Chris Lattner721d2d42004-03-08 01:18:36 +00001736 // add X, -1 -> dec X
1737 if (OperatorClass == 0 && Op1C->isAllOnesValue()) {
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001738 static unsigned const DECTab[] = {
1739 X86::DEC8r, X86::DEC16r, X86::DEC32r, 0, X86::DEC32r
1740 };
Chris Lattner721d2d42004-03-08 01:18:36 +00001741 BuildMI(*MBB, IP, DECTab[Class], 1, DestReg).addReg(Op0r);
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001742 if (Class == cLong) // Dh = sbb Sh, 0
1743 BuildMI(*MBB, IP, X86::SBB32ri, 2, DestReg+1).addReg(Op0r+1).addImm(0);
Chris Lattner721d2d42004-03-08 01:18:36 +00001744 return;
1745 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001746
Chris Lattner721d2d42004-03-08 01:18:36 +00001747 // add X, 1 -> inc X
1748 if (OperatorClass == 0 && Op1C->equalsInt(1)) {
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001749 static unsigned const INCTab[] = {
1750 X86::INC8r, X86::INC16r, X86::INC32r, 0, X86::INC32r
1751 };
Alkis Evlogimenosbee8a092004-04-02 18:11:32 +00001752 BuildMI(*MBB, IP, INCTab[Class], 1, DestReg).addReg(Op0r);
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001753 if (Class == cLong) // Dh = adc Sh, 0
1754 BuildMI(*MBB, IP, X86::ADC32ri, 2, DestReg+1).addReg(Op0r+1).addImm(0);
Chris Lattner721d2d42004-03-08 01:18:36 +00001755 return;
1756 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001757
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001758 static const unsigned OpcodeTab[][5] = {
Chris Lattner721d2d42004-03-08 01:18:36 +00001759 // Arithmetic operators
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001760 { X86::ADD8ri, X86::ADD16ri, X86::ADD32ri, 0, X86::ADD32ri }, // ADD
1761 { X86::SUB8ri, X86::SUB16ri, X86::SUB32ri, 0, X86::SUB32ri }, // SUB
Chris Lattnerb2acc512003-10-19 21:09:10 +00001762
Chris Lattner721d2d42004-03-08 01:18:36 +00001763 // Bitwise operators
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001764 { X86::AND8ri, X86::AND16ri, X86::AND32ri, 0, X86::AND32ri }, // AND
1765 { X86:: OR8ri, X86:: OR16ri, X86:: OR32ri, 0, X86::OR32ri }, // OR
1766 { X86::XOR8ri, X86::XOR16ri, X86::XOR32ri, 0, X86::XOR32ri }, // XOR
Chris Lattner721d2d42004-03-08 01:18:36 +00001767 };
1768
Chris Lattner721d2d42004-03-08 01:18:36 +00001769 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1770
Chris Lattner721d2d42004-03-08 01:18:36 +00001771 uint64_t Op1v = cast<ConstantInt>(Op1C)->getRawValue();
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001772 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addImm(Op1v &0xFFFFFFFF);
1773
1774 if (Class == cLong) {
1775 static const unsigned TopTab[] = {
1776 X86::ADC32ri, X86::SBB32ri, X86::AND32ri, X86::OR32ri, X86::XOR32ri
1777 };
1778 BuildMI(*MBB, IP, TopTab[OperatorClass], 2, DestReg+1)
1779 .addReg(Op0r+1).addImm(uint64_t(Op1v) >> 32);
1780 }
Chris Lattner721d2d42004-03-08 01:18:36 +00001781 return;
1782 }
1783
1784 // Finally, handle the general case now.
Chris Lattner7ba92302004-04-06 02:13:25 +00001785 static const unsigned OpcodeTab[][5] = {
Chris Lattner721d2d42004-03-08 01:18:36 +00001786 // Arithmetic operators
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001787 { X86::ADD8rr, X86::ADD16rr, X86::ADD32rr, X86::FpADD, X86::ADD32rr },// ADD
1788 { X86::SUB8rr, X86::SUB16rr, X86::SUB32rr, X86::FpSUB, X86::SUB32rr },// SUB
Chris Lattner721d2d42004-03-08 01:18:36 +00001789
Chris Lattnerb2acc512003-10-19 21:09:10 +00001790 // Bitwise operators
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001791 { X86::AND8rr, X86::AND16rr, X86::AND32rr, 0, X86::AND32rr }, // AND
1792 { X86:: OR8rr, X86:: OR16rr, X86:: OR32rr, 0, X86:: OR32rr }, // OR
1793 { X86::XOR8rr, X86::XOR16rr, X86::XOR32rr, 0, X86::XOR32rr }, // XOR
Chris Lattnerb2acc512003-10-19 21:09:10 +00001794 };
Chris Lattner721d2d42004-03-08 01:18:36 +00001795
Chris Lattnerb2acc512003-10-19 21:09:10 +00001796 unsigned Opcode = OpcodeTab[OperatorClass][Class];
Chris Lattner721d2d42004-03-08 01:18:36 +00001797 assert(Opcode && "Floating point arguments to logical inst?");
1798 unsigned Op0r = getReg(Op0, MBB, IP);
1799 unsigned Op1r = getReg(Op1, MBB, IP);
1800 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
1801
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001802 if (Class == cLong) { // Handle the upper 32 bits of long values...
Chris Lattner721d2d42004-03-08 01:18:36 +00001803 static const unsigned TopTab[] = {
1804 X86::ADC32rr, X86::SBB32rr, X86::AND32rr, X86::OR32rr, X86::XOR32rr
1805 };
1806 BuildMI(*MBB, IP, TopTab[OperatorClass], 2,
1807 DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
1808 }
Chris Lattnere2954c82002-11-02 20:04:26 +00001809}
1810
Chris Lattner3e130a22003-01-13 00:32:26 +00001811/// doMultiply - Emit appropriate instructions to multiply together the
1812/// registers op0Reg and op1Reg, and put the result in DestReg. The type of the
1813/// result should be given as DestTy.
1814///
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001815void ISel::doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +00001816 unsigned DestReg, const Type *DestTy,
Chris Lattner8a307e82002-12-16 19:32:50 +00001817 unsigned op0Reg, unsigned op1Reg) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001818 unsigned Class = getClass(DestTy);
Chris Lattner94af4142002-12-25 05:13:53 +00001819 switch (Class) {
1820 case cFP: // Floating point multiply
Chris Lattneree352852004-02-29 07:22:16 +00001821 BuildMI(*MBB, MBBI, X86::FpMUL, 2, DestReg).addReg(op0Reg).addReg(op1Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001822 return;
Chris Lattner0f1c4612003-06-21 17:16:58 +00001823 case cInt:
1824 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001825 BuildMI(*MBB, MBBI, Class == cInt ? X86::IMUL32rr:X86::IMUL16rr, 2, DestReg)
Chris Lattner0f1c4612003-06-21 17:16:58 +00001826 .addReg(op0Reg).addReg(op1Reg);
1827 return;
1828 case cByte:
1829 // Must use the MUL instruction, which forces use of AL...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001830 BuildMI(*MBB, MBBI, X86::MOV8rr, 1, X86::AL).addReg(op0Reg);
1831 BuildMI(*MBB, MBBI, X86::MUL8r, 1).addReg(op1Reg);
1832 BuildMI(*MBB, MBBI, X86::MOV8rr, 1, DestReg).addReg(X86::AL);
Chris Lattner0f1c4612003-06-21 17:16:58 +00001833 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001834 default:
Chris Lattner3e130a22003-01-13 00:32:26 +00001835 case cLong: assert(0 && "doMultiply cannot operate on LONG values!");
Chris Lattner94af4142002-12-25 05:13:53 +00001836 }
Brian Gaeke20244b72002-12-12 15:33:40 +00001837}
1838
Chris Lattnerb2acc512003-10-19 21:09:10 +00001839// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
1840// returns zero when the input is not exactly a power of two.
1841static unsigned ExactLog2(unsigned Val) {
1842 if (Val == 0) return 0;
1843 unsigned Count = 0;
1844 while (Val != 1) {
1845 if (Val & 1) return 0;
1846 Val >>= 1;
1847 ++Count;
1848 }
1849 return Count+1;
1850}
1851
1852void ISel::doMultiplyConst(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001853 MachineBasicBlock::iterator IP,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001854 unsigned DestReg, const Type *DestTy,
1855 unsigned op0Reg, unsigned ConstRHS) {
1856 unsigned Class = getClass(DestTy);
1857
1858 // If the element size is exactly a power of 2, use a shift to get it.
1859 if (unsigned Shift = ExactLog2(ConstRHS)) {
1860 switch (Class) {
1861 default: assert(0 && "Unknown class for this function!");
1862 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001863 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001864 return;
1865 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001866 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001867 return;
1868 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001869 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001870 return;
1871 }
1872 }
Chris Lattnerc01d1232003-10-20 03:42:58 +00001873
1874 if (Class == cShort) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001875 BuildMI(*MBB, IP, X86::IMUL16rri,2,DestReg).addReg(op0Reg).addImm(ConstRHS);
Chris Lattnerc01d1232003-10-20 03:42:58 +00001876 return;
1877 } else if (Class == cInt) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001878 BuildMI(*MBB, IP, X86::IMUL32rri,2,DestReg).addReg(op0Reg).addImm(ConstRHS);
Chris Lattnerc01d1232003-10-20 03:42:58 +00001879 return;
1880 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001881
1882 // Most general case, emit a normal multiply...
Chris Lattner6e173a02004-02-17 06:16:44 +00001883 static const unsigned MOVriTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001884 X86::MOV8ri, X86::MOV16ri, X86::MOV32ri
Chris Lattnerb2acc512003-10-19 21:09:10 +00001885 };
1886
1887 unsigned TmpReg = makeAnotherReg(DestTy);
Chris Lattneree352852004-02-29 07:22:16 +00001888 BuildMI(*MBB, IP, MOVriTab[Class], 1, TmpReg).addImm(ConstRHS);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001889
1890 // Emit a MUL to multiply the register holding the index by
1891 // elementSize, putting the result in OffsetReg.
1892 doMultiply(MBB, IP, DestReg, DestTy, op0Reg, TmpReg);
1893}
1894
Chris Lattnerca9671d2002-11-02 20:28:58 +00001895/// visitMul - Multiplies are not simple binary operators because they must deal
1896/// with the EAX register explicitly.
1897///
1898void ISel::visitMul(BinaryOperator &I) {
Chris Lattner202a2d02002-12-13 13:07:42 +00001899 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00001900 unsigned DestReg = getReg(I);
1901
1902 // Simple scalar multiply?
1903 if (I.getType() != Type::LongTy && I.getType() != Type::ULongTy) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001904 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1))) {
1905 unsigned Val = (unsigned)CI->getRawValue(); // Cannot be 64-bit constant
1906 MachineBasicBlock::iterator MBBI = BB->end();
1907 doMultiplyConst(BB, MBBI, DestReg, I.getType(), Op0Reg, Val);
1908 } else {
1909 unsigned Op1Reg = getReg(I.getOperand(1));
1910 MachineBasicBlock::iterator MBBI = BB->end();
1911 doMultiply(BB, MBBI, DestReg, I.getType(), Op0Reg, Op1Reg);
1912 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001913 } else {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001914 unsigned Op1Reg = getReg(I.getOperand(1));
1915
Chris Lattner3e130a22003-01-13 00:32:26 +00001916 // Long value. We have to do things the hard way...
1917 // Multiply the two low parts... capturing carry into EDX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001918 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Op0Reg);
1919 BuildMI(BB, X86::MUL32r, 1).addReg(Op1Reg); // AL*BL
Chris Lattner3e130a22003-01-13 00:32:26 +00001920
1921 unsigned OverflowReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001922 BuildMI(BB, X86::MOV32rr, 1, DestReg).addReg(X86::EAX); // AL*BL
1923 BuildMI(BB, X86::MOV32rr, 1, OverflowReg).addReg(X86::EDX); // AL*BL >> 32
Chris Lattner3e130a22003-01-13 00:32:26 +00001924
1925 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001926 unsigned AHBLReg = makeAnotherReg(Type::UIntTy); // AH*BL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001927 BuildMI(*BB, MBBI, X86::IMUL32rr,2,AHBLReg).addReg(Op0Reg+1).addReg(Op1Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001928
1929 unsigned AHBLplusOverflowReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001930 BuildMI(*BB, MBBI, X86::ADD32rr, 2, // AH*BL+(AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001931 AHBLplusOverflowReg).addReg(AHBLReg).addReg(OverflowReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001932
1933 MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001934 unsigned ALBHReg = makeAnotherReg(Type::UIntTy); // AL*BH
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001935 BuildMI(*BB, MBBI, X86::IMUL32rr,2,ALBHReg).addReg(Op0Reg).addReg(Op1Reg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00001936
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001937 BuildMI(*BB, MBBI, X86::ADD32rr, 2, // AL*BH + AH*BL + (AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001938 DestReg+1).addReg(AHBLplusOverflowReg).addReg(ALBHReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001939 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001940}
Chris Lattnerca9671d2002-11-02 20:28:58 +00001941
Chris Lattner06925362002-11-17 21:56:38 +00001942
Chris Lattnerf01729e2002-11-02 20:54:46 +00001943/// visitDivRem - Handle division and remainder instructions... these
1944/// instruction both require the same instructions to be generated, they just
1945/// select the result from a different register. Note that both of these
1946/// instructions work differently for signed and unsigned operands.
1947///
1948void ISel::visitDivRem(BinaryOperator &I) {
Chris Lattnercadff442003-10-23 17:21:43 +00001949 unsigned Op0Reg = getReg(I.getOperand(0));
1950 unsigned Op1Reg = getReg(I.getOperand(1));
1951 unsigned ResultReg = getReg(I);
Chris Lattner94af4142002-12-25 05:13:53 +00001952
Chris Lattnercadff442003-10-23 17:21:43 +00001953 MachineBasicBlock::iterator IP = BB->end();
1954 emitDivRemOperation(BB, IP, Op0Reg, Op1Reg, I.getOpcode() == Instruction::Div,
1955 I.getType(), ResultReg);
1956}
1957
1958void ISel::emitDivRemOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001959 MachineBasicBlock::iterator IP,
Chris Lattnercadff442003-10-23 17:21:43 +00001960 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
1961 const Type *Ty, unsigned ResultReg) {
1962 unsigned Class = getClass(Ty);
Chris Lattner94af4142002-12-25 05:13:53 +00001963 switch (Class) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001964 case cFP: // Floating point divide
Chris Lattnercadff442003-10-23 17:21:43 +00001965 if (isDiv) {
Chris Lattneree352852004-02-29 07:22:16 +00001966 BuildMI(*BB, IP, X86::FpDIV, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001967 } else { // Floating point remainder...
Chris Lattner3e130a22003-01-13 00:32:26 +00001968 MachineInstr *TheCall =
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001969 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol("fmod", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00001970 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00001971 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
1972 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00001973 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args);
1974 }
Chris Lattner94af4142002-12-25 05:13:53 +00001975 return;
Chris Lattner3e130a22003-01-13 00:32:26 +00001976 case cLong: {
1977 static const char *FnName[] =
1978 { "__moddi3", "__divdi3", "__umoddi3", "__udivdi3" };
1979
Chris Lattnercadff442003-10-23 17:21:43 +00001980 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
Chris Lattner3e130a22003-01-13 00:32:26 +00001981 MachineInstr *TheCall =
1982 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol(FnName[NameIdx], true);
1983
1984 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00001985 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
1986 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00001987 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args);
1988 return;
1989 }
1990 case cByte: case cShort: case cInt:
Misha Brukmancf00c4a2003-10-10 17:57:28 +00001991 break; // Small integrals, handled below...
Chris Lattner3e130a22003-01-13 00:32:26 +00001992 default: assert(0 && "Unknown class!");
Chris Lattner94af4142002-12-25 05:13:53 +00001993 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001994
1995 static const unsigned Regs[] ={ X86::AL , X86::AX , X86::EAX };
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001996 static const unsigned MovOpcode[]={ X86::MOV8rr, X86::MOV16rr, X86::MOV32rr };
1997 static const unsigned SarOpcode[]={ X86::SAR8ri, X86::SAR16ri, X86::SAR32ri };
1998 static const unsigned ClrOpcode[]={ X86::MOV8ri, X86::MOV16ri, X86::MOV32ri };
Chris Lattnerf01729e2002-11-02 20:54:46 +00001999 static const unsigned ExtRegs[] ={ X86::AH , X86::DX , X86::EDX };
2000
2001 static const unsigned DivOpcode[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002002 { X86::DIV8r , X86::DIV16r , X86::DIV32r , 0 }, // Unsigned division
2003 { X86::IDIV8r, X86::IDIV16r, X86::IDIV32r, 0 }, // Signed division
Chris Lattnerf01729e2002-11-02 20:54:46 +00002004 };
2005
Chris Lattnercadff442003-10-23 17:21:43 +00002006 bool isSigned = Ty->isSigned();
Chris Lattnerf01729e2002-11-02 20:54:46 +00002007 unsigned Reg = Regs[Class];
2008 unsigned ExtReg = ExtRegs[Class];
Chris Lattnerf01729e2002-11-02 20:54:46 +00002009
2010 // Put the first operand into one of the A registers...
Chris Lattneree352852004-02-29 07:22:16 +00002011 BuildMI(*BB, IP, MovOpcode[Class], 1, Reg).addReg(Op0Reg);
Chris Lattnerf01729e2002-11-02 20:54:46 +00002012
2013 if (isSigned) {
2014 // Emit a sign extension instruction...
Chris Lattnercadff442003-10-23 17:21:43 +00002015 unsigned ShiftResult = makeAnotherReg(Ty);
Chris Lattneree352852004-02-29 07:22:16 +00002016 BuildMI(*BB, IP, SarOpcode[Class], 2,ShiftResult).addReg(Op0Reg).addImm(31);
2017 BuildMI(*BB, IP, MovOpcode[Class], 1, ExtReg).addReg(ShiftResult);
Chris Lattnerf01729e2002-11-02 20:54:46 +00002018 } else {
Alkis Evlogimenosf998a7e2004-01-12 07:22:45 +00002019 // If unsigned, emit a zeroing instruction... (reg = 0)
Chris Lattneree352852004-02-29 07:22:16 +00002020 BuildMI(*BB, IP, ClrOpcode[Class], 2, ExtReg).addImm(0);
Chris Lattnerf01729e2002-11-02 20:54:46 +00002021 }
2022
Chris Lattner06925362002-11-17 21:56:38 +00002023 // Emit the appropriate divide or remainder instruction...
Chris Lattneree352852004-02-29 07:22:16 +00002024 BuildMI(*BB, IP, DivOpcode[isSigned][Class], 1).addReg(Op1Reg);
Chris Lattner06925362002-11-17 21:56:38 +00002025
Chris Lattnerf01729e2002-11-02 20:54:46 +00002026 // Figure out which register we want to pick the result out of...
Chris Lattnercadff442003-10-23 17:21:43 +00002027 unsigned DestReg = isDiv ? Reg : ExtReg;
Chris Lattnerf01729e2002-11-02 20:54:46 +00002028
Chris Lattnerf01729e2002-11-02 20:54:46 +00002029 // Put the result into the destination register...
Chris Lattneree352852004-02-29 07:22:16 +00002030 BuildMI(*BB, IP, MovOpcode[Class], 1, ResultReg).addReg(DestReg);
Chris Lattnerca9671d2002-11-02 20:28:58 +00002031}
Chris Lattnere2954c82002-11-02 20:04:26 +00002032
Chris Lattner06925362002-11-17 21:56:38 +00002033
Brian Gaekea1719c92002-10-31 23:03:59 +00002034/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
2035/// for constant immediate shift values, and for constant immediate
2036/// shift values equal to 1. Even the general case is sort of special,
2037/// because the shift amount has to be in CL, not just any old register.
2038///
Chris Lattner3e130a22003-01-13 00:32:26 +00002039void ISel::visitShiftInst(ShiftInst &I) {
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002040 MachineBasicBlock::iterator IP = BB->end ();
2041 emitShiftOperation (BB, IP, I.getOperand (0), I.getOperand (1),
2042 I.getOpcode () == Instruction::Shl, I.getType (),
2043 getReg (I));
2044}
2045
2046/// emitShiftOperation - Common code shared between visitShiftInst and
2047/// constant expression support.
2048void ISel::emitShiftOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002049 MachineBasicBlock::iterator IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002050 Value *Op, Value *ShiftAmount, bool isLeftShift,
2051 const Type *ResultTy, unsigned DestReg) {
2052 unsigned SrcReg = getReg (Op, MBB, IP);
2053 bool isSigned = ResultTy->isSigned ();
2054 unsigned Class = getClass (ResultTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00002055
2056 static const unsigned ConstantOperand[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002057 { X86::SHR8ri, X86::SHR16ri, X86::SHR32ri, X86::SHRD32rri8 }, // SHR
2058 { X86::SAR8ri, X86::SAR16ri, X86::SAR32ri, X86::SHRD32rri8 }, // SAR
2059 { X86::SHL8ri, X86::SHL16ri, X86::SHL32ri, X86::SHLD32rri8 }, // SHL
2060 { X86::SHL8ri, X86::SHL16ri, X86::SHL32ri, X86::SHLD32rri8 }, // SAL = SHL
Chris Lattner3e130a22003-01-13 00:32:26 +00002061 };
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002062
Chris Lattner3e130a22003-01-13 00:32:26 +00002063 static const unsigned NonConstantOperand[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002064 { X86::SHR8rCL, X86::SHR16rCL, X86::SHR32rCL }, // SHR
2065 { X86::SAR8rCL, X86::SAR16rCL, X86::SAR32rCL }, // SAR
2066 { X86::SHL8rCL, X86::SHL16rCL, X86::SHL32rCL }, // SHL
2067 { X86::SHL8rCL, X86::SHL16rCL, X86::SHL32rCL }, // SAL = SHL
Chris Lattner3e130a22003-01-13 00:32:26 +00002068 };
Chris Lattner796df732002-11-02 00:44:25 +00002069
Chris Lattner3e130a22003-01-13 00:32:26 +00002070 // Longs, as usual, are handled specially...
2071 if (Class == cLong) {
2072 // If we have a constant shift, we can generate much more efficient code
2073 // than otherwise...
2074 //
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002075 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002076 unsigned Amount = CUI->getValue();
2077 if (Amount < 32) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002078 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
2079 if (isLeftShift) {
Chris Lattneree352852004-02-29 07:22:16 +00002080 BuildMI(*MBB, IP, Opc[3], 3,
2081 DestReg+1).addReg(SrcReg+1).addReg(SrcReg).addImm(Amount);
2082 BuildMI(*MBB, IP, Opc[2], 2, DestReg).addReg(SrcReg).addImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002083 } else {
Chris Lattneree352852004-02-29 07:22:16 +00002084 BuildMI(*MBB, IP, Opc[3], 3,
2085 DestReg).addReg(SrcReg ).addReg(SrcReg+1).addImm(Amount);
2086 BuildMI(*MBB, IP, Opc[2],2,DestReg+1).addReg(SrcReg+1).addImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002087 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002088 } else { // Shifting more than 32 bits
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002089 Amount -= 32;
2090 if (isLeftShift) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002091 BuildMI(*MBB, IP, X86::SHL32ri, 2,
Chris Lattneree352852004-02-29 07:22:16 +00002092 DestReg + 1).addReg(SrcReg).addImm(Amount);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002093 BuildMI(*MBB, IP, X86::MOV32ri, 1,
Chris Lattneree352852004-02-29 07:22:16 +00002094 DestReg).addImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002095 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002096 unsigned Opcode = isSigned ? X86::SAR32ri : X86::SHR32ri;
Chris Lattneree352852004-02-29 07:22:16 +00002097 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(SrcReg+1).addImm(Amount);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002098 BuildMI(*MBB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002099 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002100 }
2101 } else {
Chris Lattner9171ef52003-06-01 01:56:54 +00002102 unsigned TmpReg = makeAnotherReg(Type::IntTy);
2103
2104 if (!isLeftShift && isSigned) {
2105 // If this is a SHR of a Long, then we need to do funny sign extension
2106 // stuff. TmpReg gets the value to use as the high-part if we are
2107 // shifting more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002108 BuildMI(*MBB, IP, X86::SAR32ri, 2, TmpReg).addReg(SrcReg).addImm(31);
Chris Lattner9171ef52003-06-01 01:56:54 +00002109 } else {
2110 // Other shifts use a fixed zero value if the shift is more than 32
2111 // bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002112 BuildMI(*MBB, IP, X86::MOV32ri, 1, TmpReg).addImm(0);
Chris Lattner9171ef52003-06-01 01:56:54 +00002113 }
2114
2115 // Initialize CL with the shift amount...
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002116 unsigned ShiftAmountReg = getReg(ShiftAmount, MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002117 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002118
2119 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
2120 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
2121 if (isLeftShift) {
2122 // TmpReg2 = shld inHi, inLo
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002123 BuildMI(*MBB, IP, X86::SHLD32rrCL,2,TmpReg2).addReg(SrcReg+1)
Chris Lattneree352852004-02-29 07:22:16 +00002124 .addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002125 // TmpReg3 = shl inLo, CL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002126 BuildMI(*MBB, IP, X86::SHL32rCL, 1, TmpReg3).addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002127
2128 // Set the flags to indicate whether the shift was by more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002129 BuildMI(*MBB, IP, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00002130
2131 // DestHi = (>32) ? TmpReg3 : TmpReg2;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002132 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00002133 DestReg+1).addReg(TmpReg2).addReg(TmpReg3);
2134 // DestLo = (>32) ? TmpReg : TmpReg3;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002135 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002136 DestReg).addReg(TmpReg3).addReg(TmpReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002137 } else {
2138 // TmpReg2 = shrd inLo, inHi
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002139 BuildMI(*MBB, IP, X86::SHRD32rrCL,2,TmpReg2).addReg(SrcReg)
Chris Lattneree352852004-02-29 07:22:16 +00002140 .addReg(SrcReg+1);
Chris Lattner9171ef52003-06-01 01:56:54 +00002141 // TmpReg3 = s[ah]r inHi, CL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002142 BuildMI(*MBB, IP, isSigned ? X86::SAR32rCL : X86::SHR32rCL, 1, TmpReg3)
Chris Lattner9171ef52003-06-01 01:56:54 +00002143 .addReg(SrcReg+1);
2144
2145 // Set the flags to indicate whether the shift was by more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002146 BuildMI(*MBB, IP, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00002147
2148 // DestLo = (>32) ? TmpReg3 : TmpReg2;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002149 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00002150 DestReg).addReg(TmpReg2).addReg(TmpReg3);
2151
2152 // DestHi = (>32) ? TmpReg : TmpReg3;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002153 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00002154 DestReg+1).addReg(TmpReg3).addReg(TmpReg);
2155 }
Brian Gaekea1719c92002-10-31 23:03:59 +00002156 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002157 return;
2158 }
Chris Lattnere9913f22002-11-02 01:41:55 +00002159
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002160 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002161 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
2162 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002163
Chris Lattner3e130a22003-01-13 00:32:26 +00002164 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
Chris Lattneree352852004-02-29 07:22:16 +00002165 BuildMI(*MBB, IP, Opc[Class], 2,
2166 DestReg).addReg(SrcReg).addImm(CUI->getValue());
Chris Lattner3e130a22003-01-13 00:32:26 +00002167 } else { // The shift amount is non-constant.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002168 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002169 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002170
Chris Lattner3e130a22003-01-13 00:32:26 +00002171 const unsigned *Opc = NonConstantOperand[isLeftShift*2+isSigned];
Chris Lattneree352852004-02-29 07:22:16 +00002172 BuildMI(*MBB, IP, Opc[Class], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002173 }
2174}
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002175
Chris Lattner3e130a22003-01-13 00:32:26 +00002176
Chris Lattner721d2d42004-03-08 01:18:36 +00002177void ISel::getAddressingMode(Value *Addr, unsigned &BaseReg, unsigned &Scale,
2178 unsigned &IndexReg, unsigned &Disp) {
2179 BaseReg = 0; Scale = 1; IndexReg = 0; Disp = 0;
2180 if (GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Addr)) {
2181 if (isGEPFoldable(BB, GEP->getOperand(0), GEP->op_begin()+1, GEP->op_end(),
2182 BaseReg, Scale, IndexReg, Disp))
2183 return;
2184 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(Addr)) {
2185 if (CE->getOpcode() == Instruction::GetElementPtr)
2186 if (isGEPFoldable(BB, CE->getOperand(0), CE->op_begin()+1, CE->op_end(),
2187 BaseReg, Scale, IndexReg, Disp))
2188 return;
2189 }
2190
2191 // If it's not foldable, reset addr mode.
2192 BaseReg = getReg(Addr);
2193 Scale = 1; IndexReg = 0; Disp = 0;
2194}
2195
2196
Chris Lattner6fc3c522002-11-17 21:11:55 +00002197/// visitLoadInst - Implement LLVM load instructions in terms of the x86 'mov'
Chris Lattnere8f0d922002-12-24 00:03:11 +00002198/// instruction. The load and store instructions are the only place where we
2199/// need to worry about the memory layout of the target machine.
Chris Lattner6fc3c522002-11-17 21:11:55 +00002200///
2201void ISel::visitLoadInst(LoadInst &I) {
Chris Lattner7dee5da2004-03-08 01:58:35 +00002202 // Check to see if this load instruction is going to be folded into a binary
2203 // instruction, like add. If so, we don't want to emit it. Wouldn't a real
2204 // pattern matching instruction selector be nice?
2205 if (I.hasOneUse() && getClassB(I.getType()) < cFP) {
2206 Instruction *User = cast<Instruction>(I.use_back());
2207 switch (User->getOpcode()) {
2208 default: User = 0; break;
2209 case Instruction::Add:
2210 case Instruction::Sub:
2211 case Instruction::And:
2212 case Instruction::Or:
2213 case Instruction::Xor:
2214 break;
2215 }
2216
2217 if (User) {
2218 // Okay, we found a user. If the load is the first operand and there is
2219 // no second operand load, reverse the operand ordering. Note that this
2220 // can fail for a subtract (ie, no change will be made).
2221 if (!isa<LoadInst>(User->getOperand(1)))
2222 cast<BinaryOperator>(User)->swapOperands();
2223
2224 // Okay, now that everything is set up, if this load is used by the second
2225 // operand, and if there are no instructions that invalidate the load
2226 // before the binary operator, eliminate the load.
2227 if (User->getOperand(1) == &I &&
2228 isSafeToFoldLoadIntoInstruction(I, *User))
2229 return; // Eliminate the load!
2230 }
2231 }
2232
Chris Lattner94af4142002-12-25 05:13:53 +00002233 unsigned DestReg = getReg(I);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002234 unsigned BaseReg = 0, Scale = 1, IndexReg = 0, Disp = 0;
Chris Lattner721d2d42004-03-08 01:18:36 +00002235 getAddressingMode(I.getOperand(0), BaseReg, Scale, IndexReg, Disp);
Chris Lattnere8f0d922002-12-24 00:03:11 +00002236
Brian Gaekebfedb912003-07-17 21:30:06 +00002237 unsigned Class = getClassB(I.getType());
Chris Lattner6ac1d712003-10-20 04:48:06 +00002238 if (Class == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002239 addFullAddress(BuildMI(BB, X86::MOV32rm, 4, DestReg),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002240 BaseReg, Scale, IndexReg, Disp);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002241 addFullAddress(BuildMI(BB, X86::MOV32rm, 4, DestReg+1),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002242 BaseReg, Scale, IndexReg, Disp+4);
Chris Lattner94af4142002-12-25 05:13:53 +00002243 return;
2244 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00002245
Chris Lattner6ac1d712003-10-20 04:48:06 +00002246 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002247 X86::MOV8rm, X86::MOV16rm, X86::MOV32rm, X86::FLD32m
Chris Lattner3e130a22003-01-13 00:32:26 +00002248 };
Chris Lattner6ac1d712003-10-20 04:48:06 +00002249 unsigned Opcode = Opcodes[Class];
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002250 if (I.getType() == Type::DoubleTy) Opcode = X86::FLD64m;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002251 addFullAddress(BuildMI(BB, Opcode, 4, DestReg),
2252 BaseReg, Scale, IndexReg, Disp);
Chris Lattner3e130a22003-01-13 00:32:26 +00002253}
2254
Chris Lattner6fc3c522002-11-17 21:11:55 +00002255/// visitStoreInst - Implement LLVM store instructions in terms of the x86 'mov'
2256/// instruction.
2257///
2258void ISel::visitStoreInst(StoreInst &I) {
Chris Lattner721d2d42004-03-08 01:18:36 +00002259 unsigned BaseReg, Scale, IndexReg, Disp;
2260 getAddressingMode(I.getOperand(1), BaseReg, Scale, IndexReg, Disp);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002261
Chris Lattner6c09db22003-10-20 04:11:23 +00002262 const Type *ValTy = I.getOperand(0)->getType();
2263 unsigned Class = getClassB(ValTy);
Chris Lattner6ac1d712003-10-20 04:48:06 +00002264
Chris Lattner5a830962004-02-25 02:56:58 +00002265 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(0))) {
2266 uint64_t Val = CI->getRawValue();
2267 if (Class == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002268 addFullAddress(BuildMI(BB, X86::MOV32mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002269 BaseReg, Scale, IndexReg, Disp).addImm(Val & ~0U);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002270 addFullAddress(BuildMI(BB, X86::MOV32mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002271 BaseReg, Scale, IndexReg, Disp+4).addImm(Val>>32);
Chris Lattner5a830962004-02-25 02:56:58 +00002272 } else {
2273 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002274 X86::MOV8mi, X86::MOV16mi, X86::MOV32mi
Chris Lattner5a830962004-02-25 02:56:58 +00002275 };
2276 unsigned Opcode = Opcodes[Class];
Chris Lattnerb6bac512004-02-25 06:13:04 +00002277 addFullAddress(BuildMI(BB, Opcode, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002278 BaseReg, Scale, IndexReg, Disp).addImm(Val);
Chris Lattner5a830962004-02-25 02:56:58 +00002279 }
2280 } else if (ConstantBool *CB = dyn_cast<ConstantBool>(I.getOperand(0))) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002281 addFullAddress(BuildMI(BB, X86::MOV8mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002282 BaseReg, Scale, IndexReg, Disp).addImm(CB->getValue());
Chris Lattner5a830962004-02-25 02:56:58 +00002283 } else {
2284 if (Class == cLong) {
2285 unsigned ValReg = getReg(I.getOperand(0));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002286 addFullAddress(BuildMI(BB, X86::MOV32mr, 5),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002287 BaseReg, Scale, IndexReg, Disp).addReg(ValReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002288 addFullAddress(BuildMI(BB, X86::MOV32mr, 5),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002289 BaseReg, Scale, IndexReg, Disp+4).addReg(ValReg+1);
Chris Lattner5a830962004-02-25 02:56:58 +00002290 } else {
2291 unsigned ValReg = getReg(I.getOperand(0));
2292 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002293 X86::MOV8mr, X86::MOV16mr, X86::MOV32mr, X86::FST32m
Chris Lattner5a830962004-02-25 02:56:58 +00002294 };
2295 unsigned Opcode = Opcodes[Class];
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002296 if (ValTy == Type::DoubleTy) Opcode = X86::FST64m;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002297 addFullAddress(BuildMI(BB, Opcode, 1+4),
2298 BaseReg, Scale, IndexReg, Disp).addReg(ValReg);
Chris Lattner5a830962004-02-25 02:56:58 +00002299 }
Chris Lattner94af4142002-12-25 05:13:53 +00002300 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00002301}
2302
2303
Misha Brukman538607f2004-03-01 23:53:11 +00002304/// visitCastInst - Here we have various kinds of copying with or without sign
2305/// extension going on.
2306///
Chris Lattner3e130a22003-01-13 00:32:26 +00002307void ISel::visitCastInst(CastInst &CI) {
Chris Lattnerf5854472003-06-21 16:01:24 +00002308 Value *Op = CI.getOperand(0);
2309 // If this is a cast from a 32-bit integer to a Long type, and the only uses
2310 // of the case are GEP instructions, then the cast does not need to be
2311 // generated explicitly, it will be folded into the GEP.
2312 if (CI.getType() == Type::LongTy &&
2313 (Op->getType() == Type::IntTy || Op->getType() == Type::UIntTy)) {
2314 bool AllUsesAreGEPs = true;
2315 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2316 if (!isa<GetElementPtrInst>(*I)) {
2317 AllUsesAreGEPs = false;
2318 break;
2319 }
2320
2321 // No need to codegen this cast if all users are getelementptr instrs...
2322 if (AllUsesAreGEPs) return;
2323 }
2324
Chris Lattner548f61d2003-04-23 17:22:12 +00002325 unsigned DestReg = getReg(CI);
2326 MachineBasicBlock::iterator MI = BB->end();
Chris Lattnerf5854472003-06-21 16:01:24 +00002327 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
Chris Lattner548f61d2003-04-23 17:22:12 +00002328}
2329
Misha Brukman538607f2004-03-01 23:53:11 +00002330/// emitCastOperation - Common code shared between visitCastInst and constant
2331/// expression cast support.
2332///
Chris Lattner548f61d2003-04-23 17:22:12 +00002333void ISel::emitCastOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002334 MachineBasicBlock::iterator IP,
Chris Lattner548f61d2003-04-23 17:22:12 +00002335 Value *Src, const Type *DestTy,
2336 unsigned DestReg) {
Chris Lattner3907d112003-04-23 17:57:48 +00002337 unsigned SrcReg = getReg(Src, BB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +00002338 const Type *SrcTy = Src->getType();
2339 unsigned SrcClass = getClassB(SrcTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00002340 unsigned DestClass = getClassB(DestTy);
Chris Lattner7d255892002-12-13 11:31:59 +00002341
Chris Lattner3e130a22003-01-13 00:32:26 +00002342 // Implement casts to bool by using compare on the operand followed by set if
2343 // not zero on the result.
2344 if (DestTy == Type::BoolTy) {
Chris Lattner20772542003-06-01 03:38:24 +00002345 switch (SrcClass) {
2346 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002347 BuildMI(*BB, IP, X86::TEST8rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002348 break;
2349 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002350 BuildMI(*BB, IP, X86::TEST16rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002351 break;
2352 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002353 BuildMI(*BB, IP, X86::TEST32rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002354 break;
2355 case cLong: {
2356 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002357 BuildMI(*BB, IP, X86::OR32rr, 2, TmpReg).addReg(SrcReg).addReg(SrcReg+1);
Chris Lattner20772542003-06-01 03:38:24 +00002358 break;
2359 }
2360 case cFP:
Chris Lattneree352852004-02-29 07:22:16 +00002361 BuildMI(*BB, IP, X86::FTST, 1).addReg(SrcReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002362 BuildMI(*BB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +00002363 BuildMI(*BB, IP, X86::SAHF, 1);
Chris Lattner311ca2e2004-02-23 03:21:41 +00002364 break;
Chris Lattner20772542003-06-01 03:38:24 +00002365 }
2366
2367 // If the zero flag is not set, then the value is true, set the byte to
2368 // true.
Chris Lattneree352852004-02-29 07:22:16 +00002369 BuildMI(*BB, IP, X86::SETNEr, 1, DestReg);
Chris Lattner94af4142002-12-25 05:13:53 +00002370 return;
2371 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002372
2373 static const unsigned RegRegMove[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002374 X86::MOV8rr, X86::MOV16rr, X86::MOV32rr, X86::FpMOV, X86::MOV32rr
Chris Lattner3e130a22003-01-13 00:32:26 +00002375 };
2376
2377 // Implement casts between values of the same type class (as determined by
2378 // getClass) by using a register-to-register move.
2379 if (SrcClass == DestClass) {
2380 if (SrcClass <= cInt || (SrcClass == cFP && SrcTy == DestTy)) {
Chris Lattneree352852004-02-29 07:22:16 +00002381 BuildMI(*BB, IP, RegRegMove[SrcClass], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002382 } else if (SrcClass == cFP) {
2383 if (SrcTy == Type::FloatTy) { // double -> float
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002384 assert(DestTy == Type::DoubleTy && "Unknown cFP member!");
Chris Lattneree352852004-02-29 07:22:16 +00002385 BuildMI(*BB, IP, X86::FpMOV, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002386 } else { // float -> double
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002387 assert(SrcTy == Type::DoubleTy && DestTy == Type::FloatTy &&
2388 "Unknown cFP member!");
2389 // Truncate from double to float by storing to memory as short, then
2390 // reading it back.
2391 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
Chris Lattner3e130a22003-01-13 00:32:26 +00002392 int FrameIdx = F->getFrameInfo()->CreateStackObject(4, FltAlign);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002393 addFrameReference(BuildMI(*BB, IP, X86::FST32m, 5), FrameIdx).addReg(SrcReg);
2394 addFrameReference(BuildMI(*BB, IP, X86::FLD32m, 5, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002395 }
2396 } else if (SrcClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002397 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg).addReg(SrcReg);
2398 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg+1).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002399 } else {
Chris Lattnerc53544a2003-05-12 20:16:58 +00002400 assert(0 && "Cannot handle this type of cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002401 abort();
Brian Gaeked474e9c2002-12-06 10:49:33 +00002402 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002403 return;
2404 }
2405
2406 // Handle cast of SMALLER int to LARGER int using a move with sign extension
2407 // or zero extension, depending on whether the source type was signed.
2408 if (SrcClass <= cInt && (DestClass <= cInt || DestClass == cLong) &&
2409 SrcClass < DestClass) {
2410 bool isLong = DestClass == cLong;
2411 if (isLong) DestClass = cInt;
2412
2413 static const unsigned Opc[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002414 { X86::MOVSX16rr8, X86::MOVSX32rr8, X86::MOVSX32rr16, X86::MOV32rr }, // s
2415 { X86::MOVZX16rr8, X86::MOVZX32rr8, X86::MOVZX32rr16, X86::MOV32rr } // u
Chris Lattner3e130a22003-01-13 00:32:26 +00002416 };
2417
2418 bool isUnsigned = SrcTy->isUnsigned();
Chris Lattneree352852004-02-29 07:22:16 +00002419 BuildMI(*BB, IP, Opc[isUnsigned][SrcClass + DestClass - 1], 1,
Chris Lattner548f61d2003-04-23 17:22:12 +00002420 DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002421
2422 if (isLong) { // Handle upper 32 bits as appropriate...
2423 if (isUnsigned) // Zero out top bits...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002424 BuildMI(*BB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
Chris Lattner3e130a22003-01-13 00:32:26 +00002425 else // Sign extend bottom half...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002426 BuildMI(*BB, IP, X86::SAR32ri, 2, DestReg+1).addReg(DestReg).addImm(31);
Brian Gaeked474e9c2002-12-06 10:49:33 +00002427 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002428 return;
2429 }
2430
2431 // Special case long -> int ...
2432 if (SrcClass == cLong && DestClass == cInt) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002433 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002434 return;
2435 }
2436
2437 // Handle cast of LARGER int to SMALLER int using a move to EAX followed by a
2438 // move out of AX or AL.
2439 if ((SrcClass <= cInt || SrcClass == cLong) && DestClass <= cInt
2440 && SrcClass > DestClass) {
2441 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX, 0, X86::EAX };
Chris Lattneree352852004-02-29 07:22:16 +00002442 BuildMI(*BB, IP, RegRegMove[SrcClass], 1, AReg[SrcClass]).addReg(SrcReg);
2443 BuildMI(*BB, IP, RegRegMove[DestClass], 1, DestReg).addReg(AReg[DestClass]);
Chris Lattner3e130a22003-01-13 00:32:26 +00002444 return;
2445 }
2446
2447 // Handle casts from integer to floating point now...
2448 if (DestClass == cFP) {
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002449 // Promote the integer to a type supported by FLD. We do this because there
2450 // are no unsigned FLD instructions, so we must promote an unsigned value to
2451 // a larger signed value, then use FLD on the larger value.
2452 //
2453 const Type *PromoteType = 0;
2454 unsigned PromoteOpcode;
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002455 unsigned RealDestReg = DestReg;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002456 switch (SrcTy->getPrimitiveID()) {
2457 case Type::BoolTyID:
2458 case Type::SByteTyID:
2459 // We don't have the facilities for directly loading byte sized data from
2460 // memory (even signed). Promote it to 16 bits.
2461 PromoteType = Type::ShortTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002462 PromoteOpcode = X86::MOVSX16rr8;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002463 break;
2464 case Type::UByteTyID:
2465 PromoteType = Type::ShortTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002466 PromoteOpcode = X86::MOVZX16rr8;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002467 break;
2468 case Type::UShortTyID:
2469 PromoteType = Type::IntTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002470 PromoteOpcode = X86::MOVZX32rr16;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002471 break;
2472 case Type::UIntTyID: {
2473 // Make a 64 bit temporary... and zero out the top of it...
2474 unsigned TmpReg = makeAnotherReg(Type::LongTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002475 BuildMI(*BB, IP, X86::MOV32rr, 1, TmpReg).addReg(SrcReg);
2476 BuildMI(*BB, IP, X86::MOV32ri, 1, TmpReg+1).addImm(0);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002477 SrcTy = Type::LongTy;
2478 SrcClass = cLong;
2479 SrcReg = TmpReg;
2480 break;
2481 }
2482 case Type::ULongTyID:
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002483 // Don't fild into the read destination.
2484 DestReg = makeAnotherReg(Type::DoubleTy);
2485 break;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002486 default: // No promotion needed...
2487 break;
2488 }
2489
2490 if (PromoteType) {
2491 unsigned TmpReg = makeAnotherReg(PromoteType);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002492 unsigned Opc = SrcTy->isSigned() ? X86::MOVSX16rr8 : X86::MOVZX16rr8;
Chris Lattneree352852004-02-29 07:22:16 +00002493 BuildMI(*BB, IP, Opc, 1, TmpReg).addReg(SrcReg);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002494 SrcTy = PromoteType;
2495 SrcClass = getClass(PromoteType);
Chris Lattner3e130a22003-01-13 00:32:26 +00002496 SrcReg = TmpReg;
2497 }
2498
2499 // Spill the integer to memory and reload it from there...
Chris Lattnerb6bac512004-02-25 06:13:04 +00002500 int FrameIdx =
2501 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
Chris Lattner3e130a22003-01-13 00:32:26 +00002502
2503 if (SrcClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002504 addFrameReference(BuildMI(*BB, IP, X86::MOV32mr, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002505 FrameIdx).addReg(SrcReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002506 addFrameReference(BuildMI(*BB, IP, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002507 FrameIdx, 4).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002508 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002509 static const unsigned Op1[] = { X86::MOV8mr, X86::MOV16mr, X86::MOV32mr };
Chris Lattneree352852004-02-29 07:22:16 +00002510 addFrameReference(BuildMI(*BB, IP, Op1[SrcClass], 5),
2511 FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002512 }
2513
2514 static const unsigned Op2[] =
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002515 { 0/*byte*/, X86::FILD16m, X86::FILD32m, 0/*FP*/, X86::FILD64m };
Chris Lattneree352852004-02-29 07:22:16 +00002516 addFrameReference(BuildMI(*BB, IP, Op2[SrcClass], 5, DestReg), FrameIdx);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002517
2518 // We need special handling for unsigned 64-bit integer sources. If the
2519 // input number has the "sign bit" set, then we loaded it incorrectly as a
2520 // negative 64-bit number. In this case, add an offset value.
2521 if (SrcTy == Type::ULongTy) {
2522 // Emit a test instruction to see if the dynamic input value was signed.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002523 BuildMI(*BB, IP, X86::TEST32rr, 2).addReg(SrcReg+1).addReg(SrcReg+1);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002524
Chris Lattnerb6bac512004-02-25 06:13:04 +00002525 // If the sign bit is set, get a pointer to an offset, otherwise get a
2526 // pointer to a zero.
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002527 MachineConstantPool *CP = F->getConstantPool();
2528 unsigned Zero = makeAnotherReg(Type::IntTy);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002529 Constant *Null = Constant::getNullValue(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002530 addConstantPoolReference(BuildMI(*BB, IP, X86::LEA32r, 5, Zero),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002531 CP->getConstantPoolIndex(Null));
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002532 unsigned Offset = makeAnotherReg(Type::IntTy);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002533 Constant *OffsetCst = ConstantUInt::get(Type::UIntTy, 0x5f800000);
2534
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002535 addConstantPoolReference(BuildMI(*BB, IP, X86::LEA32r, 5, Offset),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002536 CP->getConstantPoolIndex(OffsetCst));
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002537 unsigned Addr = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002538 BuildMI(*BB, IP, X86::CMOVS32rr, 2, Addr).addReg(Zero).addReg(Offset);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002539
2540 // Load the constant for an add. FIXME: this could make an 'fadd' that
2541 // reads directly from memory, but we don't support these yet.
2542 unsigned ConstReg = makeAnotherReg(Type::DoubleTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002543 addDirectMem(BuildMI(*BB, IP, X86::FLD32m, 4, ConstReg), Addr);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002544
Chris Lattneree352852004-02-29 07:22:16 +00002545 BuildMI(*BB, IP, X86::FpADD, 2, RealDestReg)
2546 .addReg(ConstReg).addReg(DestReg);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002547 }
2548
Chris Lattner3e130a22003-01-13 00:32:26 +00002549 return;
2550 }
2551
2552 // Handle casts from floating point to integer now...
2553 if (SrcClass == cFP) {
2554 // Change the floating point control register to use "round towards zero"
2555 // mode when truncating to an integer value.
2556 //
2557 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002558 addFrameReference(BuildMI(*BB, IP, X86::FNSTCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002559
2560 // Load the old value of the high byte of the control word...
2561 unsigned HighPartOfCW = makeAnotherReg(Type::UByteTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002562 addFrameReference(BuildMI(*BB, IP, X86::MOV8rm, 4, HighPartOfCW),
Chris Lattneree352852004-02-29 07:22:16 +00002563 CWFrameIdx, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002564
2565 // Set the high part to be round to zero...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002566 addFrameReference(BuildMI(*BB, IP, X86::MOV8mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002567 CWFrameIdx, 1).addImm(12);
Chris Lattner3e130a22003-01-13 00:32:26 +00002568
2569 // Reload the modified control word now...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002570 addFrameReference(BuildMI(*BB, IP, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002571
2572 // Restore the memory image of control word to original value
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002573 addFrameReference(BuildMI(*BB, IP, X86::MOV8mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002574 CWFrameIdx, 1).addReg(HighPartOfCW);
Chris Lattner3e130a22003-01-13 00:32:26 +00002575
2576 // We don't have the facilities for directly storing byte sized data to
2577 // memory. Promote it to 16 bits. We also must promote unsigned values to
2578 // larger classes because we only have signed FP stores.
2579 unsigned StoreClass = DestClass;
2580 const Type *StoreTy = DestTy;
2581 if (StoreClass == cByte || DestTy->isUnsigned())
2582 switch (StoreClass) {
2583 case cByte: StoreTy = Type::ShortTy; StoreClass = cShort; break;
2584 case cShort: StoreTy = Type::IntTy; StoreClass = cInt; break;
2585 case cInt: StoreTy = Type::LongTy; StoreClass = cLong; break;
Brian Gaeked4615052003-07-18 20:23:43 +00002586 // The following treatment of cLong may not be perfectly right,
2587 // but it survives chains of casts of the form
2588 // double->ulong->double.
2589 case cLong: StoreTy = Type::LongTy; StoreClass = cLong; break;
Chris Lattner3e130a22003-01-13 00:32:26 +00002590 default: assert(0 && "Unknown store class!");
2591 }
2592
2593 // Spill the integer to memory and reload it from there...
2594 int FrameIdx =
2595 F->getFrameInfo()->CreateStackObject(StoreTy, TM.getTargetData());
2596
2597 static const unsigned Op1[] =
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002598 { 0, X86::FIST16m, X86::FIST32m, 0, X86::FISTP64m };
Chris Lattneree352852004-02-29 07:22:16 +00002599 addFrameReference(BuildMI(*BB, IP, Op1[StoreClass], 5),
2600 FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002601
2602 if (DestClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002603 addFrameReference(BuildMI(*BB, IP, X86::MOV32rm, 4, DestReg), FrameIdx);
2604 addFrameReference(BuildMI(*BB, IP, X86::MOV32rm, 4, DestReg+1),
Chris Lattneree352852004-02-29 07:22:16 +00002605 FrameIdx, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +00002606 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002607 static const unsigned Op2[] = { X86::MOV8rm, X86::MOV16rm, X86::MOV32rm };
Chris Lattneree352852004-02-29 07:22:16 +00002608 addFrameReference(BuildMI(*BB, IP, Op2[DestClass], 4, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002609 }
2610
2611 // Reload the original control word now...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002612 addFrameReference(BuildMI(*BB, IP, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002613 return;
2614 }
2615
Brian Gaeked474e9c2002-12-06 10:49:33 +00002616 // Anything we haven't handled already, we can't (yet) handle at all.
Chris Lattnerc53544a2003-05-12 20:16:58 +00002617 assert(0 && "Unhandled cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002618 abort();
Brian Gaekefa8d5712002-11-22 11:07:01 +00002619}
Brian Gaekea1719c92002-10-31 23:03:59 +00002620
Chris Lattner73815062003-10-18 05:56:40 +00002621/// visitVANextInst - Implement the va_next instruction...
Chris Lattnereca195e2003-05-08 19:44:13 +00002622///
Chris Lattner73815062003-10-18 05:56:40 +00002623void ISel::visitVANextInst(VANextInst &I) {
2624 unsigned VAList = getReg(I.getOperand(0));
Chris Lattnereca195e2003-05-08 19:44:13 +00002625 unsigned DestReg = getReg(I);
2626
Chris Lattnereca195e2003-05-08 19:44:13 +00002627 unsigned Size;
Chris Lattner73815062003-10-18 05:56:40 +00002628 switch (I.getArgType()->getPrimitiveID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00002629 default:
2630 std::cerr << I;
Chris Lattner73815062003-10-18 05:56:40 +00002631 assert(0 && "Error: bad type for va_next instruction!");
Chris Lattnereca195e2003-05-08 19:44:13 +00002632 return;
2633 case Type::PointerTyID:
2634 case Type::UIntTyID:
2635 case Type::IntTyID:
2636 Size = 4;
Chris Lattnereca195e2003-05-08 19:44:13 +00002637 break;
2638 case Type::ULongTyID:
2639 case Type::LongTyID:
Chris Lattnereca195e2003-05-08 19:44:13 +00002640 case Type::DoubleTyID:
2641 Size = 8;
Chris Lattnereca195e2003-05-08 19:44:13 +00002642 break;
2643 }
2644
2645 // Increment the VAList pointer...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002646 BuildMI(BB, X86::ADD32ri, 2, DestReg).addReg(VAList).addImm(Size);
Chris Lattner73815062003-10-18 05:56:40 +00002647}
Chris Lattnereca195e2003-05-08 19:44:13 +00002648
Chris Lattner73815062003-10-18 05:56:40 +00002649void ISel::visitVAArgInst(VAArgInst &I) {
2650 unsigned VAList = getReg(I.getOperand(0));
2651 unsigned DestReg = getReg(I);
2652
2653 switch (I.getType()->getPrimitiveID()) {
2654 default:
2655 std::cerr << I;
2656 assert(0 && "Error: bad type for va_next instruction!");
2657 return;
2658 case Type::PointerTyID:
2659 case Type::UIntTyID:
2660 case Type::IntTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002661 addDirectMem(BuildMI(BB, X86::MOV32rm, 4, DestReg), VAList);
Chris Lattner73815062003-10-18 05:56:40 +00002662 break;
2663 case Type::ULongTyID:
2664 case Type::LongTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002665 addDirectMem(BuildMI(BB, X86::MOV32rm, 4, DestReg), VAList);
2666 addRegOffset(BuildMI(BB, X86::MOV32rm, 4, DestReg+1), VAList, 4);
Chris Lattner73815062003-10-18 05:56:40 +00002667 break;
2668 case Type::DoubleTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002669 addDirectMem(BuildMI(BB, X86::FLD64m, 4, DestReg), VAList);
Chris Lattner73815062003-10-18 05:56:40 +00002670 break;
2671 }
Chris Lattnereca195e2003-05-08 19:44:13 +00002672}
2673
Misha Brukman538607f2004-03-01 23:53:11 +00002674/// visitGetElementPtrInst - instruction-select GEP instructions
2675///
Chris Lattner3e130a22003-01-13 00:32:26 +00002676void ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
Chris Lattnerb6bac512004-02-25 06:13:04 +00002677 // If this GEP instruction will be folded into all of its users, we don't need
2678 // to explicitly calculate it!
2679 unsigned A, B, C, D;
2680 if (isGEPFoldable(0, I.getOperand(0), I.op_begin()+1, I.op_end(), A,B,C,D)) {
2681 // Check all of the users of the instruction to see if they are loads and
2682 // stores.
2683 bool AllWillFold = true;
2684 for (Value::use_iterator UI = I.use_begin(), E = I.use_end(); UI != E; ++UI)
2685 if (cast<Instruction>(*UI)->getOpcode() != Instruction::Load)
2686 if (cast<Instruction>(*UI)->getOpcode() != Instruction::Store ||
2687 cast<Instruction>(*UI)->getOperand(0) == &I) {
2688 AllWillFold = false;
2689 break;
2690 }
2691
2692 // If the instruction is foldable, and will be folded into all users, don't
2693 // emit it!
2694 if (AllWillFold) return;
2695 }
2696
Chris Lattner3e130a22003-01-13 00:32:26 +00002697 unsigned outputReg = getReg(I);
Chris Lattner827832c2004-02-22 17:05:38 +00002698 emitGEPOperation(BB, BB->end(), I.getOperand(0),
Brian Gaeke68b1edc2002-12-16 04:23:29 +00002699 I.op_begin()+1, I.op_end(), outputReg);
Chris Lattnerc0812d82002-12-13 06:56:29 +00002700}
2701
Chris Lattner985fe3d2004-02-25 03:45:50 +00002702/// getGEPIndex - Inspect the getelementptr operands specified with GEPOps and
2703/// GEPTypes (the derived types being stepped through at each level). On return
2704/// from this function, if some indexes of the instruction are representable as
2705/// an X86 lea instruction, the machine operands are put into the Ops
2706/// instruction and the consumed indexes are poped from the GEPOps/GEPTypes
2707/// lists. Otherwise, GEPOps.size() is returned. If this returns a an
2708/// addressing mode that only partially consumes the input, the BaseReg input of
2709/// the addressing mode must be left free.
2710///
2711/// Note that there is one fewer entry in GEPTypes than there is in GEPOps.
2712///
Chris Lattnerb6bac512004-02-25 06:13:04 +00002713void ISel::getGEPIndex(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
2714 std::vector<Value*> &GEPOps,
2715 std::vector<const Type*> &GEPTypes, unsigned &BaseReg,
2716 unsigned &Scale, unsigned &IndexReg, unsigned &Disp) {
2717 const TargetData &TD = TM.getTargetData();
2718
Chris Lattner985fe3d2004-02-25 03:45:50 +00002719 // Clear out the state we are working with...
Chris Lattnerb6bac512004-02-25 06:13:04 +00002720 BaseReg = 0; // No base register
2721 Scale = 1; // Unit scale
2722 IndexReg = 0; // No index register
2723 Disp = 0; // No displacement
2724
Chris Lattner985fe3d2004-02-25 03:45:50 +00002725 // While there are GEP indexes that can be folded into the current address,
2726 // keep processing them.
2727 while (!GEPTypes.empty()) {
2728 if (const StructType *StTy = dyn_cast<StructType>(GEPTypes.back())) {
2729 // It's a struct access. CUI is the index into the structure,
2730 // which names the field. This index must have unsigned type.
2731 const ConstantUInt *CUI = cast<ConstantUInt>(GEPOps.back());
2732
2733 // Use the TargetData structure to pick out what the layout of the
2734 // structure is in memory. Since the structure index must be constant, we
2735 // can get its value and use it to find the right byte offset from the
2736 // StructLayout class's list of structure member offsets.
Chris Lattnerb6bac512004-02-25 06:13:04 +00002737 Disp += TD.getStructLayout(StTy)->MemberOffsets[CUI->getValue()];
Chris Lattner985fe3d2004-02-25 03:45:50 +00002738 GEPOps.pop_back(); // Consume a GEP operand
2739 GEPTypes.pop_back();
2740 } else {
2741 // It's an array or pointer access: [ArraySize x ElementType].
2742 const SequentialType *SqTy = cast<SequentialType>(GEPTypes.back());
2743 Value *idx = GEPOps.back();
2744
2745 // idx is the index into the array. Unlike with structure
2746 // indices, we may not know its actual value at code-generation
2747 // time.
Chris Lattner985fe3d2004-02-25 03:45:50 +00002748
2749 // If idx is a constant, fold it into the offset.
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002750 unsigned TypeSize = TD.getTypeSize(SqTy->getElementType());
Chris Lattner985fe3d2004-02-25 03:45:50 +00002751 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(idx)) {
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002752 Disp += TypeSize*CSI->getValue();
Chris Lattner28977af2004-04-05 01:30:19 +00002753 } else if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(idx)) {
2754 Disp += TypeSize*CUI->getValue();
Chris Lattner985fe3d2004-02-25 03:45:50 +00002755 } else {
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002756 // If the index reg is already taken, we can't handle this index.
2757 if (IndexReg) return;
2758
2759 // If this is a size that we can handle, then add the index as
2760 switch (TypeSize) {
2761 case 1: case 2: case 4: case 8:
2762 // These are all acceptable scales on X86.
2763 Scale = TypeSize;
2764 break;
2765 default:
2766 // Otherwise, we can't handle this scale
2767 return;
2768 }
2769
2770 if (CastInst *CI = dyn_cast<CastInst>(idx))
2771 if (CI->getOperand(0)->getType() == Type::IntTy ||
2772 CI->getOperand(0)->getType() == Type::UIntTy)
2773 idx = CI->getOperand(0);
2774
2775 IndexReg = MBB ? getReg(idx, MBB, IP) : 1;
Chris Lattner985fe3d2004-02-25 03:45:50 +00002776 }
2777
2778 GEPOps.pop_back(); // Consume a GEP operand
2779 GEPTypes.pop_back();
2780 }
2781 }
Chris Lattnerb6bac512004-02-25 06:13:04 +00002782
2783 // GEPTypes is empty, which means we have a single operand left. See if we
2784 // can set it as the base register.
2785 //
2786 // FIXME: When addressing modes are more powerful/correct, we could load
2787 // global addresses directly as 32-bit immediates.
2788 assert(BaseReg == 0);
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002789 BaseReg = MBB ? getReg(GEPOps[0], MBB, IP) : 1;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002790 GEPOps.pop_back(); // Consume the last GEP operand
Chris Lattner985fe3d2004-02-25 03:45:50 +00002791}
2792
2793
Chris Lattnerb6bac512004-02-25 06:13:04 +00002794/// isGEPFoldable - Return true if the specified GEP can be completely
2795/// folded into the addressing mode of a load/store or lea instruction.
2796bool ISel::isGEPFoldable(MachineBasicBlock *MBB,
2797 Value *Src, User::op_iterator IdxBegin,
2798 User::op_iterator IdxEnd, unsigned &BaseReg,
2799 unsigned &Scale, unsigned &IndexReg, unsigned &Disp) {
Chris Lattner7ca04092004-02-22 17:35:42 +00002800 if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(Src))
2801 Src = CPR->getValue();
2802
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002803 std::vector<Value*> GEPOps;
2804 GEPOps.resize(IdxEnd-IdxBegin+1);
2805 GEPOps[0] = Src;
2806 std::copy(IdxBegin, IdxEnd, GEPOps.begin()+1);
2807
2808 std::vector<const Type*> GEPTypes;
2809 GEPTypes.assign(gep_type_begin(Src->getType(), IdxBegin, IdxEnd),
2810 gep_type_end(Src->getType(), IdxBegin, IdxEnd));
2811
Chris Lattnerb6bac512004-02-25 06:13:04 +00002812 MachineBasicBlock::iterator IP;
2813 if (MBB) IP = MBB->end();
2814 getGEPIndex(MBB, IP, GEPOps, GEPTypes, BaseReg, Scale, IndexReg, Disp);
2815
2816 // We can fold it away iff the getGEPIndex call eliminated all operands.
2817 return GEPOps.empty();
2818}
2819
2820void ISel::emitGEPOperation(MachineBasicBlock *MBB,
2821 MachineBasicBlock::iterator IP,
2822 Value *Src, User::op_iterator IdxBegin,
2823 User::op_iterator IdxEnd, unsigned TargetReg) {
2824 const TargetData &TD = TM.getTargetData();
2825 if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(Src))
2826 Src = CPR->getValue();
2827
2828 std::vector<Value*> GEPOps;
2829 GEPOps.resize(IdxEnd-IdxBegin+1);
2830 GEPOps[0] = Src;
2831 std::copy(IdxBegin, IdxEnd, GEPOps.begin()+1);
2832
2833 std::vector<const Type*> GEPTypes;
2834 GEPTypes.assign(gep_type_begin(Src->getType(), IdxBegin, IdxEnd),
2835 gep_type_end(Src->getType(), IdxBegin, IdxEnd));
Chris Lattner985fe3d2004-02-25 03:45:50 +00002836
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002837 // Keep emitting instructions until we consume the entire GEP instruction.
2838 while (!GEPOps.empty()) {
2839 unsigned OldSize = GEPOps.size();
Chris Lattnerb6bac512004-02-25 06:13:04 +00002840 unsigned BaseReg, Scale, IndexReg, Disp;
2841 getGEPIndex(MBB, IP, GEPOps, GEPTypes, BaseReg, Scale, IndexReg, Disp);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002842
Chris Lattner985fe3d2004-02-25 03:45:50 +00002843 if (GEPOps.size() != OldSize) {
2844 // getGEPIndex consumed some of the input. Build an LEA instruction here.
Chris Lattnerb6bac512004-02-25 06:13:04 +00002845 unsigned NextTarget = 0;
2846 if (!GEPOps.empty()) {
2847 assert(BaseReg == 0 &&
2848 "getGEPIndex should have left the base register open for chaining!");
2849 NextTarget = BaseReg = makeAnotherReg(Type::UIntTy);
Chris Lattner985fe3d2004-02-25 03:45:50 +00002850 }
Chris Lattnerb6bac512004-02-25 06:13:04 +00002851
2852 if (IndexReg == 0 && Disp == 0)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002853 BuildMI(*MBB, IP, X86::MOV32rr, 1, TargetReg).addReg(BaseReg);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002854 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002855 addFullAddress(BuildMI(*MBB, IP, X86::LEA32r, 5, TargetReg),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002856 BaseReg, Scale, IndexReg, Disp);
2857 --IP;
2858 TargetReg = NextTarget;
Chris Lattner985fe3d2004-02-25 03:45:50 +00002859 } else if (GEPTypes.empty()) {
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002860 // The getGEPIndex operation didn't want to build an LEA. Check to see if
2861 // all operands are consumed but the base pointer. If so, just load it
2862 // into the register.
Chris Lattner7ca04092004-02-22 17:35:42 +00002863 if (GlobalValue *GV = dyn_cast<GlobalValue>(GEPOps[0])) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002864 BuildMI(*MBB, IP, X86::MOV32ri, 1, TargetReg).addGlobalAddress(GV);
Chris Lattner7ca04092004-02-22 17:35:42 +00002865 } else {
2866 unsigned BaseReg = getReg(GEPOps[0], MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002867 BuildMI(*MBB, IP, X86::MOV32rr, 1, TargetReg).addReg(BaseReg);
Chris Lattner7ca04092004-02-22 17:35:42 +00002868 }
2869 break; // we are now done
Chris Lattnerb6bac512004-02-25 06:13:04 +00002870
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002871 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +00002872 // It's an array or pointer access: [ArraySize x ElementType].
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002873 const SequentialType *SqTy = cast<SequentialType>(GEPTypes.back());
2874 Value *idx = GEPOps.back();
2875 GEPOps.pop_back(); // Consume a GEP operand
2876 GEPTypes.pop_back();
Chris Lattner8a307e82002-12-16 19:32:50 +00002877
Chris Lattner28977af2004-04-05 01:30:19 +00002878 // Many GEP instructions use a [cast (int/uint) to LongTy] as their
Chris Lattnerf5854472003-06-21 16:01:24 +00002879 // operand on X86. Handle this case directly now...
2880 if (CastInst *CI = dyn_cast<CastInst>(idx))
2881 if (CI->getOperand(0)->getType() == Type::IntTy ||
2882 CI->getOperand(0)->getType() == Type::UIntTy)
2883 idx = CI->getOperand(0);
2884
Chris Lattner3e130a22003-01-13 00:32:26 +00002885 // We want to add BaseReg to(idxReg * sizeof ElementType). First, we
Chris Lattner8a307e82002-12-16 19:32:50 +00002886 // must find the size of the pointed-to type (Not coincidentally, the next
2887 // type is the type of the elements in the array).
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002888 const Type *ElTy = SqTy->getElementType();
2889 unsigned elementSize = TD.getTypeSize(ElTy);
Chris Lattner8a307e82002-12-16 19:32:50 +00002890
2891 // If idxReg is a constant, we don't need to perform the multiply!
Chris Lattner28977af2004-04-05 01:30:19 +00002892 if (ConstantInt *CSI = dyn_cast<ConstantInt>(idx)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002893 if (!CSI->isNullValue()) {
Chris Lattner28977af2004-04-05 01:30:19 +00002894 unsigned Offset = elementSize*CSI->getRawValue();
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002895 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002896 BuildMI(*MBB, IP, X86::ADD32ri, 2, TargetReg)
Chris Lattneree352852004-02-29 07:22:16 +00002897 .addReg(Reg).addImm(Offset);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002898 --IP; // Insert the next instruction before this one.
2899 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002900 }
2901 } else if (elementSize == 1) {
2902 // If the element size is 1, we don't have to multiply, just add
2903 unsigned idxReg = getReg(idx, MBB, IP);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002904 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002905 BuildMI(*MBB, IP, X86::ADD32rr, 2,TargetReg).addReg(Reg).addReg(idxReg);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002906 --IP; // Insert the next instruction before this one.
2907 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002908 } else {
2909 unsigned idxReg = getReg(idx, MBB, IP);
2910 unsigned OffsetReg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00002911
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002912 // Make sure we can back the iterator up to point to the first
2913 // instruction emitted.
2914 MachineBasicBlock::iterator BeforeIt = IP;
2915 if (IP == MBB->begin())
2916 BeforeIt = MBB->end();
2917 else
2918 --BeforeIt;
Chris Lattnerb2acc512003-10-19 21:09:10 +00002919 doMultiplyConst(MBB, IP, OffsetReg, Type::IntTy, idxReg, elementSize);
2920
Chris Lattner8a307e82002-12-16 19:32:50 +00002921 // Emit an ADD to add OffsetReg to the basePtr.
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002922 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002923 BuildMI(*MBB, IP, X86::ADD32rr, 2, TargetReg)
Chris Lattneree352852004-02-29 07:22:16 +00002924 .addReg(Reg).addReg(OffsetReg);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002925
2926 // Step to the first instruction of the multiply.
2927 if (BeforeIt == MBB->end())
2928 IP = MBB->begin();
2929 else
2930 IP = ++BeforeIt;
2931
2932 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002933 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002934 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002935 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002936}
2937
2938
Chris Lattner065faeb2002-12-28 20:24:02 +00002939/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
2940/// frame manager, otherwise do it the hard way.
2941///
2942void ISel::visitAllocaInst(AllocaInst &I) {
Brian Gaekee48ec012002-12-13 06:46:31 +00002943 // Find the data size of the alloca inst's getAllocatedType.
Chris Lattner065faeb2002-12-28 20:24:02 +00002944 const Type *Ty = I.getAllocatedType();
2945 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
2946
2947 // If this is a fixed size alloca in the entry block for the function,
2948 // statically stack allocate the space.
2949 //
2950 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(I.getArraySize())) {
2951 if (I.getParent() == I.getParent()->getParent()->begin()) {
2952 TySize *= CUI->getValue(); // Get total allocated size...
2953 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
2954
2955 // Create a new stack object using the frame manager...
2956 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002957 addFrameReference(BuildMI(BB, X86::LEA32r, 5, getReg(I)), FrameIdx);
Chris Lattner065faeb2002-12-28 20:24:02 +00002958 return;
2959 }
2960 }
2961
2962 // Create a register to hold the temporary result of multiplying the type size
2963 // constant by the variable amount.
2964 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
2965 unsigned SrcReg1 = getReg(I.getArraySize());
Chris Lattner065faeb2002-12-28 20:24:02 +00002966
2967 // TotalSizeReg = mul <numelements>, <TypeSize>
2968 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00002969 doMultiplyConst(BB, MBBI, TotalSizeReg, Type::UIntTy, SrcReg1, TySize);
Chris Lattner065faeb2002-12-28 20:24:02 +00002970
2971 // AddedSize = add <TotalSizeReg>, 15
2972 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002973 BuildMI(BB, X86::ADD32ri, 2, AddedSizeReg).addReg(TotalSizeReg).addImm(15);
Chris Lattner065faeb2002-12-28 20:24:02 +00002974
2975 // AlignedSize = and <AddedSize>, ~15
2976 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002977 BuildMI(BB, X86::AND32ri, 2, AlignedSize).addReg(AddedSizeReg).addImm(~15);
Chris Lattner065faeb2002-12-28 20:24:02 +00002978
Brian Gaekee48ec012002-12-13 06:46:31 +00002979 // Subtract size from stack pointer, thereby allocating some space.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002980 BuildMI(BB, X86::SUB32rr, 2, X86::ESP).addReg(X86::ESP).addReg(AlignedSize);
Chris Lattner065faeb2002-12-28 20:24:02 +00002981
Brian Gaekee48ec012002-12-13 06:46:31 +00002982 // Put a pointer to the space into the result register, by copying
2983 // the stack pointer.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002984 BuildMI(BB, X86::MOV32rr, 1, getReg(I)).addReg(X86::ESP);
Chris Lattner065faeb2002-12-28 20:24:02 +00002985
Misha Brukman48196b32003-05-03 02:18:17 +00002986 // Inform the Frame Information that we have just allocated a variable-sized
Chris Lattner065faeb2002-12-28 20:24:02 +00002987 // object.
2988 F->getFrameInfo()->CreateVariableSizedObject();
Brian Gaeke20244b72002-12-12 15:33:40 +00002989}
Chris Lattner3e130a22003-01-13 00:32:26 +00002990
2991/// visitMallocInst - Malloc instructions are code generated into direct calls
2992/// to the library malloc.
2993///
2994void ISel::visitMallocInst(MallocInst &I) {
2995 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
2996 unsigned Arg;
2997
2998 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
2999 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
3000 } else {
3001 Arg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00003002 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00003003 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00003004 doMultiplyConst(BB, MBBI, Arg, Type::UIntTy, Op0Reg, AllocSize);
Chris Lattner3e130a22003-01-13 00:32:26 +00003005 }
3006
3007 std::vector<ValueRecord> Args;
3008 Args.push_back(ValueRecord(Arg, Type::UIntTy));
3009 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00003010 1).addExternalSymbol("malloc", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00003011 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args);
3012}
3013
3014
3015/// visitFreeInst - Free instructions are code gen'd to call the free libc
3016/// function.
3017///
3018void ISel::visitFreeInst(FreeInst &I) {
3019 std::vector<ValueRecord> Args;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00003020 Args.push_back(ValueRecord(I.getOperand(0)));
Chris Lattner3e130a22003-01-13 00:32:26 +00003021 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00003022 1).addExternalSymbol("free", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00003023 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args);
3024}
3025
Chris Lattnerd281de22003-07-26 23:49:58 +00003026/// createX86SimpleInstructionSelector - This pass converts an LLVM function
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00003027/// into a machine code representation is a very simple peep-hole fashion. The
Chris Lattner72614082002-10-25 22:55:53 +00003028/// generated code sucks but the implementation is nice and simple.
3029///
Chris Lattnerf70e0c22003-12-28 21:23:38 +00003030FunctionPass *llvm::createX86SimpleInstructionSelector(TargetMachine &TM) {
3031 return new ISel(TM);
Chris Lattner72614082002-10-25 22:55:53 +00003032}