blob: 2bf8d5dc3c826f9f61a1aa8073396ea7b3713365 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements a simple two pass scheduler. The first pass attempts to push
11// backward any lengthy instructions and critical paths. The second pass packs
12// instructions into semi-optimal time slots.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "pre-RA-sched"
Nate Begemane2ba64f2008-02-14 08:57:00 +000017#include "llvm/Constants.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "llvm/Type.h"
19#include "llvm/CodeGen/ScheduleDAG.h"
20#include "llvm/CodeGen/MachineConstantPool.h"
21#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner1b989192007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/Target/TargetData.h"
24#include "llvm/Target/TargetMachine.h"
25#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetLowering.h"
Evan Cheng7f6ade32008-02-28 07:40:24 +000027#include "llvm/ADT/Statistic.h"
Evan Cheng8725a112008-03-12 22:19:41 +000028#include "llvm/Support/CommandLine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/MathExtras.h"
31using namespace llvm;
32
Evan Cheng7f6ade32008-02-28 07:40:24 +000033STATISTIC(NumCommutes, "Number of instructions commuted");
34
Evan Cheng8725a112008-03-12 22:19:41 +000035namespace {
36 static cl::opt<bool>
37 SchedLiveInCopies("schedule-livein-copies",
38 cl::desc("Schedule copies of livein registers"),
39 cl::init(false));
40}
41
Chris Lattner1b989192007-12-31 04:13:23 +000042ScheduleDAG::ScheduleDAG(SelectionDAG &dag, MachineBasicBlock *bb,
43 const TargetMachine &tm)
Evan Cheng8725a112008-03-12 22:19:41 +000044 : DAG(dag), BB(bb), TM(tm), MRI(BB->getParent()->getRegInfo()) {
Chris Lattner1b989192007-12-31 04:13:23 +000045 TII = TM.getInstrInfo();
Evan Cheng2d373922008-01-30 19:35:32 +000046 MF = &DAG.getMachineFunction();
Dan Gohman1e57df32008-02-10 18:45:23 +000047 TRI = TM.getRegisterInfo();
Chris Lattner1b989192007-12-31 04:13:23 +000048 ConstPool = BB->getParent()->getConstantPool();
49}
Evan Cheng93f143e2007-09-25 01:54:36 +000050
Evan Cheng93f143e2007-09-25 01:54:36 +000051/// CheckForPhysRegDependency - Check if the dependency between def and use of
52/// a specified operand is a physical register dependency. If so, returns the
53/// register and the cost of copying the register.
54static void CheckForPhysRegDependency(SDNode *Def, SDNode *Use, unsigned Op,
Dan Gohman1e57df32008-02-10 18:45:23 +000055 const TargetRegisterInfo *TRI,
Evan Cheng93f143e2007-09-25 01:54:36 +000056 const TargetInstrInfo *TII,
57 unsigned &PhysReg, int &Cost) {
58 if (Op != 2 || Use->getOpcode() != ISD::CopyToReg)
59 return;
60
61 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +000062 if (TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng93f143e2007-09-25 01:54:36 +000063 return;
64
65 unsigned ResNo = Use->getOperand(2).ResNo;
66 if (Def->isTargetOpcode()) {
Chris Lattner5b930372008-01-07 07:27:27 +000067 const TargetInstrDesc &II = TII->get(Def->getTargetOpcode());
Chris Lattner0c2a4f32008-01-07 03:13:06 +000068 if (ResNo >= II.getNumDefs() &&
69 II.ImplicitDefs[ResNo - II.getNumDefs()] == Reg) {
Evan Cheng93f143e2007-09-25 01:54:36 +000070 PhysReg = Reg;
71 const TargetRegisterClass *RC =
Evan Cheng14cc83f2008-03-11 07:19:34 +000072 TRI->getPhysicalRegisterRegClass(Reg, Def->getValueType(ResNo));
Evan Cheng93f143e2007-09-25 01:54:36 +000073 Cost = RC->getCopyCost();
74 }
75 }
76}
77
78SUnit *ScheduleDAG::Clone(SUnit *Old) {
79 SUnit *SU = NewSUnit(Old->Node);
Dan Gohmanb100d802008-03-10 23:48:14 +000080 SU->FlaggedNodes = Old->FlaggedNodes;
Evan Cheng93f143e2007-09-25 01:54:36 +000081 SU->InstanceNo = SUnitMap[Old->Node].size();
82 SU->Latency = Old->Latency;
83 SU->isTwoAddress = Old->isTwoAddress;
84 SU->isCommutable = Old->isCommutable;
Evan Chengba597da2007-09-28 22:32:30 +000085 SU->hasPhysRegDefs = Old->hasPhysRegDefs;
Evan Cheng93f143e2007-09-25 01:54:36 +000086 SUnitMap[Old->Node].push_back(SU);
87 return SU;
88}
89
Evan Chengdd3f8b92007-10-05 01:39:18 +000090
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091/// BuildSchedUnits - Build SUnits from the selection dag that we are input.
92/// This SUnit graph is similar to the SelectionDAG, but represents flagged
93/// together nodes with a single SUnit.
94void ScheduleDAG::BuildSchedUnits() {
95 // Reserve entries in the vector for each of the SUnits we are creating. This
96 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
97 // invalidated.
98 SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end()));
99
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100 for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(),
101 E = DAG.allnodes_end(); NI != E; ++NI) {
102 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
103 continue;
104
105 // If this node has already been processed, stop now.
Evan Cheng93f143e2007-09-25 01:54:36 +0000106 if (SUnitMap[NI].size()) continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107
108 SUnit *NodeSUnit = NewSUnit(NI);
109
110 // See if anything is flagged to this node, if so, add them to flagged
111 // nodes. Nodes can have at most one flag input and one flag output. Flags
112 // are required the be the last operand and result of a node.
113
114 // Scan up, adding flagged preds to FlaggedNodes.
115 SDNode *N = NI;
116 if (N->getNumOperands() &&
117 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) {
118 do {
119 N = N->getOperand(N->getNumOperands()-1).Val;
120 NodeSUnit->FlaggedNodes.push_back(N);
Evan Cheng93f143e2007-09-25 01:54:36 +0000121 SUnitMap[N].push_back(NodeSUnit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 } while (N->getNumOperands() &&
123 N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag);
124 std::reverse(NodeSUnit->FlaggedNodes.begin(),
125 NodeSUnit->FlaggedNodes.end());
126 }
127
128 // Scan down, adding this node and any flagged succs to FlaggedNodes if they
129 // have a user of the flag operand.
130 N = NI;
131 while (N->getValueType(N->getNumValues()-1) == MVT::Flag) {
132 SDOperand FlagVal(N, N->getNumValues()-1);
133
134 // There are either zero or one users of the Flag result.
135 bool HasFlagUse = false;
136 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
137 UI != E; ++UI)
Evan Chengd9387682008-03-04 00:41:45 +0000138 if (FlagVal.isOperandOf(*UI)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 HasFlagUse = true;
140 NodeSUnit->FlaggedNodes.push_back(N);
Evan Cheng93f143e2007-09-25 01:54:36 +0000141 SUnitMap[N].push_back(NodeSUnit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 N = *UI;
143 break;
144 }
145 if (!HasFlagUse) break;
146 }
147
148 // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node.
149 // Update the SUnit
150 NodeSUnit->Node = N;
Evan Cheng93f143e2007-09-25 01:54:36 +0000151 SUnitMap[N].push_back(NodeSUnit);
Evan Chengdd3f8b92007-10-05 01:39:18 +0000152
153 ComputeLatency(NodeSUnit);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 }
155
156 // Pass 2: add the preds, succs, etc.
157 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
158 SUnit *SU = &SUnits[su];
159 SDNode *MainNode = SU->Node;
160
161 if (MainNode->isTargetOpcode()) {
162 unsigned Opc = MainNode->getTargetOpcode();
Chris Lattner5b930372008-01-07 07:27:27 +0000163 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000164 for (unsigned i = 0; i != TID.getNumOperands(); ++i) {
Evan Cheng93f143e2007-09-25 01:54:36 +0000165 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166 SU->isTwoAddress = true;
167 break;
168 }
169 }
Chris Lattnerd8529ab2008-01-07 06:42:05 +0000170 if (TID.isCommutable())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 SU->isCommutable = true;
172 }
173
174 // Find all predecessors and successors of the group.
175 // Temporarily add N to make code simpler.
176 SU->FlaggedNodes.push_back(MainNode);
177
178 for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) {
179 SDNode *N = SU->FlaggedNodes[n];
Evan Chengba597da2007-09-28 22:32:30 +0000180 if (N->isTargetOpcode() &&
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000181 TII->get(N->getTargetOpcode()).getImplicitDefs() &&
182 CountResults(N) > TII->get(N->getTargetOpcode()).getNumDefs())
Evan Chengba597da2007-09-28 22:32:30 +0000183 SU->hasPhysRegDefs = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184
185 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
186 SDNode *OpN = N->getOperand(i).Val;
187 if (isPassiveNode(OpN)) continue; // Not scheduled.
Evan Cheng93f143e2007-09-25 01:54:36 +0000188 SUnit *OpSU = SUnitMap[OpN].front();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189 assert(OpSU && "Node has no SUnit!");
190 if (OpSU == SU) continue; // In the same group.
191
192 MVT::ValueType OpVT = N->getOperand(i).getValueType();
193 assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!");
194 bool isChain = OpVT == MVT::Other;
Evan Cheng93f143e2007-09-25 01:54:36 +0000195
196 unsigned PhysReg = 0;
197 int Cost = 1;
198 // Determine if this is a physical register dependency.
Dan Gohman1e57df32008-02-10 18:45:23 +0000199 CheckForPhysRegDependency(OpN, N, i, TRI, TII, PhysReg, Cost);
Evan Cheng93f143e2007-09-25 01:54:36 +0000200 SU->addPred(OpSU, isChain, false, PhysReg, Cost);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201 }
202 }
203
204 // Remove MainNode from FlaggedNodes again.
205 SU->FlaggedNodes.pop_back();
206 }
207
208 return;
209}
210
Evan Chengdd3f8b92007-10-05 01:39:18 +0000211void ScheduleDAG::ComputeLatency(SUnit *SU) {
212 const InstrItineraryData &InstrItins = TM.getInstrItineraryData();
213
214 // Compute the latency for the node. We use the sum of the latencies for
215 // all nodes flagged together into this SUnit.
216 if (InstrItins.isEmpty()) {
217 // No latency information.
218 SU->Latency = 1;
219 } else {
220 SU->Latency = 0;
221 if (SU->Node->isTargetOpcode()) {
Chris Lattner3d54fcd2008-01-07 02:46:03 +0000222 unsigned SchedClass =
223 TII->get(SU->Node->getTargetOpcode()).getSchedClass();
Evan Chengdd3f8b92007-10-05 01:39:18 +0000224 InstrStage *S = InstrItins.begin(SchedClass);
225 InstrStage *E = InstrItins.end(SchedClass);
226 for (; S != E; ++S)
227 SU->Latency += S->Cycles;
228 }
229 for (unsigned i = 0, e = SU->FlaggedNodes.size(); i != e; ++i) {
230 SDNode *FNode = SU->FlaggedNodes[i];
231 if (FNode->isTargetOpcode()) {
Chris Lattner3d54fcd2008-01-07 02:46:03 +0000232 unsigned SchedClass =TII->get(FNode->getTargetOpcode()).getSchedClass();
Evan Chengdd3f8b92007-10-05 01:39:18 +0000233 InstrStage *S = InstrItins.begin(SchedClass);
234 InstrStage *E = InstrItins.end(SchedClass);
235 for (; S != E; ++S)
236 SU->Latency += S->Cycles;
237 }
238 }
239 }
240}
241
Roman Levenstein1db9b822008-03-04 11:19:43 +0000242/// CalculateDepths - compute depths using algorithms for the longest
243/// paths in the DAG
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244void ScheduleDAG::CalculateDepths() {
Roman Levenstein1db9b822008-03-04 11:19:43 +0000245 unsigned DAGSize = SUnits.size();
246 std::vector<unsigned> InDegree(DAGSize);
247 std::vector<SUnit*> WorkList;
248 WorkList.reserve(DAGSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249
Roman Levenstein1db9b822008-03-04 11:19:43 +0000250 // Initialize the data structures
251 for (unsigned i = 0, e = DAGSize; i != e; ++i) {
252 SUnit *SU = &SUnits[i];
253 int NodeNum = SU->NodeNum;
254 unsigned Degree = SU->Preds.size();
255 InDegree[NodeNum] = Degree;
256 SU->Depth = 0;
257
258 // Is it a node without dependencies?
259 if (Degree == 0) {
260 assert(SU->Preds.empty() && "SUnit should have no predecessors");
261 // Collect leaf nodes
262 WorkList.push_back(SU);
263 }
264 }
265
266 // Process nodes in the topological order
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 while (!WorkList.empty()) {
Roman Levenstein1db9b822008-03-04 11:19:43 +0000268 SUnit *SU = WorkList.back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 WorkList.pop_back();
Roman Levenstein1db9b822008-03-04 11:19:43 +0000270 unsigned &SUDepth = SU->Depth;
271
272 // Use dynamic programming:
273 // When current node is being processed, all of its dependencies
274 // are already processed.
275 // So, just iterate over all predecessors and take the longest path
276 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
277 I != E; ++I) {
278 unsigned PredDepth = I->Dep->Depth;
279 if (PredDepth+1 > SUDepth) {
280 SUDepth = PredDepth + 1;
281 }
282 }
283
284 // Update InDegrees of all nodes depending on current SUnit
285 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
286 I != E; ++I) {
287 SUnit *SU = I->Dep;
288 if (!--InDegree[SU->NodeNum])
289 // If all dependencies of the node are processed already,
290 // then the longest path for the node can be computed now
291 WorkList.push_back(SU);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 }
293 }
294}
295
Roman Levenstein1db9b822008-03-04 11:19:43 +0000296/// CalculateHeights - compute heights using algorithms for the longest
297/// paths in the DAG
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298void ScheduleDAG::CalculateHeights() {
Roman Levenstein1db9b822008-03-04 11:19:43 +0000299 unsigned DAGSize = SUnits.size();
300 std::vector<unsigned> InDegree(DAGSize);
301 std::vector<SUnit*> WorkList;
302 WorkList.reserve(DAGSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303
Roman Levenstein1db9b822008-03-04 11:19:43 +0000304 // Initialize the data structures
305 for (unsigned i = 0, e = DAGSize; i != e; ++i) {
306 SUnit *SU = &SUnits[i];
307 int NodeNum = SU->NodeNum;
308 unsigned Degree = SU->Succs.size();
309 InDegree[NodeNum] = Degree;
310 SU->Height = 0;
311
312 // Is it a node without dependencies?
313 if (Degree == 0) {
314 assert(SU->Succs.empty() && "Something wrong");
315 assert(WorkList.empty() && "Should be empty");
316 // Collect leaf nodes
317 WorkList.push_back(SU);
318 }
319 }
320
321 // Process nodes in the topological order
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 while (!WorkList.empty()) {
Roman Levenstein1db9b822008-03-04 11:19:43 +0000323 SUnit *SU = WorkList.back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 WorkList.pop_back();
Roman Levenstein1db9b822008-03-04 11:19:43 +0000325 unsigned &SUHeight = SU->Height;
326
327 // Use dynamic programming:
328 // When current node is being processed, all of its dependencies
329 // are already processed.
330 // So, just iterate over all successors and take the longest path
331 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
332 I != E; ++I) {
333 unsigned SuccHeight = I->Dep->Height;
334 if (SuccHeight+1 > SUHeight) {
335 SUHeight = SuccHeight + 1;
336 }
337 }
338
339 // Update InDegrees of all nodes depending on current SUnit
340 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
341 I != E; ++I) {
342 SUnit *SU = I->Dep;
343 if (!--InDegree[SU->NodeNum])
344 // If all dependencies of the node are processed already,
345 // then the longest path for the node can be computed now
346 WorkList.push_back(SU);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 }
348 }
349}
350
351/// CountResults - The results of target nodes have register or immediate
352/// operands first, then an optional chain, and optional flag operands (which do
Dan Gohman0256f1e2008-02-11 19:00:03 +0000353/// not go into the resulting MachineInstr).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354unsigned ScheduleDAG::CountResults(SDNode *Node) {
355 unsigned N = Node->getNumValues();
356 while (N && Node->getValueType(N - 1) == MVT::Flag)
357 --N;
358 if (N && Node->getValueType(N - 1) == MVT::Other)
359 --N; // Skip over chain result.
360 return N;
361}
362
Dan Gohman12a9c082008-02-06 22:27:42 +0000363/// CountOperands - The inputs to target nodes have any actual inputs first,
Dan Gohmance256462008-02-16 00:36:48 +0000364/// followed by special operands that describe memory references, then an
365/// optional chain operand, then flag operands. Compute the number of
366/// actual operands that will go into the resulting MachineInstr.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367unsigned ScheduleDAG::CountOperands(SDNode *Node) {
Dan Gohmance256462008-02-16 00:36:48 +0000368 unsigned N = ComputeMemOperandsEnd(Node);
Dan Gohman206208c2008-02-11 19:00:34 +0000369 while (N && isa<MemOperandSDNode>(Node->getOperand(N - 1).Val))
Dan Gohman12a9c082008-02-06 22:27:42 +0000370 --N; // Ignore MemOperand nodes
371 return N;
372}
373
Dan Gohmance256462008-02-16 00:36:48 +0000374/// ComputeMemOperandsEnd - Find the index one past the last MemOperandSDNode
375/// operand
376unsigned ScheduleDAG::ComputeMemOperandsEnd(SDNode *Node) {
Dan Gohman12a9c082008-02-06 22:27:42 +0000377 unsigned N = Node->getNumOperands();
378 while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
379 --N;
380 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
381 --N; // Ignore chain if it exists.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 return N;
383}
384
385static const TargetRegisterClass *getInstrOperandRegClass(
Dan Gohman1e57df32008-02-10 18:45:23 +0000386 const TargetRegisterInfo *TRI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 const TargetInstrInfo *TII,
Chris Lattner5b930372008-01-07 07:27:27 +0000388 const TargetInstrDesc &II,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 unsigned Op) {
Chris Lattner5b930372008-01-07 07:27:27 +0000390 if (Op >= II.getNumOperands()) {
391 assert(II.isVariadic() && "Invalid operand # of instruction");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 return NULL;
393 }
Chris Lattner5b930372008-01-07 07:27:27 +0000394 if (II.OpInfo[Op].isLookupPtrRegClass())
Chris Lattnereeedb482008-01-07 02:39:19 +0000395 return TII->getPointerRegClass();
Dan Gohman1e57df32008-02-10 18:45:23 +0000396 return TRI->getRegClass(II.OpInfo[Op].RegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397}
398
Evan Cheng93f143e2007-09-25 01:54:36 +0000399void ScheduleDAG::EmitCopyFromReg(SDNode *Node, unsigned ResNo,
400 unsigned InstanceNo, unsigned SrcReg,
Evan Cheng26639782007-08-02 00:28:15 +0000401 DenseMap<SDOperand, unsigned> &VRBaseMap) {
402 unsigned VRBase = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000403 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Cheng26639782007-08-02 00:28:15 +0000404 // Just use the input register directly!
Evan Cheng93f143e2007-09-25 01:54:36 +0000405 if (InstanceNo > 0)
406 VRBaseMap.erase(SDOperand(Node, ResNo));
Evan Cheng26639782007-08-02 00:28:15 +0000407 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo),SrcReg));
408 assert(isNew && "Node emitted out of order - early");
409 return;
410 }
411
412 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
413 // the CopyToReg'd destination register instead of creating a new vreg.
Evan Cheng93f143e2007-09-25 01:54:36 +0000414 bool MatchReg = true;
Evan Cheng26639782007-08-02 00:28:15 +0000415 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
416 UI != E; ++UI) {
417 SDNode *Use = *UI;
Evan Cheng93f143e2007-09-25 01:54:36 +0000418 bool Match = true;
Evan Cheng26639782007-08-02 00:28:15 +0000419 if (Use->getOpcode() == ISD::CopyToReg &&
420 Use->getOperand(2).Val == Node &&
421 Use->getOperand(2).ResNo == ResNo) {
422 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000423 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
Evan Cheng26639782007-08-02 00:28:15 +0000424 VRBase = DestReg;
Evan Cheng93f143e2007-09-25 01:54:36 +0000425 Match = false;
426 } else if (DestReg != SrcReg)
427 Match = false;
428 } else {
429 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
430 SDOperand Op = Use->getOperand(i);
Evan Cheng4f0345c2007-12-14 08:25:15 +0000431 if (Op.Val != Node || Op.ResNo != ResNo)
Evan Cheng93f143e2007-09-25 01:54:36 +0000432 continue;
433 MVT::ValueType VT = Node->getValueType(Op.ResNo);
434 if (VT != MVT::Other && VT != MVT::Flag)
435 Match = false;
Evan Cheng26639782007-08-02 00:28:15 +0000436 }
437 }
Evan Cheng93f143e2007-09-25 01:54:36 +0000438 MatchReg &= Match;
439 if (VRBase)
440 break;
Evan Cheng26639782007-08-02 00:28:15 +0000441 }
442
Chris Lattnere6fdb062008-03-09 08:49:15 +0000443 const TargetRegisterClass *SrcRC = 0, *DstRC = 0;
Evan Cheng14cc83f2008-03-11 07:19:34 +0000444 SrcRC = TRI->getPhysicalRegisterRegClass(SrcReg, Node->getValueType(ResNo));
Chris Lattnere6fdb062008-03-09 08:49:15 +0000445
Evan Cheng93f143e2007-09-25 01:54:36 +0000446 // Figure out the register class to create for the destreg.
Chris Lattnere6fdb062008-03-09 08:49:15 +0000447 if (VRBase) {
Evan Cheng8725a112008-03-12 22:19:41 +0000448 DstRC = MRI.getRegClass(VRBase);
Chris Lattnere6fdb062008-03-09 08:49:15 +0000449 } else {
450 DstRC = DAG.getTargetLoweringInfo()
451 .getRegClassFor(Node->getValueType(ResNo));
452 }
Evan Cheng93f143e2007-09-25 01:54:36 +0000453
454 // If all uses are reading from the src physical register and copying the
455 // register is either impossible or very expensive, then don't create a copy.
Chris Lattnere6fdb062008-03-09 08:49:15 +0000456 if (MatchReg && SrcRC->getCopyCost() < 0) {
Evan Cheng93f143e2007-09-25 01:54:36 +0000457 VRBase = SrcReg;
458 } else {
Evan Cheng26639782007-08-02 00:28:15 +0000459 // Create the reg, emit the copy.
Evan Cheng8725a112008-03-12 22:19:41 +0000460 VRBase = MRI.createVirtualRegister(DstRC);
Chris Lattnere6fdb062008-03-09 08:49:15 +0000461 TII->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, DstRC, SrcRC);
Evan Cheng26639782007-08-02 00:28:15 +0000462 }
Evan Cheng26639782007-08-02 00:28:15 +0000463
Evan Cheng93f143e2007-09-25 01:54:36 +0000464 if (InstanceNo > 0)
465 VRBaseMap.erase(SDOperand(Node, ResNo));
Evan Cheng26639782007-08-02 00:28:15 +0000466 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo), VRBase));
467 assert(isNew && "Node emitted out of order - early");
468}
469
470void ScheduleDAG::CreateVirtualRegisters(SDNode *Node,
471 MachineInstr *MI,
Chris Lattner5b930372008-01-07 07:27:27 +0000472 const TargetInstrDesc &II,
Evan Cheng26639782007-08-02 00:28:15 +0000473 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000474 for (unsigned i = 0; i < II.getNumDefs(); ++i) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 // If the specific node value is only used by a CopyToReg and the dest reg
476 // is a vreg, use the CopyToReg'd destination register instead of creating
477 // a new vreg.
478 unsigned VRBase = 0;
479 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
480 UI != E; ++UI) {
481 SDNode *Use = *UI;
482 if (Use->getOpcode() == ISD::CopyToReg &&
483 Use->getOperand(2).Val == Node &&
484 Use->getOperand(2).ResNo == i) {
485 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000486 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 VRBase = Reg;
Chris Lattner63ab1f22007-12-30 00:41:17 +0000488 MI->addOperand(MachineOperand::CreateReg(Reg, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 break;
490 }
491 }
492 }
493
Evan Cheng26639782007-08-02 00:28:15 +0000494 // Create the result registers for this node and add the result regs to
495 // the machine instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 if (VRBase == 0) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000497 const TargetRegisterClass *RC = getInstrOperandRegClass(TRI, TII, II, i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 assert(RC && "Isn't a register operand!");
Evan Cheng8725a112008-03-12 22:19:41 +0000499 VRBase = MRI.createVirtualRegister(RC);
Chris Lattner63ab1f22007-12-30 00:41:17 +0000500 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 }
502
503 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,i), VRBase));
504 assert(isNew && "Node emitted out of order - early");
505 }
506}
507
508/// getVR - Return the virtual register corresponding to the specified result
509/// of the specified node.
510static unsigned getVR(SDOperand Op, DenseMap<SDOperand, unsigned> &VRBaseMap) {
511 DenseMap<SDOperand, unsigned>::iterator I = VRBaseMap.find(Op);
512 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
513 return I->second;
514}
515
516
517/// AddOperand - Add the specified operand to the specified machine instr. II
518/// specifies the instruction information for the node, and IIOpNum is the
519/// operand number (in the II) that we are adding. IIOpNum and II are used for
520/// assertions only.
521void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op,
522 unsigned IIOpNum,
Chris Lattner5b930372008-01-07 07:27:27 +0000523 const TargetInstrDesc *II,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524 DenseMap<SDOperand, unsigned> &VRBaseMap) {
525 if (Op.isTargetOpcode()) {
526 // Note that this case is redundant with the final else block, but we
527 // include it because it is the most common and it makes the logic
528 // simpler here.
529 assert(Op.getValueType() != MVT::Other &&
530 Op.getValueType() != MVT::Flag &&
531 "Chain and flag operands should occur at end of operand list!");
532
533 // Get/emit the operand.
534 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner5b930372008-01-07 07:27:27 +0000535 const TargetInstrDesc &TID = MI->getDesc();
536 bool isOptDef = (IIOpNum < TID.getNumOperands())
537 ? (TID.OpInfo[IIOpNum].isOptionalDef()) : false;
Chris Lattner63ab1f22007-12-30 00:41:17 +0000538 MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539
540 // Verify that it is right.
Dan Gohman1e57df32008-02-10 18:45:23 +0000541 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
Chris Lattnerc3d37ab2008-03-11 00:59:28 +0000542#ifndef NDEBUG
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 if (II) {
Chris Lattnerc3d37ab2008-03-11 00:59:28 +0000544 // There may be no register class for this operand if it is a variadic
545 // argument (RC will be NULL in this case). In this case, we just assume
546 // the regclass is ok.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 const TargetRegisterClass *RC =
Dan Gohman1e57df32008-02-10 18:45:23 +0000548 getInstrOperandRegClass(TRI, TII, *II, IIOpNum);
Chris Lattner92d51282008-03-11 03:14:42 +0000549 assert((RC || II->isVariadic()) && "Expected reg class info!");
Evan Cheng8725a112008-03-12 22:19:41 +0000550 const TargetRegisterClass *VRC = MRI.getRegClass(VReg);
Chris Lattnerc3d37ab2008-03-11 00:59:28 +0000551 if (RC && VRC != RC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 cerr << "Register class of operand and regclass of use don't agree!\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 cerr << "Operand = " << IIOpNum << "\n";
554 cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n";
555 cerr << "MI = "; MI->print(cerr);
556 cerr << "VReg = " << VReg << "\n";
557 cerr << "VReg RegClass size = " << VRC->getSize()
558 << ", align = " << VRC->getAlignment() << "\n";
559 cerr << "Expected RegClass size = " << RC->getSize()
560 << ", align = " << RC->getAlignment() << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561 cerr << "Fatal error, aborting.\n";
562 abort();
563 }
564 }
Chris Lattnerc3d37ab2008-03-11 00:59:28 +0000565#endif
Chris Lattner8dfd3122007-12-30 00:51:11 +0000566 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner63ab1f22007-12-30 00:41:17 +0000567 MI->addOperand(MachineOperand::CreateImm(C->getValue()));
Nate Begemane2ba64f2008-02-14 08:57:00 +0000568 } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
569 const Type *FType = MVT::getTypeForValueType(Op.getValueType());
570 ConstantFP *CFP = ConstantFP::get(FType, F->getValueAPF());
571 MI->addOperand(MachineOperand::CreateFPImm(CFP));
Chris Lattner8dfd3122007-12-30 00:51:11 +0000572 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Chris Lattner63ab1f22007-12-30 00:41:17 +0000573 MI->addOperand(MachineOperand::CreateReg(R->getReg(), false));
Chris Lattner8dfd3122007-12-30 00:51:11 +0000574 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
575 MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(),TGA->getOffset()));
576 } else if (BasicBlockSDNode *BB = dyn_cast<BasicBlockSDNode>(Op)) {
577 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
578 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
579 MI->addOperand(MachineOperand::CreateFI(FI->getIndex()));
580 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
581 MI->addOperand(MachineOperand::CreateJTI(JT->getIndex()));
582 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 int Offset = CP->getOffset();
584 unsigned Align = CP->getAlignment();
585 const Type *Type = CP->getType();
586 // MachineConstantPool wants an explicit alignment.
587 if (Align == 0) {
588 Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type);
589 if (Align == 0) {
590 // Alignment of vector types. FIXME!
Duncan Sandsf99fdc62007-11-01 20:53:16 +0000591 Align = TM.getTargetData()->getABITypeSize(Type);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 Align = Log2_64(Align);
593 }
594 }
595
596 unsigned Idx;
597 if (CP->isMachineConstantPoolEntry())
598 Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align);
599 else
600 Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align);
Chris Lattner8dfd3122007-12-30 00:51:11 +0000601 MI->addOperand(MachineOperand::CreateCPI(Idx, Offset));
602 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
603 MI->addOperand(MachineOperand::CreateES(ES->getSymbol()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 } else {
605 assert(Op.getValueType() != MVT::Other &&
606 Op.getValueType() != MVT::Flag &&
607 "Chain and flag operands should occur at end of operand list!");
608 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner63ab1f22007-12-30 00:41:17 +0000609 MI->addOperand(MachineOperand::CreateReg(VReg, false));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610
Chris Lattnere6fdb062008-03-09 08:49:15 +0000611 // Verify that it is right. Note that the reg class of the physreg and the
612 // vreg don't necessarily need to match, but the target copy insertion has
613 // to be able to handle it. This handles things like copies from ST(0) to
614 // an FP vreg on x86.
Dan Gohman1e57df32008-02-10 18:45:23 +0000615 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
Chris Lattner92d51282008-03-11 03:14:42 +0000616 if (II && !II->isVariadic()) {
Chris Lattnere6fdb062008-03-09 08:49:15 +0000617 assert(getInstrOperandRegClass(TRI, TII, *II, IIOpNum) &&
618 "Don't have operand info for this instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 }
620 }
621
622}
623
Dan Gohman12a9c082008-02-06 22:27:42 +0000624void ScheduleDAG::AddMemOperand(MachineInstr *MI, const MemOperand &MO) {
625 MI->addMemOperand(MO);
626}
627
Christopher Lambe95328d2007-07-26 08:12:07 +0000628// Returns the Register Class of a subregister
629static const TargetRegisterClass *getSubRegisterRegClass(
630 const TargetRegisterClass *TRC,
631 unsigned SubIdx) {
632 // Pick the register class of the subregister
Dan Gohman1e57df32008-02-10 18:45:23 +0000633 TargetRegisterInfo::regclass_iterator I =
634 TRC->subregclasses_begin() + SubIdx-1;
Christopher Lambe95328d2007-07-26 08:12:07 +0000635 assert(I < TRC->subregclasses_end() &&
636 "Invalid subregister index for register class");
637 return *I;
638}
639
640static const TargetRegisterClass *getSuperregRegisterClass(
641 const TargetRegisterClass *TRC,
642 unsigned SubIdx,
643 MVT::ValueType VT) {
644 // Pick the register class of the superegister for this type
Dan Gohman1e57df32008-02-10 18:45:23 +0000645 for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(),
Christopher Lambe95328d2007-07-26 08:12:07 +0000646 E = TRC->superregclasses_end(); I != E; ++I)
647 if ((*I)->hasType(VT) && getSubRegisterRegClass(*I, SubIdx) == TRC)
648 return *I;
649 assert(false && "Couldn't find the register class");
650 return 0;
651}
652
653/// EmitSubregNode - Generate machine code for subreg nodes.
654///
655void ScheduleDAG::EmitSubregNode(SDNode *Node,
656 DenseMap<SDOperand, unsigned> &VRBaseMap) {
657 unsigned VRBase = 0;
658 unsigned Opc = Node->getTargetOpcode();
659 if (Opc == TargetInstrInfo::EXTRACT_SUBREG) {
660 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
661 // the CopyToReg'd destination register instead of creating a new vreg.
662 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
663 UI != E; ++UI) {
664 SDNode *Use = *UI;
665 if (Use->getOpcode() == ISD::CopyToReg &&
666 Use->getOperand(2).Val == Node) {
667 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000668 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
Christopher Lambe95328d2007-07-26 08:12:07 +0000669 VRBase = DestReg;
670 break;
671 }
672 }
673 }
674
675 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getValue();
676
677 // TODO: If the node is a use of a CopyFromReg from a physical register
678 // fold the extract into the copy now
679
Christopher Lambe95328d2007-07-26 08:12:07 +0000680 // Create the extract_subreg machine instruction.
681 MachineInstr *MI =
682 new MachineInstr(BB, TII->get(TargetInstrInfo::EXTRACT_SUBREG));
683
684 // Figure out the register class to create for the destreg.
685 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Evan Cheng8725a112008-03-12 22:19:41 +0000686 const TargetRegisterClass *TRC = MRI.getRegClass(VReg);
Christopher Lambe95328d2007-07-26 08:12:07 +0000687 const TargetRegisterClass *SRC = getSubRegisterRegClass(TRC, SubIdx);
688
689 if (VRBase) {
690 // Grab the destination register
Evan Cheng8725a112008-03-12 22:19:41 +0000691 const TargetRegisterClass *DRC = MRI.getRegClass(VRBase);
Christopher Lambe08d9ec2008-01-31 07:09:08 +0000692 assert(SRC && DRC && SRC == DRC &&
Christopher Lambe95328d2007-07-26 08:12:07 +0000693 "Source subregister and destination must have the same class");
694 } else {
695 // Create the reg
Christopher Lambe08d9ec2008-01-31 07:09:08 +0000696 assert(SRC && "Couldn't find source register class");
Evan Cheng8725a112008-03-12 22:19:41 +0000697 VRBase = MRI.createVirtualRegister(SRC);
Christopher Lambe95328d2007-07-26 08:12:07 +0000698 }
699
700 // Add def, source, and subreg index
Chris Lattner63ab1f22007-12-30 00:41:17 +0000701 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Christopher Lambe95328d2007-07-26 08:12:07 +0000702 AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap);
Chris Lattner8dfd3122007-12-30 00:51:11 +0000703 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Christopher Lambe95328d2007-07-26 08:12:07 +0000704
705 } else if (Opc == TargetInstrInfo::INSERT_SUBREG) {
Christopher Lambd0c8eaa2008-03-11 10:09:17 +0000706 SDOperand N0 = Node->getOperand(0);
707 SDOperand N1 = Node->getOperand(1);
708 SDOperand N2 = Node->getOperand(2);
709 unsigned SubReg = getVR(N1, VRBaseMap);
710 unsigned SubIdx = cast<ConstantSDNode>(N2)->getValue();
Christopher Lambe95328d2007-07-26 08:12:07 +0000711
Chris Lattnerb70e1512007-12-31 04:16:08 +0000712 // TODO: Add tracking info to MachineRegisterInfo of which vregs are subregs
Christopher Lambe95328d2007-07-26 08:12:07 +0000713 // to allow coalescing in the allocator
714
715 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
716 // the CopyToReg'd destination register instead of creating a new vreg.
717 // If the CopyToReg'd destination register is physical, then fold the
718 // insert into the copy
719 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
720 UI != E; ++UI) {
721 SDNode *Use = *UI;
722 if (Use->getOpcode() == ISD::CopyToReg &&
723 Use->getOperand(2).Val == Node) {
724 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000725 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
Christopher Lambe95328d2007-07-26 08:12:07 +0000726 VRBase = DestReg;
727 break;
728 }
729 }
730 }
731
732 // Create the insert_subreg machine instruction.
733 MachineInstr *MI =
734 new MachineInstr(BB, TII->get(TargetInstrInfo::INSERT_SUBREG));
735
736 // Figure out the register class to create for the destreg.
737 const TargetRegisterClass *TRC = 0;
738 if (VRBase) {
Evan Cheng8725a112008-03-12 22:19:41 +0000739 TRC = MRI.getRegClass(VRBase);
Christopher Lambe95328d2007-07-26 08:12:07 +0000740 } else {
Evan Cheng8725a112008-03-12 22:19:41 +0000741 TRC = getSuperregRegisterClass(MRI.getRegClass(SubReg), SubIdx,
Christopher Lambe95328d2007-07-26 08:12:07 +0000742 Node->getValueType(0));
743 assert(TRC && "Couldn't determine register class for insert_subreg");
Evan Cheng8725a112008-03-12 22:19:41 +0000744 VRBase = MRI.createVirtualRegister(TRC); // Create the reg
Christopher Lambe95328d2007-07-26 08:12:07 +0000745 }
746
Chris Lattner63ab1f22007-12-30 00:41:17 +0000747 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Christopher Lambd0c8eaa2008-03-11 10:09:17 +0000748
749 // If N0 is a constant then it indicates the insert is being done
750 // into a target specific constant value, not a register.
751 if (const ConstantSDNode *SD = dyn_cast<ConstantSDNode>(N0))
752 MI->addOperand(MachineOperand::CreateImm(SD->getValue()));
753 else
754 AddOperand(MI, N0, 0, 0, VRBaseMap);
755 // Add the subregster being inserted
756 AddOperand(MI, N1, 0, 0, VRBaseMap);
Chris Lattner8dfd3122007-12-30 00:51:11 +0000757 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Christopher Lambe95328d2007-07-26 08:12:07 +0000758 } else
759 assert(0 && "Node is not a subreg insert or extract");
760
761 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0), VRBase));
762 assert(isNew && "Node emitted out of order - early");
763}
764
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765/// EmitNode - Generate machine code for an node and needed dependencies.
766///
Evan Cheng93f143e2007-09-25 01:54:36 +0000767void ScheduleDAG::EmitNode(SDNode *Node, unsigned InstanceNo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 DenseMap<SDOperand, unsigned> &VRBaseMap) {
769 // If machine instruction
770 if (Node->isTargetOpcode()) {
771 unsigned Opc = Node->getTargetOpcode();
Christopher Lambe95328d2007-07-26 08:12:07 +0000772
773 // Handle subreg insert/extract specially
774 if (Opc == TargetInstrInfo::EXTRACT_SUBREG ||
775 Opc == TargetInstrInfo::INSERT_SUBREG) {
776 EmitSubregNode(Node, VRBaseMap);
777 return;
778 }
779
Chris Lattner5b930372008-01-07 07:27:27 +0000780 const TargetInstrDesc &II = TII->get(Opc);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781
782 unsigned NumResults = CountResults(Node);
783 unsigned NodeOperands = CountOperands(Node);
Dan Gohmance256462008-02-16 00:36:48 +0000784 unsigned MemOperandsEnd = ComputeMemOperandsEnd(Node);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000786 bool HasPhysRegOuts = (NumResults > II.getNumDefs()) &&
787 II.getImplicitDefs() != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788#ifndef NDEBUG
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000789 assert((II.getNumOperands() == NumMIOperands ||
Chris Lattner2fb37c02008-01-07 05:19:29 +0000790 HasPhysRegOuts || II.isVariadic()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 "#operands for dag node doesn't match .td file!");
792#endif
793
794 // Create the new machine instruction.
795 MachineInstr *MI = new MachineInstr(II);
796
797 // Add result register values for things that are defined by this
798 // instruction.
799 if (NumResults)
Evan Cheng26639782007-08-02 00:28:15 +0000800 CreateVirtualRegisters(Node, MI, II, VRBaseMap);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000801
802 // Emit all of the actual operands of this instruction, adding them to the
803 // instruction as appropriate.
804 for (unsigned i = 0; i != NodeOperands; ++i)
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000805 AddOperand(MI, Node->getOperand(i), i+II.getNumDefs(), &II, VRBaseMap);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806
Dan Gohman12a9c082008-02-06 22:27:42 +0000807 // Emit all of the memory operands of this instruction
Dan Gohmance256462008-02-16 00:36:48 +0000808 for (unsigned i = NodeOperands; i != MemOperandsEnd; ++i)
Dan Gohman12a9c082008-02-06 22:27:42 +0000809 AddMemOperand(MI, cast<MemOperandSDNode>(Node->getOperand(i))->MO);
810
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 // Commute node if it has been determined to be profitable.
812 if (CommuteSet.count(Node)) {
813 MachineInstr *NewMI = TII->commuteInstruction(MI);
814 if (NewMI == 0)
815 DOUT << "Sched: COMMUTING FAILED!\n";
816 else {
817 DOUT << "Sched: COMMUTED TO: " << *NewMI;
818 if (MI != NewMI) {
819 delete MI;
820 MI = NewMI;
821 }
Evan Cheng7f6ade32008-02-28 07:40:24 +0000822 ++NumCommutes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823 }
824 }
825
Evan Chenga53c40a2008-02-01 09:10:45 +0000826 if (II.usesCustomDAGSchedInsertionHook())
Evan Cheng2d373922008-01-30 19:35:32 +0000827 // Insert this instruction into the basic block using a target
828 // specific inserter which may returns a new basic block.
Evan Chenge637db12008-01-30 18:18:23 +0000829 BB = DAG.getTargetLoweringInfo().EmitInstrWithCustomInserter(MI, BB);
Evan Cheng2d373922008-01-30 19:35:32 +0000830 else
831 BB->push_back(MI);
Evan Cheng26639782007-08-02 00:28:15 +0000832
833 // Additional results must be an physical register def.
834 if (HasPhysRegOuts) {
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000835 for (unsigned i = II.getNumDefs(); i < NumResults; ++i) {
836 unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()];
Evan Cheng0af04f72007-08-02 05:29:38 +0000837 if (Node->hasAnyUseOfValue(i))
Evan Cheng93f143e2007-09-25 01:54:36 +0000838 EmitCopyFromReg(Node, i, InstanceNo, Reg, VRBaseMap);
Evan Cheng26639782007-08-02 00:28:15 +0000839 }
840 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841 } else {
842 switch (Node->getOpcode()) {
843 default:
844#ifndef NDEBUG
845 Node->dump(&DAG);
846#endif
847 assert(0 && "This target-independent node should have been selected!");
848 case ISD::EntryToken: // fall thru
849 case ISD::TokenFactor:
850 case ISD::LABEL:
Evan Cheng2e28d622008-02-02 04:07:54 +0000851 case ISD::DECLARE:
Dan Gohman12a9c082008-02-06 22:27:42 +0000852 case ISD::SRCVALUE:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 break;
854 case ISD::CopyToReg: {
Chris Lattner0d128722008-03-09 09:15:31 +0000855 unsigned SrcReg;
856 SDOperand SrcVal = Node->getOperand(2);
857 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
858 SrcReg = R->getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 else
Chris Lattner0d128722008-03-09 09:15:31 +0000860 SrcReg = getVR(SrcVal, VRBaseMap);
861
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Chris Lattner0d128722008-03-09 09:15:31 +0000863 if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
864 break;
865
866 const TargetRegisterClass *SrcTRC = 0, *DstTRC = 0;
867 // Get the register classes of the src/dst.
868 if (TargetRegisterInfo::isVirtualRegister(SrcReg))
Evan Cheng8725a112008-03-12 22:19:41 +0000869 SrcTRC = MRI.getRegClass(SrcReg);
Chris Lattner0d128722008-03-09 09:15:31 +0000870 else
Evan Cheng14cc83f2008-03-11 07:19:34 +0000871 SrcTRC = TRI->getPhysicalRegisterRegClass(SrcReg,SrcVal.getValueType());
Chris Lattner0d128722008-03-09 09:15:31 +0000872
873 if (TargetRegisterInfo::isVirtualRegister(DestReg))
Evan Cheng8725a112008-03-12 22:19:41 +0000874 DstTRC = MRI.getRegClass(DestReg);
Chris Lattner0d128722008-03-09 09:15:31 +0000875 else
Evan Cheng14cc83f2008-03-11 07:19:34 +0000876 DstTRC = TRI->getPhysicalRegisterRegClass(DestReg,
877 Node->getOperand(1).getValueType());
Chris Lattner0d128722008-03-09 09:15:31 +0000878 TII->copyRegToReg(*BB, BB->end(), DestReg, SrcReg, DstTRC, SrcTRC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 break;
880 }
881 case ISD::CopyFromReg: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Cheng93f143e2007-09-25 01:54:36 +0000883 EmitCopyFromReg(Node, 0, InstanceNo, SrcReg, VRBaseMap);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 break;
885 }
886 case ISD::INLINEASM: {
887 unsigned NumOps = Node->getNumOperands();
888 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
889 --NumOps; // Ignore the flag operand.
890
891 // Create the inline asm machine instruction.
892 MachineInstr *MI =
893 new MachineInstr(BB, TII->get(TargetInstrInfo::INLINEASM));
894
895 // Add the asm string as an external symbol operand.
896 const char *AsmStr =
897 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
Chris Lattner8dfd3122007-12-30 00:51:11 +0000898 MI->addOperand(MachineOperand::CreateES(AsmStr));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899
900 // Add all of the operand registers to the instruction.
901 for (unsigned i = 2; i != NumOps;) {
902 unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
903 unsigned NumVals = Flags >> 3;
904
Chris Lattner8dfd3122007-12-30 00:51:11 +0000905 MI->addOperand(MachineOperand::CreateImm(Flags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 ++i; // Skip the ID value.
907
908 switch (Flags & 7) {
909 default: assert(0 && "Bad flags!");
910 case 1: // Use of register.
911 for (; NumVals; --NumVals, ++i) {
912 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner63ab1f22007-12-30 00:41:17 +0000913 MI->addOperand(MachineOperand::CreateReg(Reg, false));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 }
915 break;
916 case 2: // Def of register.
917 for (; NumVals; --NumVals, ++i) {
918 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner63ab1f22007-12-30 00:41:17 +0000919 MI->addOperand(MachineOperand::CreateReg(Reg, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 }
921 break;
922 case 3: { // Immediate.
Chris Lattner23544c12007-08-25 00:53:07 +0000923 for (; NumVals; --NumVals, ++i) {
924 if (ConstantSDNode *CS =
925 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
Chris Lattner63ab1f22007-12-30 00:41:17 +0000926 MI->addOperand(MachineOperand::CreateImm(CS->getValue()));
Dale Johannesencfb19e62007-11-05 21:20:28 +0000927 } else if (GlobalAddressSDNode *GA =
928 dyn_cast<GlobalAddressSDNode>(Node->getOperand(i))) {
Chris Lattner8dfd3122007-12-30 00:51:11 +0000929 MI->addOperand(MachineOperand::CreateGA(GA->getGlobal(),
930 GA->getOffset()));
Dale Johannesencfb19e62007-11-05 21:20:28 +0000931 } else {
Chris Lattner8dfd3122007-12-30 00:51:11 +0000932 BasicBlockSDNode *BB =cast<BasicBlockSDNode>(Node->getOperand(i));
933 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
Chris Lattner23544c12007-08-25 00:53:07 +0000934 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 break;
937 }
938 case 4: // Addressing mode.
939 // The addressing mode has been selected, just add all of the
940 // operands to the machine instruction.
941 for (; NumVals; --NumVals, ++i)
942 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
943 break;
944 }
945 }
946 break;
947 }
948 }
949 }
950}
951
952void ScheduleDAG::EmitNoop() {
953 TII->insertNoop(*BB, BB->end());
954}
955
Chris Lattner4e15fcc2008-03-09 07:51:01 +0000956void ScheduleDAG::EmitCrossRCCopy(SUnit *SU,
957 DenseMap<SUnit*, unsigned> &VRBaseMap) {
Evan Cheng5ec4b762007-09-26 21:36:17 +0000958 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
959 I != E; ++I) {
960 if (I->isCtrl) continue; // ignore chain preds
961 if (!I->Dep->Node) {
962 // Copy to physical register.
963 DenseMap<SUnit*, unsigned>::iterator VRI = VRBaseMap.find(I->Dep);
964 assert(VRI != VRBaseMap.end() && "Node emitted out of order - late");
965 // Find the destination physical register.
966 unsigned Reg = 0;
967 for (SUnit::const_succ_iterator II = SU->Succs.begin(),
968 EE = SU->Succs.end(); II != EE; ++II) {
969 if (I->Reg) {
970 Reg = I->Reg;
971 break;
972 }
973 }
974 assert(I->Reg && "Unknown physical register!");
Owen Anderson8f2c8932007-12-31 06:32:00 +0000975 TII->copyRegToReg(*BB, BB->end(), Reg, VRI->second,
Evan Cheng5ec4b762007-09-26 21:36:17 +0000976 SU->CopyDstRC, SU->CopySrcRC);
977 } else {
978 // Copy from physical register.
979 assert(I->Reg && "Unknown physical register!");
Evan Cheng8725a112008-03-12 22:19:41 +0000980 unsigned VRBase = MRI.createVirtualRegister(SU->CopyDstRC);
Evan Cheng5ec4b762007-09-26 21:36:17 +0000981 bool isNew = VRBaseMap.insert(std::make_pair(SU, VRBase));
982 assert(isNew && "Node emitted out of order - early");
Owen Anderson8f2c8932007-12-31 06:32:00 +0000983 TII->copyRegToReg(*BB, BB->end(), VRBase, I->Reg,
Evan Cheng5ec4b762007-09-26 21:36:17 +0000984 SU->CopyDstRC, SU->CopySrcRC);
985 }
986 break;
987 }
988}
989
Evan Cheng8725a112008-03-12 22:19:41 +0000990/// regIsLive - Return true if the specified register is live due to a
991/// live in copy.
992static bool regIsLive(unsigned Reg, BitVector &LiveRegs,
993 const TargetRegisterInfo *TRI) {
994 if (LiveRegs[Reg])
995 return true;
996 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
997 if (LiveRegs[*AS])
998 return true;
999 return false;
1000}
1001
1002/// regIsClobbered - Return true if the specified register is defined in
1003/// between the two specific instructions.
1004static bool regIsClobbered(unsigned Reg, MachineBasicBlock *MBB,
1005 MachineBasicBlock::iterator InsertPos,
1006 MachineBasicBlock::iterator UsePos,
1007 const TargetRegisterInfo *TRI) {
1008 for (MachineBasicBlock::iterator I = InsertPos; I != UsePos; ++I) {
1009 MachineInstr *MI = I;
1010 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1011 const MachineOperand &MO = MI->getOperand(i);
1012 if (!MO.isRegister() || !MO.isDef())
1013 continue;
1014 unsigned DefReg = MO.getReg();
1015 if (TargetRegisterInfo::isVirtualRegister(DefReg))
1016 continue;
1017 if (TRI->regsOverlap(DefReg, Reg))
1018 return true;
1019 }
1020 }
1021 return false;
1022}
1023
1024/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
1025/// physical register has only a single copy use, then coalesced the copy
1026/// if possible. It returns the destination register of the emitted copy
1027/// if it is a physical register; otherwise it returns zero.
1028unsigned ScheduleDAG::EmitLiveInCopy(MachineBasicBlock *MBB,
1029 MachineBasicBlock::iterator &InsertPos,
1030 unsigned VirtReg, unsigned PhysReg,
1031 const TargetRegisterClass *RC,
1032 BitVector &LiveRegsBefore,
1033 BitVector &LiveRegsAfter) {
1034 unsigned NumUses = 0;
1035 MachineInstr *UseMI = NULL;
1036 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
1037 UE = MRI.use_end(); UI != UE; ++UI) {
1038 UseMI = &*UI;
1039 if (++NumUses > 1)
1040 break;
1041 }
1042
1043 // If the number of uses is not one, or the use is not a move instruction,
1044 // don't coalesce.
1045 unsigned SrcReg, DstReg;
1046 if (NumUses != 1 ||
1047 !TII->isMoveInstr(*UseMI, SrcReg, DstReg)) {
1048 TII->copyRegToReg(*MBB, InsertPos, VirtReg, PhysReg, RC, RC);
1049 return 0;
1050 }
1051
1052 // Coalesce away a virtual register to virtual register copy.
1053 if (TargetRegisterInfo::isVirtualRegister(DstReg)) {
1054 TII->copyRegToReg(*MBB, InsertPos, DstReg, PhysReg, RC, RC);
1055 if (&*InsertPos == UseMI) ++InsertPos;
1056 MBB->erase(UseMI);
1057 return 0;
1058 }
1059
1060 // If the destination is a physical register, check if it's safe to
1061 // coalesce. If there is a def of the register between the insertion point and
1062 // the use, then it's not safe.
1063 if (regIsClobbered(DstReg, MBB, InsertPos, UseMI, TRI)) {
1064 TII->copyRegToReg(*MBB, InsertPos, VirtReg, PhysReg, RC, RC);
1065 return 0;
1066 }
1067
1068 // Also check already processed livein copies and determine the safe location
1069 // to insert the copy. e.g. Suppose livein r0 is already processed and now
1070 // we are inserting r1 copy to vr1025 which will be coalesced to r0.
1071 // vr1024 = r0
1072 // <this is the insertion pt>
1073 // ...
1074 // It's safe to insert the copy from r1 to r0.
1075 // vr1024 = r0
1076 // r0 = r1
1077 //
1078 // However, if livein r0 copy is coalesced to r1:
1079 // r1 = r0
1080 // <insertion pt>
1081 // ...
1082 // Then it's not safe to insert the copy from r1 to r0 at the insertion pt.
1083 // Nor is it safe to insert it at the start of the MBB.
1084 //
1085 // If livein r3 is already processed and it's coalesced to r1.
1086 // <begin of MBB> -- safe to insert here
1087 // r1 = r3
1088 // <insertion pt> -- not safe
1089 // Then it's safe to insert at the start of the MBB.
1090 if (regIsLive(DstReg, LiveRegsAfter, TRI)) {
1091 if (regIsLive(PhysReg, LiveRegsBefore, TRI)) {
1092 // FIXME: Still possible to find a safe place to insert the copy.
1093 TII->copyRegToReg(*MBB, InsertPos, VirtReg, PhysReg, RC, RC);
1094 return 0;
1095 }
1096 TII->copyRegToReg(*MBB, MBB->begin(), DstReg, PhysReg, RC, RC);
1097 if (&*InsertPos == UseMI) ++InsertPos;
1098 MBB->erase(UseMI);
1099 return DstReg;
1100 }
1101 TII->copyRegToReg(*MBB, InsertPos, DstReg, PhysReg, RC, RC);
1102 if (&*InsertPos == UseMI) ++InsertPos;
1103 MBB->erase(UseMI);
1104 return DstReg;
1105}
1106
1107/// EmitLiveInCopies - If this is the first basic block in the function,
1108/// and if it has live ins that need to be copied into vregs, emit the
1109/// copies into the top of the block.
1110void ScheduleDAG::EmitLiveInCopies(MachineBasicBlock *MBB) {
1111 BitVector LiveRegsBefore; // Live registers before insertion pt.
1112 BitVector LiveRegsAfter; // Live registers after insertion pt.
1113 LiveRegsBefore.resize(TRI->getNumRegs());
1114 LiveRegsAfter.resize(TRI->getNumRegs());
1115
1116 MachineBasicBlock::iterator InsertPos = MBB->begin();
1117 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
1118 E = MRI.livein_end(); LI != E; ++LI)
1119 if (LI->second) {
1120 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
1121 unsigned Reg = EmitLiveInCopy(MBB, InsertPos, LI->second, LI->first, RC,
1122 LiveRegsBefore, LiveRegsAfter);
1123 if (Reg) {
1124 LiveRegsAfter.set(Reg);
1125 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
1126 unsigned SubReg = *SubRegs; ++SubRegs)
1127 LiveRegsAfter.set(SubReg);
1128 }
1129 LiveRegsBefore.set(LI->first);
1130 for (const unsigned *SubRegs = TRI->getSubRegisters(LI->first);
1131 unsigned SubReg = *SubRegs; ++SubRegs)
1132 LiveRegsBefore.set(SubReg);
1133 }
1134}
1135
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136/// EmitSchedule - Emit the machine code in scheduled order.
1137void ScheduleDAG::EmitSchedule() {
Evan Cheng8725a112008-03-12 22:19:41 +00001138 bool isEntryBB = &MF->front() == BB;
1139
1140 if (isEntryBB && !SchedLiveInCopies) {
1141 // If this is the first basic block in the function, and if it has live ins
1142 // that need to be copied into vregs, emit the copies into the top of the
1143 // block before emitting the code for the block.
1144 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
1145 E = MRI.livein_end(); LI != E; ++LI)
Evan Chengb3d91cf2007-09-26 06:25:56 +00001146 if (LI->second) {
Evan Cheng8725a112008-03-12 22:19:41 +00001147 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
Evan Cheng2d373922008-01-30 19:35:32 +00001148 TII->copyRegToReg(*MF->begin(), MF->begin()->end(), LI->second,
Evan Chengb3d91cf2007-09-26 06:25:56 +00001149 LI->first, RC, RC);
1150 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151 }
Evan Cheng8725a112008-03-12 22:19:41 +00001152
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153 // Finally, emit the code for all of the scheduled instructions.
1154 DenseMap<SDOperand, unsigned> VRBaseMap;
Evan Cheng5ec4b762007-09-26 21:36:17 +00001155 DenseMap<SUnit*, unsigned> CopyVRBaseMap;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
1157 if (SUnit *SU = Sequence[i]) {
Evan Cheng93f143e2007-09-25 01:54:36 +00001158 for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; ++j)
1159 EmitNode(SU->FlaggedNodes[j], SU->InstanceNo, VRBaseMap);
Evan Cheng5ec4b762007-09-26 21:36:17 +00001160 if (SU->Node)
1161 EmitNode(SU->Node, SU->InstanceNo, VRBaseMap);
1162 else
1163 EmitCrossRCCopy(SU, CopyVRBaseMap);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164 } else {
1165 // Null SUnit* is a noop.
1166 EmitNoop();
1167 }
1168 }
Evan Cheng8725a112008-03-12 22:19:41 +00001169
1170 if (isEntryBB && SchedLiveInCopies)
1171 EmitLiveInCopies(MF->begin());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172}
1173
1174/// dump - dump the schedule.
1175void ScheduleDAG::dumpSchedule() const {
1176 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
1177 if (SUnit *SU = Sequence[i])
1178 SU->dump(&DAG);
1179 else
1180 cerr << "**** NOOP ****\n";
1181 }
1182}
1183
1184
1185/// Run - perform scheduling.
1186///
1187MachineBasicBlock *ScheduleDAG::Run() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188 Schedule();
1189 return BB;
1190}
1191
1192/// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or
1193/// a group of nodes flagged together.
1194void SUnit::dump(const SelectionDAG *G) const {
1195 cerr << "SU(" << NodeNum << "): ";
Evan Cheng5ec4b762007-09-26 21:36:17 +00001196 if (Node)
1197 Node->dump(G);
1198 else
1199 cerr << "CROSS RC COPY ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200 cerr << "\n";
1201 if (FlaggedNodes.size() != 0) {
1202 for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) {
1203 cerr << " ";
1204 FlaggedNodes[i]->dump(G);
1205 cerr << "\n";
1206 }
1207 }
1208}
1209
1210void SUnit::dumpAll(const SelectionDAG *G) const {
1211 dump(G);
1212
1213 cerr << " # preds left : " << NumPredsLeft << "\n";
1214 cerr << " # succs left : " << NumSuccsLeft << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215 cerr << " Latency : " << Latency << "\n";
1216 cerr << " Depth : " << Depth << "\n";
1217 cerr << " Height : " << Height << "\n";
1218
1219 if (Preds.size() != 0) {
1220 cerr << " Predecessors:\n";
1221 for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end();
1222 I != E; ++I) {
Evan Chenge7959472007-09-19 01:38:40 +00001223 if (I->isCtrl)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 cerr << " ch #";
1225 else
1226 cerr << " val #";
Evan Cheng93f143e2007-09-25 01:54:36 +00001227 cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")";
1228 if (I->isSpecial)
1229 cerr << " *";
1230 cerr << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 }
1232 }
1233 if (Succs.size() != 0) {
1234 cerr << " Successors:\n";
1235 for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end();
1236 I != E; ++I) {
Evan Chenge7959472007-09-19 01:38:40 +00001237 if (I->isCtrl)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 cerr << " ch #";
1239 else
1240 cerr << " val #";
Evan Cheng93f143e2007-09-25 01:54:36 +00001241 cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")";
1242 if (I->isSpecial)
1243 cerr << " *";
1244 cerr << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 }
1246 }
1247 cerr << "\n";
1248}