blob: d526dc0827b2684b4e3a8017fbfd0dd2fff6e3ed [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "llvm/CodeGen/MachineInstrBuilder.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner1b989192007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/Constants.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalValue.h"
27#include "llvm/Intrinsics.h"
Owen Anderson9f5b2aa2009-07-14 23:09:55 +000028#include "llvm/LLVMContext.h"
Chris Lattner93c741a2008-02-03 05:43:57 +000029#include "llvm/Support/Compiler.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/Support/Debug.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034#include <algorithm>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035using namespace llvm;
36
37namespace {
38
39 //===--------------------------------------------------------------------===//
40 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
41 /// instructions for SelectionDAG operations.
42 class AlphaDAGToDAGISel : public SelectionDAGISel {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043 static const int64_t IMM_LOW = -32768;
44 static const int64_t IMM_HIGH = 32767;
45 static const int64_t IMM_MULT = 65536;
46 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
47 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
48
49 static int64_t get_ldah16(int64_t x) {
50 int64_t y = x / IMM_MULT;
51 if (x % IMM_MULT > IMM_HIGH)
52 ++y;
53 return y;
54 }
55
56 static int64_t get_lda16(int64_t x) {
57 return x - get_ldah16(x) * IMM_MULT;
58 }
59
60 /// get_zapImm - Return a zap mask if X is a valid immediate for a zapnot
61 /// instruction (if not, return 0). Note that this code accepts partial
62 /// zap masks. For example (and LHS, 1) is a valid zap, as long we know
63 /// that the bits 1-7 of LHS are already zero. If LHS is non-null, we are
64 /// in checking mode. If LHS is null, we assume that the mask has already
65 /// been validated before.
Chris Lattner5c3601c2010-02-16 07:26:36 +000066 uint64_t get_zapImm(SDValue LHS, uint64_t Constant) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 uint64_t BitsToCheck = 0;
68 unsigned Result = 0;
69 for (unsigned i = 0; i != 8; ++i) {
70 if (((Constant >> 8*i) & 0xFF) == 0) {
71 // nothing to do.
72 } else {
73 Result |= 1 << i;
74 if (((Constant >> 8*i) & 0xFF) == 0xFF) {
75 // If the entire byte is set, zapnot the byte.
Gabor Greif1c80d112008-08-28 21:40:38 +000076 } else if (LHS.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 // Otherwise, if the mask was previously validated, we know its okay
78 // to zapnot this entire byte even though all the bits aren't set.
79 } else {
80 // Otherwise we don't know that the it's okay to zapnot this entire
81 // byte. Only do this iff we can prove that the missing bits are
82 // already null, so the bytezap doesn't need to really null them.
83 BitsToCheck |= ~Constant & (0xFF << 8*i);
84 }
85 }
86 }
87
88 // If there are missing bits in a byte (for example, X & 0xEF00), check to
89 // see if the missing bits (0x1000) are already known zero if not, the zap
90 // isn't okay to do, as it won't clear all the required bits.
91 if (BitsToCheck &&
Dan Gohman07961cd2008-02-25 21:11:39 +000092 !CurDAG->MaskedValueIsZero(LHS,
93 APInt(LHS.getValueSizeInBits(),
94 BitsToCheck)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 return 0;
96
97 return Result;
98 }
99
100 static uint64_t get_zapImm(uint64_t x) {
101 unsigned build = 0;
102 for(int i = 0; i != 8; ++i) {
103 if ((x & 0x00FF) == 0x00FF)
104 build |= 1 << i;
105 else if ((x & 0x00FF) != 0)
106 return 0;
107 x >>= 8;
108 }
109 return build;
110 }
111
112
113 static uint64_t getNearPower2(uint64_t x) {
114 if (!x) return 0;
115 unsigned at = CountLeadingZeros_64(x);
116 uint64_t complow = 1 << (63 - at);
117 uint64_t comphigh = 1 << (64 - at);
118 //cerr << x << ":" << complow << ":" << comphigh << "\n";
Benjamin Kramer0d808572009-08-09 22:37:07 +0000119 if (abs64(complow - x) <= abs64(comphigh - x))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 return complow;
121 else
122 return comphigh;
123 }
124
125 static bool chkRemNearPower2(uint64_t x, uint64_t r, bool swap) {
126 uint64_t y = getNearPower2(x);
127 if (swap)
128 return (y - x) == r;
129 else
130 return (x - y) == r;
131 }
132
Dan Gohman8181bd12008-07-27 21:46:04 +0000133 static bool isFPZ(SDValue N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000135 return (CN && (CN->getValueAPF().isZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000137 static bool isFPZn(SDValue N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000139 return (CN && CN->getValueAPF().isNegZero());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000141 static bool isFPZp(SDValue N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000143 return (CN && CN->getValueAPF().isPosZero());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144 }
145
146 public:
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000147 explicit AlphaDAGToDAGISel(AlphaTargetMachine &TM)
Dan Gohman96eb47a2009-01-15 19:20:50 +0000148 : SelectionDAGISel(TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 {}
150
151 /// getI64Imm - Return a target constant with the specified value, of type
152 /// i64.
Dan Gohman8181bd12008-07-27 21:46:04 +0000153 inline SDValue getI64Imm(int64_t Imm) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000154 return CurDAG->getTargetConstant(Imm, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155 }
156
157 // Select - Convert the specified operand from a target-independent to a
158 // target-specific node if it hasn't already been changed.
Dan Gohman5f082a72010-01-05 01:24:18 +0000159 SDNode *Select(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161 virtual const char *getPassName() const {
162 return "Alpha DAG->DAG Pattern Instruction Selection";
163 }
164
165 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
166 /// inline asm expressions.
Dan Gohman8181bd12008-07-27 21:46:04 +0000167 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168 char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +0000169 std::vector<SDValue> &OutOps) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000170 SDValue Op0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 switch (ConstraintCode) {
172 default: return true;
173 case 'm': // memory
174 Op0 = Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 break;
176 }
177
178 OutOps.push_back(Op0);
179 return false;
180 }
181
182// Include the pieces autogenerated from the target description.
183#include "AlphaGenDAGISel.inc"
184
185private:
Dan Gohman40653f32009-06-03 20:30:14 +0000186 /// getTargetMachine - Return a reference to the TargetMachine, casted
187 /// to the target-specific type.
188 const AlphaTargetMachine &getTargetMachine() {
189 return static_cast<const AlphaTargetMachine &>(TM);
190 }
191
192 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
193 /// to the target-specific type.
194 const AlphaInstrInfo *getInstrInfo() {
195 return getTargetMachine().getInstrInfo();
196 }
197
198 SDNode *getGlobalBaseReg();
199 SDNode *getGlobalRetAddr();
Dan Gohman5f082a72010-01-05 01:24:18 +0000200 void SelectCALL(SDNode *Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201
202 };
203}
204
205/// getGlobalBaseReg - Output the instructions required to put the
206/// GOT address into a register.
207///
Dan Gohman40653f32009-06-03 20:30:14 +0000208SDNode *AlphaDAGToDAGISel::getGlobalBaseReg() {
Dan Gohman40653f32009-06-03 20:30:14 +0000209 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
210 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211}
212
Dan Gohman40653f32009-06-03 20:30:14 +0000213/// getGlobalRetAddr - Grab the return address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214///
Dan Gohman40653f32009-06-03 20:30:14 +0000215SDNode *AlphaDAGToDAGISel::getGlobalRetAddr() {
Dan Gohman40653f32009-06-03 20:30:14 +0000216 unsigned GlobalRetAddr = getInstrInfo()->getGlobalRetAddr(MF);
217 return CurDAG->getRegister(GlobalRetAddr, TLI.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218}
219
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220// Select - Convert the specified operand from a target-independent to a
221// target-specific node if it hasn't already been changed.
Dan Gohman5f082a72010-01-05 01:24:18 +0000222SDNode *AlphaDAGToDAGISel::Select(SDNode *N) {
Chris Lattner6411e3e2010-03-02 06:34:30 +0000223 if (N->isMachineOpcode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 return NULL; // Already selected.
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000225 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226
227 switch (N->getOpcode()) {
228 default: break;
229 case AlphaISD::CALL:
Dan Gohman5f082a72010-01-05 01:24:18 +0000230 SelectCALL(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231 return NULL;
232
233 case ISD::FrameIndex: {
234 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000235 return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
236 CurDAG->getTargetFrameIndex(FI, MVT::i32),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237 getI64Imm(0));
238 }
Dan Gohman40653f32009-06-03 20:30:14 +0000239 case ISD::GLOBAL_OFFSET_TABLE:
240 return getGlobalBaseReg();
241 case AlphaISD::GlobalRetAddr:
242 return getGlobalRetAddr();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243
244 case AlphaISD::DivCall: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000245 SDValue Chain = CurDAG->getEntryNode();
Dan Gohman5f082a72010-01-05 01:24:18 +0000246 SDValue N0 = N->getOperand(0);
247 SDValue N1 = N->getOperand(1);
248 SDValue N2 = N->getOperand(2);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000249 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R24, N1,
Dan Gohman8181bd12008-07-27 21:46:04 +0000250 SDValue(0,0));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000251 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R25, N2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 Chain.getValue(1));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000253 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R27, N0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 Chain.getValue(1));
255 SDNode *CNode =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000256 CurDAG->getMachineNode(Alpha::JSRs, dl, MVT::Other, MVT::Flag,
257 Chain, Chain.getValue(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000258 Chain = CurDAG->getCopyFromReg(Chain, dl, Alpha::R27, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000259 SDValue(CNode, 1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000260 return CurDAG->SelectNodeTo(N, Alpha::BISr, MVT::i64, Chain, Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261 }
262
263 case ISD::READCYCLECOUNTER: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000264 SDValue Chain = N->getOperand(0);
Dan Gohman61fda0d2009-09-25 18:54:59 +0000265 return CurDAG->getMachineNode(Alpha::RPCC, dl, MVT::i64, MVT::Other,
266 Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 }
268
269 case ISD::Constant: {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000270 uint64_t uval = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271
272 if (uval == 0) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000273 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000274 Alpha::R31, MVT::i64);
Dan Gohman5f082a72010-01-05 01:24:18 +0000275 ReplaceUses(SDValue(N, 0), Result);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 return NULL;
277 }
278
279 int64_t val = (int64_t)uval;
280 int32_t val32 = (int32_t)val;
281 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
282 val >= IMM_LOW + IMM_LOW * IMM_MULT)
283 break; //(LDAH (LDA))
284 if ((uval >> 32) == 0 && //empty upper bits
285 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
286 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
287 break; //(zext (LDAH (LDA)))
288 //Else use the constant pool
Owen Anderson35b47072009-08-13 21:58:54 +0000289 ConstantInt *C = ConstantInt::get(
290 Type::getInt64Ty(*CurDAG->getContext()), uval);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000291 SDValue CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
Dan Gohman61fda0d2009-09-25 18:54:59 +0000292 SDNode *Tmp = CurDAG->getMachineNode(Alpha::LDAHr, dl, MVT::i64, CPI,
293 SDValue(getGlobalBaseReg(), 0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000294 return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Dan Gohman8181bd12008-07-27 21:46:04 +0000295 CPI, SDValue(Tmp, 0), CurDAG->getEntryNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 }
Andrew Lenharthc69be952008-10-07 02:10:26 +0000297 case ISD::TargetConstantFP:
298 case ISD::ConstantFP: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000300 bool isDouble = N->getValueType(0) == MVT::f64;
301 EVT T = isDouble ? MVT::f64 : MVT::f32;
Dale Johannesendf8a8312007-08-31 04:03:46 +0000302 if (CN->getValueAPF().isPosZero()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
304 T, CurDAG->getRegister(Alpha::F31, T),
305 CurDAG->getRegister(Alpha::F31, T));
Dale Johannesendf8a8312007-08-31 04:03:46 +0000306 } else if (CN->getValueAPF().isNegZero()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
308 T, CurDAG->getRegister(Alpha::F31, T),
309 CurDAG->getRegister(Alpha::F31, T));
310 } else {
Chris Lattner8316f2d2010-04-07 22:58:41 +0000311 report_fatal_error("Unhandled FP constant type");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 }
313 break;
314 }
315
316 case ISD::SETCC:
Gabor Greif1c80d112008-08-28 21:40:38 +0000317 if (N->getOperand(0).getNode()->getValueType(0).isFloatingPoint()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
319
320 unsigned Opc = Alpha::WTF;
321 bool rev = false;
322 bool inv = false;
323 switch(CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000324 default: DEBUG(N->dump(CurDAG)); llvm_unreachable("Unknown FP comparison!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ:
326 Opc = Alpha::CMPTEQ; break;
327 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT:
328 Opc = Alpha::CMPTLT; break;
329 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE:
330 Opc = Alpha::CMPTLE; break;
331 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT:
332 Opc = Alpha::CMPTLT; rev = true; break;
333 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE:
334 Opc = Alpha::CMPTLE; rev = true; break;
335 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE:
336 Opc = Alpha::CMPTEQ; inv = true; break;
337 case ISD::SETO:
338 Opc = Alpha::CMPTUN; inv = true; break;
339 case ISD::SETUO:
340 Opc = Alpha::CMPTUN; break;
341 };
Dan Gohman8181bd12008-07-27 21:46:04 +0000342 SDValue tmp1 = N->getOperand(rev?1:0);
343 SDValue tmp2 = N->getOperand(rev?0:1);
Dan Gohman61fda0d2009-09-25 18:54:59 +0000344 SDNode *cmp = CurDAG->getMachineNode(Opc, dl, MVT::f64, tmp1, tmp2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 if (inv)
Dan Gohman61fda0d2009-09-25 18:54:59 +0000346 cmp = CurDAG->getMachineNode(Alpha::CMPTEQ, dl,
347 MVT::f64, SDValue(cmp, 0),
348 CurDAG->getRegister(Alpha::F31, MVT::f64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 switch(CC) {
350 case ISD::SETUEQ: case ISD::SETULT: case ISD::SETULE:
351 case ISD::SETUNE: case ISD::SETUGT: case ISD::SETUGE:
352 {
Dan Gohman61fda0d2009-09-25 18:54:59 +0000353 SDNode* cmp2 = CurDAG->getMachineNode(Alpha::CMPTUN, dl, MVT::f64,
354 tmp1, tmp2);
355 cmp = CurDAG->getMachineNode(Alpha::ADDT, dl, MVT::f64,
356 SDValue(cmp2, 0), SDValue(cmp, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 break;
358 }
359 default: break;
360 }
361
Dan Gohman61fda0d2009-09-25 18:54:59 +0000362 SDNode* LD = CurDAG->getMachineNode(Alpha::FTOIT, dl,
363 MVT::i64, SDValue(cmp, 0));
364 return CurDAG->getMachineNode(Alpha::CMPULT, dl, MVT::i64,
365 CurDAG->getRegister(Alpha::R31, MVT::i64),
366 SDValue(LD,0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 }
368 break;
369
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 case ISD::AND: {
371 ConstantSDNode* SC = NULL;
372 ConstantSDNode* MC = NULL;
373 if (N->getOperand(0).getOpcode() == ISD::SRL &&
374 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
375 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1)))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000376 uint64_t sval = SC->getZExtValue();
377 uint64_t mval = MC->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 // If the result is a zap, let the autogened stuff handle it.
379 if (get_zapImm(N->getOperand(0), mval))
380 break;
381 // given mask X, and shift S, we want to see if there is any zap in the
382 // mask if we play around with the botton S bits
383 uint64_t dontcare = (~0ULL) >> (64 - sval);
384 uint64_t mask = mval << sval;
385
386 if (get_zapImm(mask | dontcare))
387 mask = mask | dontcare;
388
389 if (get_zapImm(mask)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000390 SDValue Z =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000391 SDValue(CurDAG->getMachineNode(Alpha::ZAPNOTi, dl, MVT::i64,
392 N->getOperand(0).getOperand(0),
393 getI64Imm(get_zapImm(mask))), 0);
394 return CurDAG->getMachineNode(Alpha::SRLr, dl, MVT::i64, Z,
395 getI64Imm(sval));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 }
397 }
398 break;
399 }
400
401 }
402
Dan Gohman5f082a72010-01-05 01:24:18 +0000403 return SelectCode(N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404}
405
Dan Gohman5f082a72010-01-05 01:24:18 +0000406void AlphaDAGToDAGISel::SelectCALL(SDNode *N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407 //TODO: add flag stuff to prevent nondeturministic breakage!
408
Dan Gohman8181bd12008-07-27 21:46:04 +0000409 SDValue Chain = N->getOperand(0);
410 SDValue Addr = N->getOperand(1);
Eli Friedmanc52e5592009-07-19 01:11:32 +0000411 SDValue InFlag = N->getOperand(N->getNumOperands() - 1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000412 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
Dan Gohman40653f32009-06-03 20:30:14 +0000415 SDValue GOT = SDValue(getGlobalBaseReg(), 0);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000416 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R29, GOT, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 InFlag = Chain.getValue(1);
Dan Gohman61fda0d2009-09-25 18:54:59 +0000418 Chain = SDValue(CurDAG->getMachineNode(Alpha::BSR, dl, MVT::Other,
419 MVT::Flag, Addr.getOperand(0),
420 Chain, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 } else {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000422 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R27, Addr, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 InFlag = Chain.getValue(1);
Dan Gohman61fda0d2009-09-25 18:54:59 +0000424 Chain = SDValue(CurDAG->getMachineNode(Alpha::JSR, dl, MVT::Other,
425 MVT::Flag, Chain, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 }
427 InFlag = Chain.getValue(1);
428
Dan Gohman5f082a72010-01-05 01:24:18 +0000429 ReplaceUses(SDValue(N, 0), Chain);
430 ReplaceUses(SDValue(N, 1), InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431}
432
433
434/// createAlphaISelDag - This pass converts a legalized DAG into a
435/// Alpha-specific DAG, ready for instruction scheduling.
436///
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000437FunctionPass *llvm::createAlphaISelDag(AlphaTargetMachine &TM) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 return new AlphaDAGToDAGISel(TM);
439}