blob: 214ef115e0ca0069a22f1eaef608b493f3f1f20e [file] [log] [blame]
Bill Wendlingbc9bffa2007-03-07 05:43:18 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Evan Chengffcb95b2006-02-21 19:13:53 +00002//
3// The LLVM Compiler Infrastructure
4//
Bill Wendling826f36f2007-03-28 00:57:11 +00005// This file was developed by Evan Cheng and is distributed under the
Bill Wendling6dc29ec2007-03-27 21:20:36 +00006// University of Illinois Open Source License. See LICENSE.TXT for details.
Evan Chengffcb95b2006-02-21 19:13:53 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Bill Wendlinga31bd272007-03-06 18:53:42 +000016//===----------------------------------------------------------------------===//
Evan Chengfcf5e212006-04-11 06:57:30 +000017// Instruction templates
Bill Wendlinga31bd272007-03-06 18:53:42 +000018//===----------------------------------------------------------------------===//
19
Evan Chengd2a6d542006-04-12 23:42:44 +000020// MMXI - MMX instructions with TB prefix.
21// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
22// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
23class MMXI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
24 : I<o, F, ops, asm, pattern>, TB, Requires<[HasMMX]>;
25class MMX2I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Bill Wendlingb8440a02007-03-23 22:35:46 +000026 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasMMX]>;
Evan Chengfcf5e212006-04-11 06:57:30 +000027class MMXIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng1693e482006-07-19 00:27:29 +000028 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasMMX]>;
Evan Chengfcf5e212006-04-11 06:57:30 +000029
Evan Chengba753c62006-03-20 06:04:52 +000030// Some 'special' instructions
31def IMPLICIT_DEF_VR64 : I<0, Pseudo, (ops VR64:$dst),
32 "#IMPLICIT_DEF $dst",
33 [(set VR64:$dst, (v8i8 (undef)))]>,
34 Requires<[HasMMX]>;
35
Bill Wendlingbc9bffa2007-03-07 05:43:18 +000036// 64-bit vector undef's.
37def : Pat<(v8i8 (undef)), (IMPLICIT_DEF_VR64)>;
38def : Pat<(v4i16 (undef)), (IMPLICIT_DEF_VR64)>;
39def : Pat<(v2i32 (undef)), (IMPLICIT_DEF_VR64)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +000040def : Pat<(v1i64 (undef)), (IMPLICIT_DEF_VR64)>;
Evan Chengba753c62006-03-20 06:04:52 +000041
Bill Wendlinga31bd272007-03-06 18:53:42 +000042//===----------------------------------------------------------------------===//
43// MMX Pattern Fragments
44//===----------------------------------------------------------------------===//
45
Bill Wendlingccc44ad2007-03-27 20:22:40 +000046def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
Bill Wendlinga31bd272007-03-06 18:53:42 +000047
Bill Wendlinga348c562007-03-22 18:42:45 +000048def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
49def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
50def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
Bill Wendlingccc44ad2007-03-27 20:22:40 +000051def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
Bill Wendlinga348c562007-03-22 18:42:45 +000052
Bill Wendlinga31bd272007-03-06 18:53:42 +000053//===----------------------------------------------------------------------===//
Bill Wendling2f88dcd2007-03-08 22:09:11 +000054// MMX Multiclasses
55//===----------------------------------------------------------------------===//
56
57let isTwoAddress = 1 in {
58 // MMXI_binop_rm - Simple MMX binary operator.
59 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
60 ValueType OpVT, bit Commutable = 0> {
61 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
62 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
63 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
64 let isCommutable = Commutable;
65 }
66 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
67 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
68 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
69 (bitconvert
Bill Wendlingccc44ad2007-03-27 20:22:40 +000070 (load_mmx addr:$src2)))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000071 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +000072
Bill Wendling2f88dcd2007-03-08 22:09:11 +000073 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
74 bit Commutable = 0> {
75 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
76 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
77 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
78 let isCommutable = Commutable;
79 }
80 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
81 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
82 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000083 (bitconvert (load_mmx addr:$src2))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000084 }
Bill Wendling1b7a81d2007-03-16 09:44:46 +000085
Bill Wendlingeebc8a12007-03-26 07:53:08 +000086 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
Bill Wendling1b7a81d2007-03-16 09:44:46 +000087 //
88 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
89 // to collapse (bitconvert VT to VT) into its operand.
90 //
Bill Wendlingeebc8a12007-03-26 07:53:08 +000091 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bill Wendling1b7a81d2007-03-16 09:44:46 +000092 bit Commutable = 0> {
93 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
94 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Bill Wendlingeebc8a12007-03-26 07:53:08 +000095 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
Bill Wendling1b7a81d2007-03-16 09:44:46 +000096 let isCommutable = Commutable;
97 }
98 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
99 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
100 [(set VR64:$dst,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000101 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000102 }
Bill Wendlinga348c562007-03-22 18:42:45 +0000103
104 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
105 string OpcodeStr, Intrinsic IntId> {
106 def rr : MMXI<opc, MRMSrcReg, (ops VR64:$dst, VR64:$src1, VR64:$src2),
107 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
108 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
109 def rm : MMXI<opc, MRMSrcMem, (ops VR64:$dst, VR64:$src1, i64mem:$src2),
110 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
111 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000112 (bitconvert (load_mmx addr:$src2))))]>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000113 def ri : MMXIi8<opc2, ImmForm, (ops VR64:$dst, VR64:$src1, i32i8imm:$src2),
114 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
115 [(set VR64:$dst, (IntId VR64:$src1,
116 (scalar_to_vector (i32 imm:$src2))))]>;
117 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000118}
119
120//===----------------------------------------------------------------------===//
Bill Wendlinga31bd272007-03-06 18:53:42 +0000121// MMX EMMS Instruction
122//===----------------------------------------------------------------------===//
123
Bill Wendlinga348c562007-03-22 18:42:45 +0000124def MMX_EMMS : MMXI<0x77, RawFrm, (ops), "emms", [(int_x86_mmx_emms)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000125
126//===----------------------------------------------------------------------===//
127// MMX Scalar Instructions
128//===----------------------------------------------------------------------===//
Bill Wendling229baff2007-03-05 23:09:45 +0000129
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000130// Arithmetic Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000131
132// -- Addition
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000133defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
134defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
135defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
136
137defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
138defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
139
140defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
141defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
142
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000143// -- Subtraction
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000144defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
145defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
146defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
147
148defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
149defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
150
151defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
152defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
153
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000154// -- Multiplication
Bill Wendling74027e92007-03-15 21:24:36 +0000155defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
Bill Wendling74027e92007-03-15 21:24:36 +0000156defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw" , int_x86_mmx_pmulh_w , 1>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000157
158// -- Multiply and Add
Bill Wendling74027e92007-03-15 21:24:36 +0000159defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
160
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000161// Logical Instructions
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000162defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
163defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
164defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000165
166let isTwoAddress = 1 in {
167 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
168 (ops VR64:$dst, VR64:$src1, VR64:$src2),
169 "pandn {$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000170 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000171 VR64:$src2)))]>;
172 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
173 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
174 "pandn {$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000175 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000176 (load addr:$src2))))]>;
177}
178
Bill Wendlinga348c562007-03-22 18:42:45 +0000179// Shift Instructions
180defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
181 int_x86_mmx_psrl_w>;
182defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
183 int_x86_mmx_psrl_d>;
184defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
185 int_x86_mmx_psrl_q>;
186
187defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
188 int_x86_mmx_psll_w>;
189defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
190 int_x86_mmx_psll_d>;
191defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
192 int_x86_mmx_psll_q>;
193
194defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
195 int_x86_mmx_psra_w>;
196defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
197 int_x86_mmx_psra_d>;
198
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000199// Comparison Instructions
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000200defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
201defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
202defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
203
204defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
205defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
206defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
207
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000208// Conversion Instructions
209def MMX_UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
210 return X86::isUNPCKHMask(N);
211}]>;
212
213def MMX_UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
214 return X86::isUNPCKLMask(N);
215}]>;
216
217// -- Unpack Instructions
218let isTwoAddress = 1 in {
219 // Unpack High Packed Data Instructions
220 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
221 (ops VR64:$dst, VR64:$src1, VR64:$src2),
222 "punpckhbw {$src2, $dst|$dst, $src2}",
223 [(set VR64:$dst,
224 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
225 MMX_UNPCKH_shuffle_mask)))]>;
226 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
227 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
228 "punpckhbw {$src2, $dst|$dst, $src2}",
229 [(set VR64:$dst,
230 (v8i8 (vector_shuffle VR64:$src1,
231 (bc_v8i8 (load_mmx addr:$src2)),
232 MMX_UNPCKH_shuffle_mask)))]>;
233
234 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
235 (ops VR64:$dst, VR64:$src1, VR64:$src2),
236 "punpckhwd {$src2, $dst|$dst, $src2}",
237 [(set VR64:$dst,
238 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
239 MMX_UNPCKH_shuffle_mask)))]>;
240 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
241 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
242 "punpckhwd {$src2, $dst|$dst, $src2}",
243 [(set VR64:$dst,
244 (v4i16 (vector_shuffle VR64:$src1,
245 (bc_v4i16 (load_mmx addr:$src2)),
246 MMX_UNPCKH_shuffle_mask)))]>;
247
248 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
249 (ops VR64:$dst, VR64:$src1, VR64:$src2),
250 "punpckhdq {$src2, $dst|$dst, $src2}",
251 [(set VR64:$dst,
252 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
253 MMX_UNPCKH_shuffle_mask)))]>;
254 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
255 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
256 "punpckhdq {$src2, $dst|$dst, $src2}",
257 [(set VR64:$dst,
258 (v2i32 (vector_shuffle VR64:$src1,
259 (bc_v2i32 (load_mmx addr:$src2)),
260 MMX_UNPCKH_shuffle_mask)))]>;
261
262 // Unpack Low Packed Data Instructions
263 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
264 (ops VR64:$dst, VR64:$src1, VR64:$src2),
265 "punpcklbw {$src2, $dst|$dst, $src2}",
266 [(set VR64:$dst,
267 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
268 MMX_UNPCKL_shuffle_mask)))]>;
269 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
270 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
271 "punpcklbw {$src2, $dst|$dst, $src2}",
272 [(set VR64:$dst,
273 (v8i8 (vector_shuffle VR64:$src1,
274 (bc_v8i8 (load_mmx addr:$src2)),
275 MMX_UNPCKL_shuffle_mask)))]>;
276
277 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
278 (ops VR64:$dst, VR64:$src1, VR64:$src2),
279 "punpcklwd {$src2, $dst|$dst, $src2}",
280 [(set VR64:$dst,
281 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
282 MMX_UNPCKL_shuffle_mask)))]>;
283 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
284 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
285 "punpcklwd {$src2, $dst|$dst, $src2}",
286 [(set VR64:$dst,
287 (v4i16 (vector_shuffle VR64:$src1,
288 (bc_v4i16 (load_mmx addr:$src2)),
289 MMX_UNPCKL_shuffle_mask)))]>;
290
291 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
292 (ops VR64:$dst, VR64:$src1, VR64:$src2),
293 "punpckldq {$src2, $dst|$dst, $src2}",
294 [(set VR64:$dst,
295 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
296 MMX_UNPCKL_shuffle_mask)))]>;
297 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
298 (ops VR64:$dst, VR64:$src1, i64mem:$src2),
299 "punpckldq {$src2, $dst|$dst, $src2}",
300 [(set VR64:$dst,
301 (v2i32 (vector_shuffle VR64:$src1,
302 (bc_v2i32 (load_mmx addr:$src2)),
303 MMX_UNPCKL_shuffle_mask)))]>;
304}
305
306// -- Pack Instructions
307defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
308defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
309defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
310
311// Data Transfer Instructions
Bill Wendlinga31bd272007-03-06 18:53:42 +0000312def MOVD64rr : MMXI<0x6E, MRMSrcReg, (ops VR64:$dst, GR32:$src),
313 "movd {$src, $dst|$dst, $src}", []>;
314def MOVD64rm : MMXI<0x6E, MRMSrcMem, (ops VR64:$dst, i32mem:$src),
315 "movd {$src, $dst|$dst, $src}", []>;
316def MOVD64mr : MMXI<0x7E, MRMDestMem, (ops i32mem:$dst, VR64:$src),
317 "movd {$src, $dst|$dst, $src}", []>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000318
Bill Wendlinga31bd272007-03-06 18:53:42 +0000319def MOVQ64rr : MMXI<0x6F, MRMSrcReg, (ops VR64:$dst, VR64:$src),
320 "movq {$src, $dst|$dst, $src}", []>;
321def MOVQ64rm : MMXI<0x6F, MRMSrcMem, (ops VR64:$dst, i64mem:$src),
322 "movq {$src, $dst|$dst, $src}",
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000323 [(set VR64:$dst, (load_mmx addr:$src))]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000324def MOVQ64mr : MMXI<0x7F, MRMDestMem, (ops i64mem:$dst, VR64:$src),
325 "movq {$src, $dst|$dst, $src}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000326 [(store (v1i64 VR64:$src), addr:$dst)]>;
Evan Cheng3246e062006-03-25 01:31:59 +0000327
328// Conversion instructions
Evan Chengd2a6d542006-04-12 23:42:44 +0000329def CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
330 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
331def CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
332 "cvtpi2ps {$src, $dst|$dst, $src}", []>;
333def CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (ops VR128:$dst, VR64:$src),
334 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
335def CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
336 "cvtpi2pd {$src, $dst|$dst, $src}", []>;
Evan Cheng3246e062006-03-25 01:31:59 +0000337def CVTTPS2PIrr: I<0x2C, MRMSrcReg, (ops VR64:$dst, VR128:$src),
338 "cvttps2pi {$src, $dst|$dst, $src}", []>, TB,
Bill Wendling74027e92007-03-15 21:24:36 +0000339 Requires<[HasMMX]>;
Evan Chengcc4f0472006-03-25 06:00:03 +0000340def CVTTPS2PIrm: I<0x2C, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
Evan Cheng3246e062006-03-25 01:31:59 +0000341 "cvttps2pi {$src, $dst|$dst, $src}", []>, TB,
342 Requires<[HasMMX]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000343def CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
344 "cvtps2pi {$src, $dst|$dst, $src}", []>;
345def CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (ops VR64:$dst, f64mem:$src),
346 "cvtps2pi {$src, $dst|$dst, $src}", []>;
347def CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (ops VR64:$dst, VR128:$src),
348 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
349def CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (ops VR64:$dst, f128mem:$src),
350 "cvtpd2pi {$src, $dst|$dst, $src}", []>;
Evan Chengfcf5e212006-04-11 06:57:30 +0000351
352// Shuffle and unpack instructions
353def PSHUFWri : MMXIi8<0x70, MRMSrcReg,
354 (ops VR64:$dst, VR64:$src1, i8imm:$src2),
355 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>;
356def PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
357 (ops VR64:$dst, i64mem:$src1, i8imm:$src2),
358 "pshufw {$src2, $src1, $dst|$dst, $src1, $src2}", []>;
359
360// Misc.
361def MOVNTQ : I<0xE7, MRMDestMem, (ops i64mem:$dst, VR64:$src),
362 "movntq {$src, $dst|$dst, $src}", []>, TB,
363 Requires<[HasMMX]>;
364
365def MASKMOVQ : I<0xF7, MRMDestMem, (ops VR64:$src, VR64:$mask),
366 "maskmovq {$mask, $src|$src, $mask}", []>, TB,
367 Requires<[HasMMX]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000368
369//===----------------------------------------------------------------------===//
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000370// Alias Instructions
371//===----------------------------------------------------------------------===//
372
373// Alias instructions that map zero vector to pxor.
374// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
375let isReMaterializable = 1 in {
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000376 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (ops VR64:$dst),
377 "pxor $dst, $dst",
378 [(set VR64:$dst, (v1i64 immAllZerosV))]>;
379 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (ops VR64:$dst),
380 "pcmpeqd $dst, $dst",
381 [(set VR64:$dst, (v1i64 immAllOnesV))]>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000382}
383
384//===----------------------------------------------------------------------===//
Bill Wendlinga31bd272007-03-06 18:53:42 +0000385// Non-Instruction Patterns
386//===----------------------------------------------------------------------===//
387
388// Store 64-bit integer vector values.
389def : Pat<(store (v8i8 VR64:$src), addr:$dst),
390 (MOVQ64mr addr:$dst, VR64:$src)>;
391def : Pat<(store (v4i16 VR64:$src), addr:$dst),
392 (MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000393def : Pat<(store (v2i32 VR64:$src), addr:$dst),
394 (MOVQ64mr addr:$dst, VR64:$src)>;
395
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000396// 64-bit vector all zero's.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000397def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
398def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
399def : Pat<(v2i32 immAllZerosV), (MMX_V_SET0)>;
400def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000401
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000402// 64-bit vector all one's.
403def : Pat<(v8i8 immAllOnesV), (MMX_V_SETALLONES)>;
404def : Pat<(v4i16 immAllOnesV), (MMX_V_SETALLONES)>;
405def : Pat<(v2i32 immAllOnesV), (MMX_V_SETALLONES)>;
406def : Pat<(v1i64 immAllOnesV), (MMX_V_SETALLONES)>;
407
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000408// Bit convert.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000409def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000410def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
411def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000412def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000413def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
414def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000415def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000416def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
417def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000418def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
419def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
420def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000421
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000422// Splat v1i64
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000423// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
424// MMX_PSHUF*, MMX_SHUFP* etc. imm.
425def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
426 return getI8Imm(X86::getShuffleSHUFImmediate(N));
427}]>;
428
429def MMX_splat_mask : PatLeaf<(build_vector), [{
430 return X86::isSplatMask(N);
431}], MMX_SHUFFLE_get_shuf_imm>;
432
Bill Wendlinga348c562007-03-22 18:42:45 +0000433let AddedComplexity = 10 in {
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000434 def : Pat<(vector_shuffle (v1i64 VR64:$src), (undef),
Bill Wendling02ced832007-03-22 20:29:26 +0000435 MMX_splat_mask:$sm),
436 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000437 def : Pat<(vector_shuffle (v1i64 VR64:$src), (undef),
Bill Wendlinga348c562007-03-22 18:42:45 +0000438 MMX_UNPCKH_shuffle_mask:$sm),
439 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
440}
441
Bill Wendlinga348c562007-03-22 18:42:45 +0000442def MMX_X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
443
444// Scalar to v4i16 / v8i8. The source may be a GR32, but only the lower 8 or
445// 16-bits matter.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000446def : Pat<(v8i8 (MMX_X86s2vec GR32:$src)), (MOVD64rr GR32:$src)>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000447def : Pat<(v4i16 (MMX_X86s2vec GR32:$src)), (MOVD64rr GR32:$src)>;
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000448
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000449// Some special case PANDN patterns.
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000450def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
451 VR64:$src2)),
452 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
453def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV))),
454 VR64:$src2)),
455 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
456def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV))),
457 VR64:$src2)),
458 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
459
460def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
461 (load addr:$src2))),
462 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
463def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV))),
464 (load addr:$src2))),
465 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
466def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV))),
467 (load addr:$src2))),
468 (MMX_PANDNrm VR64:$src1, addr:$src2)>;