blob: fb9745262b7c16435af227a1afd2def9525d24ff [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000026#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000036#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000038#include "llvm/Support/Compiler.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000039#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000040#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000041#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000042#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000043#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000044#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000045#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000046
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Chris Lattnercd3245a2006-12-19 22:41:21 +000049STATISTIC(NumIters , "Number of iterations performed");
50STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000051STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000052STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000053
Evan Cheng3e172252008-06-20 21:45:16 +000054static cl::opt<bool>
55NewHeuristic("new-spilling-heuristic",
56 cl::desc("Use new spilling heuristic"),
57 cl::init(false), cl::Hidden);
58
Evan Chengf5cd4f02008-10-23 20:43:13 +000059static cl::opt<bool>
60PreSplitIntervals("pre-alloc-split",
61 cl::desc("Pre-register allocation live interval splitting"),
62 cl::init(false), cl::Hidden);
63
Lang Hamese2b201b2009-05-18 19:03:16 +000064static cl::opt<bool>
65NewSpillFramework("new-spill-framework",
66 cl::desc("New spilling framework"),
67 cl::init(false), cl::Hidden);
68
Chris Lattnercd3245a2006-12-19 22:41:21 +000069static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000070linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000071 createLinearScanRegisterAllocator);
72
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000073namespace {
Bill Wendlinge23e00d2007-05-08 19:02:46 +000074 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000075 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000076 RALinScan() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000077
Chris Lattnercbb56252004-11-18 02:42:27 +000078 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +000079 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +000080 private:
Chris Lattnerb9805782005-08-23 22:27:31 +000081 /// RelatedRegClasses - This structure is built the first time a function is
82 /// compiled, and keeps track of which register classes have registers that
83 /// belong to multiple classes or have aliases that are in other classes.
84 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +000085 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +000086
Evan Cheng206d1852009-04-20 08:01:12 +000087 // NextReloadMap - For each register in the map, it maps to the another
88 // register which is defined by a reload from the same stack slot and
89 // both reloads are in the same basic block.
90 DenseMap<unsigned, unsigned> NextReloadMap;
91
92 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
93 // un-favored for allocation.
94 SmallSet<unsigned, 8> DowngradedRegs;
95
96 // DowngradeMap - A map from virtual registers to physical registers being
97 // downgraded for the virtual registers.
98 DenseMap<unsigned, unsigned> DowngradeMap;
99
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000100 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000101 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000102 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000103 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000104 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000105 BitVector allocatableRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000106 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000107 LiveStacks* ls_;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000108 const MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000109
110 /// handled_ - Intervals are added to the handled_ set in the order of their
111 /// start value. This is uses for backtracking.
112 std::vector<LiveInterval*> handled_;
113
114 /// fixed_ - Intervals that correspond to machine registers.
115 ///
116 IntervalPtrs fixed_;
117
118 /// active_ - Intervals that are currently being processed, and which have a
119 /// live range active for the current point.
120 IntervalPtrs active_;
121
122 /// inactive_ - Intervals that are currently being processed, but which have
123 /// a hold at the current point.
124 IntervalPtrs inactive_;
125
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000126 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000127 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000128 greater_ptr<LiveInterval> > IntervalHeap;
129 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000130
131 /// regUse_ - Tracks register usage.
132 SmallVector<unsigned, 32> regUse_;
133 SmallVector<unsigned, 32> regUseBackUp_;
134
135 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000136 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000137
Lang Hames87e3bca2009-05-06 02:36:21 +0000138 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000139
Lang Hamese2b201b2009-05-18 19:03:16 +0000140 std::auto_ptr<Spiller> spiller_;
141
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000142 public:
143 virtual const char* getPassName() const {
144 return "Linear Scan Register Allocator";
145 }
146
147 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000148 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000149 AU.addRequired<LiveIntervals>();
Owen Anderson95dad832008-10-07 20:22:28 +0000150 if (StrongPHIElim)
151 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000152 // Make sure PassManager knows which analyses to make available
153 // to coalescing and which analyses coalescing invalidates.
154 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000155 if (PreSplitIntervals)
156 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000157 AU.addRequired<LiveStacks>();
158 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000159 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000160 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000161 AU.addRequired<VirtRegMap>();
162 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000163 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000164 MachineFunctionPass::getAnalysisUsage(AU);
165 }
166
167 /// runOnMachineFunction - register allocate the whole function
168 bool runOnMachineFunction(MachineFunction&);
169
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000170 private:
171 /// linearScan - the linear scan algorithm
172 void linearScan();
173
Chris Lattnercbb56252004-11-18 02:42:27 +0000174 /// initIntervalSets - initialize the interval sets.
175 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000176 void initIntervalSets();
177
Chris Lattnercbb56252004-11-18 02:42:27 +0000178 /// processActiveIntervals - expire old intervals and move non-overlapping
179 /// ones to the inactive list.
180 void processActiveIntervals(unsigned CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000181
Chris Lattnercbb56252004-11-18 02:42:27 +0000182 /// processInactiveIntervals - expire old intervals and move overlapping
183 /// ones to the active list.
184 void processInactiveIntervals(unsigned CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000185
Evan Cheng206d1852009-04-20 08:01:12 +0000186 /// hasNextReloadInterval - Return the next liveinterval that's being
187 /// defined by a reload from the same SS as the specified one.
188 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
189
190 /// DowngradeRegister - Downgrade a register for allocation.
191 void DowngradeRegister(LiveInterval *li, unsigned Reg);
192
193 /// UpgradeRegister - Upgrade a register for allocation.
194 void UpgradeRegister(unsigned Reg);
195
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000196 /// assignRegOrStackSlotAtInterval - assign a register if one
197 /// is available, or spill.
198 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
199
Evan Cheng5d088fe2009-03-23 22:57:19 +0000200 void updateSpillWeights(std::vector<float> &Weights,
201 unsigned reg, float weight,
202 const TargetRegisterClass *RC);
203
Evan Cheng3e172252008-06-20 21:45:16 +0000204 /// findIntervalsToSpill - Determine the intervals to spill for the
205 /// specified interval. It's passed the physical registers whose spill
206 /// weight is the lowest among all the registers whose live intervals
207 /// conflict with the interval.
208 void findIntervalsToSpill(LiveInterval *cur,
209 std::vector<std::pair<unsigned,float> > &Candidates,
210 unsigned NumCands,
211 SmallVector<LiveInterval*, 8> &SpillIntervals);
212
Evan Chengc92da382007-11-03 07:20:12 +0000213 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
214 /// try allocate the definition the same register as the source register
215 /// if the register is not defined during live time of the interval. This
216 /// eliminate a copy. This is used to coalesce copies which were not
217 /// coalesced away before allocation either due to dest and src being in
218 /// different register classes or because the coalescer was overly
219 /// conservative.
220 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
221
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000222 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000223 /// Register usage / availability tracking helpers.
224 ///
225
226 void initRegUses() {
227 regUse_.resize(tri_->getNumRegs(), 0);
228 regUseBackUp_.resize(tri_->getNumRegs(), 0);
229 }
230
231 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000232#ifndef NDEBUG
233 // Verify all the registers are "freed".
234 bool Error = false;
235 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
236 if (regUse_[i] != 0) {
237 cerr << tri_->getName(i) << " is still in use!\n";
238 Error = true;
239 }
240 }
241 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000242 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000243#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000244 regUse_.clear();
245 regUseBackUp_.clear();
246 }
247
248 void addRegUse(unsigned physReg) {
249 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
250 "should be physical register!");
251 ++regUse_[physReg];
252 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
253 ++regUse_[*as];
254 }
255
256 void delRegUse(unsigned physReg) {
257 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
258 "should be physical register!");
259 assert(regUse_[physReg] != 0);
260 --regUse_[physReg];
261 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
262 assert(regUse_[*as] != 0);
263 --regUse_[*as];
264 }
265 }
266
267 bool isRegAvail(unsigned physReg) const {
268 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
269 "should be physical register!");
270 return regUse_[physReg] == 0;
271 }
272
273 void backUpRegUses() {
274 regUseBackUp_ = regUse_;
275 }
276
277 void restoreRegUses() {
278 regUse_ = regUseBackUp_;
279 }
280
281 ///
282 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000283 ///
284
Chris Lattnercbb56252004-11-18 02:42:27 +0000285 /// getFreePhysReg - return a free physical register for this virtual
286 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000287 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000288 unsigned getFreePhysReg(LiveInterval* cur,
289 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000290 unsigned MaxInactiveCount,
291 SmallVector<unsigned, 256> &inactiveCounts,
292 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000293
294 /// assignVirt2StackSlot - assigns this virtual register to a
295 /// stack slot. returns the stack slot
296 int assignVirt2StackSlot(unsigned virtReg);
297
Chris Lattnerb9805782005-08-23 22:27:31 +0000298 void ComputeRelatedRegClasses();
299
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000300 template <typename ItTy>
301 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000302 if (str) DOUT << str << " intervals:\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 for (; i != e; ++i) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000304 DOUT << "\t" << *i->first << " -> ";
Chris Lattnercbb56252004-11-18 02:42:27 +0000305 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000306 if (TargetRegisterInfo::isVirtualRegister(reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000307 reg = vrm_->getPhys(reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000308 }
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000309 DOUT << tri_->getName(reg) << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000310 }
311 }
312 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000313 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000314}
315
Evan Cheng3f32d652008-06-04 09:18:41 +0000316static RegisterPass<RALinScan>
317X("linearscan-regalloc", "Linear Scan Register Allocator");
318
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000319void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000320 // First pass, add all reg classes to the union, and determine at least one
321 // reg class that each register is in.
322 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000323 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
324 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000325 RelatedRegClasses.insert(*RCI);
326 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
327 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000328 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000329
330 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
331 if (PRC) {
332 // Already processed this register. Just make sure we know that
333 // multiple register classes share a register.
334 RelatedRegClasses.unionSets(PRC, *RCI);
335 } else {
336 PRC = *RCI;
337 }
338 }
339 }
340
341 // Second pass, now that we know conservatively what register classes each reg
342 // belongs to, add info about aliases. We don't need to do this for targets
343 // without register aliases.
344 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000345 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000346 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
347 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000348 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000349 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
350}
351
Evan Chengc92da382007-11-03 07:20:12 +0000352/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
353/// try allocate the definition the same register as the source register
354/// if the register is not defined during live time of the interval. This
355/// eliminate a copy. This is used to coalesce copies which were not
356/// coalesced away before allocation either due to dest and src being in
357/// different register classes or because the coalescer was overly
358/// conservative.
359unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000360 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
361 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000362 return Reg;
363
Evan Chengd0deec22009-01-20 00:16:18 +0000364 VNInfo *vni = cur.begin()->valno;
Lang Hames857c4e02009-06-17 21:01:20 +0000365 if (!vni->def || vni->isUnused() || !vni->isDefAccurate())
Evan Chengc92da382007-11-03 07:20:12 +0000366 return Reg;
367 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengeca24fb2009-05-12 23:07:00 +0000368 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg, PhysReg;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000369 if (!CopyMI ||
370 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc92da382007-11-03 07:20:12 +0000371 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000372 PhysReg = SrcReg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000373 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000374 if (!vrm_->isAssignedReg(SrcReg))
375 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000376 PhysReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000377 }
Evan Chengeca24fb2009-05-12 23:07:00 +0000378 if (Reg == PhysReg)
Evan Chengc92da382007-11-03 07:20:12 +0000379 return Reg;
380
Evan Cheng841ee1a2008-09-18 22:38:47 +0000381 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000382 if (!RC->contains(PhysReg))
Evan Chengc92da382007-11-03 07:20:12 +0000383 return Reg;
384
385 // Try to coalesce.
Evan Chengeca24fb2009-05-12 23:07:00 +0000386 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, PhysReg)) {
387 DOUT << "Coalescing: " << cur << " -> " << tri_->getName(PhysReg)
Bill Wendling74ab84c2008-02-26 21:11:01 +0000388 << '\n';
Evan Chengc92da382007-11-03 07:20:12 +0000389 vrm_->clearVirt(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000390 vrm_->assignVirt2Phys(cur.reg, PhysReg);
391
392 // Remove unnecessary kills since a copy does not clobber the register.
393 if (li_->hasInterval(SrcReg)) {
394 LiveInterval &SrcLI = li_->getInterval(SrcReg);
395 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(cur.reg),
396 E = mri_->reg_end(); I != E; ++I) {
397 MachineOperand &O = I.getOperand();
398 if (!O.isUse() || !O.isKill())
399 continue;
400 MachineInstr *MI = &*I;
401 if (SrcLI.liveAt(li_->getDefIndex(li_->getInstructionIndex(MI))))
402 O.setIsKill(false);
403 }
404 }
405
Evan Chengc92da382007-11-03 07:20:12 +0000406 ++NumCoalesce;
Evan Cheng073e7e52009-06-04 20:53:36 +0000407 return PhysReg;
Evan Chengc92da382007-11-03 07:20:12 +0000408 }
409
410 return Reg;
411}
412
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000413bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000414 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000415 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000417 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000418 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000419 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000420 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000421 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000422 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000423
David Greene2c17c4d2007-09-06 16:18:45 +0000424 // We don't run the coalescer here because we have no reason to
425 // interact with it. If the coalescer requires interaction, it
426 // won't do anything. If it doesn't require interaction, we assume
427 // it was run as a separate pass.
428
Chris Lattnerb9805782005-08-23 22:27:31 +0000429 // If this is the first function compiled, compute the related reg classes.
430 if (RelatedRegClasses.empty())
431 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000432
433 // Also resize register usage trackers.
434 initRegUses();
435
Owen Anderson49c8aa02009-03-13 05:55:11 +0000436 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000437 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000438
439 if (NewSpillFramework) {
Lang Hamesf41538d2009-06-02 16:53:25 +0000440 spiller_.reset(createSpiller(mf_, li_, ls_, vrm_));
Lang Hamese2b201b2009-05-18 19:03:16 +0000441 }
Lang Hamesf41538d2009-06-02 16:53:25 +0000442
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000443 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000444
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000445 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000446
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000447 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000448 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000449
Dan Gohman51cd9d62008-06-23 23:51:16 +0000450 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000451
452 finalizeRegUses();
453
Chris Lattnercbb56252004-11-18 02:42:27 +0000454 fixed_.clear();
455 active_.clear();
456 inactive_.clear();
457 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000458 NextReloadMap.clear();
459 DowngradedRegs.clear();
460 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000461 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000462
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000463 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000464}
465
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000466/// initIntervalSets - initialize the interval sets.
467///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000468void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000469{
470 assert(unhandled_.empty() && fixed_.empty() &&
471 active_.empty() && inactive_.empty() &&
472 "interval sets should be empty on initialization");
473
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000474 handled_.reserve(li_->getNumIntervals());
475
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000476 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000477 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng841ee1a2008-09-18 22:38:47 +0000478 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson03857b22008-08-13 21:49:13 +0000479 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000480 } else
Owen Anderson03857b22008-08-13 21:49:13 +0000481 unhandled_.push(i->second);
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000482 }
483}
484
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000485void RALinScan::linearScan()
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000486{
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000487 // linear scan algorithm
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000488 DOUT << "********** LINEAR SCAN **********\n";
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000489 DEBUG(errs() << "********** Function: "
490 << mf_->getFunction()->getName() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000491
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000492 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000493
494 while (!unhandled_.empty()) {
495 // pick the interval with the earliest start point
496 LiveInterval* cur = unhandled_.top();
497 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000498 ++NumIters;
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000499 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000500
Evan Chengf30a49d2008-04-03 16:40:27 +0000501 if (!cur->empty()) {
502 processActiveIntervals(cur->beginNumber());
503 processInactiveIntervals(cur->beginNumber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000504
Evan Chengf30a49d2008-04-03 16:40:27 +0000505 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
506 "Can only allocate virtual registers!");
507 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000508
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000509 // Allocating a virtual register. try to find a free
510 // physical register or spill an interval (possibly this one) in order to
511 // assign it one.
512 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000513
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000514 DEBUG(printIntervals("active", active_.begin(), active_.end()));
515 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000516 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000517
Evan Cheng5b16cd22009-05-01 01:03:49 +0000518 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000519 while (!active_.empty()) {
520 IntervalPtr &IP = active_.back();
521 unsigned reg = IP.first->reg;
522 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000523 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000524 "Can only allocate virtual registers!");
525 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000526 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000527 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000528 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000529
Evan Cheng5b16cd22009-05-01 01:03:49 +0000530 // Expire any remaining inactive intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000531 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling87075ca2007-11-15 00:40:48 +0000532 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Cheng11923cc2007-10-16 21:09:14 +0000533 DOUT << "\tinterval " << *i->first << " expired\n");
534 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000535
Evan Cheng81a03822007-11-17 00:40:40 +0000536 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000537 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000538 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000539 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000540 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000541 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000542 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000543 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000544 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000545 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000546 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000547 if (!Reg)
548 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000549 // Ignore splited live intervals.
550 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
551 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000552
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000553 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
554 I != E; ++I) {
555 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000556 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000557 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000558 if (LiveInMBBs[i] != EntryMBB) {
559 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
560 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000561 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000562 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000563 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000564 }
565 }
566 }
567
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000568 DOUT << *vrm_;
Evan Chengc781a242009-05-03 18:32:42 +0000569
570 // Look for physical registers that end up not being allocated even though
571 // register allocator had to spill other registers in its register class.
572 if (ls_->getNumIntervals() == 0)
573 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000574 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000575 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000576}
577
Chris Lattnercbb56252004-11-18 02:42:27 +0000578/// processActiveIntervals - expire old intervals and move non-overlapping ones
579/// to the inactive list.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000580void RALinScan::processActiveIntervals(unsigned CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000581{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000582 DOUT << "\tprocessing active intervals:\n";
Chris Lattner23b71c12004-11-18 01:29:39 +0000583
Chris Lattnercbb56252004-11-18 02:42:27 +0000584 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
585 LiveInterval *Interval = active_[i].first;
586 LiveInterval::iterator IntervalPos = active_[i].second;
587 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000588
Chris Lattnercbb56252004-11-18 02:42:27 +0000589 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
590
591 if (IntervalPos == Interval->end()) { // Remove expired intervals.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000592 DOUT << "\t\tinterval " << *Interval << " expired\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000593 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000594 "Can only allocate virtual registers!");
595 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000596 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000597
598 // Pop off the end of the list.
599 active_[i] = active_.back();
600 active_.pop_back();
601 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000602
Chris Lattnercbb56252004-11-18 02:42:27 +0000603 } else if (IntervalPos->start > CurPoint) {
604 // Move inactive intervals to inactive list.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000605 DOUT << "\t\tinterval " << *Interval << " inactive\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000606 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000607 "Can only allocate virtual registers!");
608 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000609 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000610 // add to inactive.
611 inactive_.push_back(std::make_pair(Interval, IntervalPos));
612
613 // Pop off the end of the list.
614 active_[i] = active_.back();
615 active_.pop_back();
616 --i; --e;
617 } else {
618 // Otherwise, just update the iterator position.
619 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000620 }
621 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000622}
623
Chris Lattnercbb56252004-11-18 02:42:27 +0000624/// processInactiveIntervals - expire old intervals and move overlapping
625/// ones to the active list.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000626void RALinScan::processInactiveIntervals(unsigned CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000627{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000628 DOUT << "\tprocessing inactive intervals:\n";
Chris Lattner365b95f2004-11-18 04:13:02 +0000629
Chris Lattnercbb56252004-11-18 02:42:27 +0000630 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
631 LiveInterval *Interval = inactive_[i].first;
632 LiveInterval::iterator IntervalPos = inactive_[i].second;
633 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000634
Chris Lattnercbb56252004-11-18 02:42:27 +0000635 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000636
Chris Lattnercbb56252004-11-18 02:42:27 +0000637 if (IntervalPos == Interval->end()) { // remove expired intervals.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000638 DOUT << "\t\tinterval " << *Interval << " expired\n";
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000639
Chris Lattnercbb56252004-11-18 02:42:27 +0000640 // Pop off the end of the list.
641 inactive_[i] = inactive_.back();
642 inactive_.pop_back();
643 --i; --e;
644 } else if (IntervalPos->start <= CurPoint) {
645 // move re-activated intervals in active list
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000646 DOUT << "\t\tinterval " << *Interval << " active\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000647 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000648 "Can only allocate virtual registers!");
649 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000650 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000651 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000652 active_.push_back(std::make_pair(Interval, IntervalPos));
653
654 // Pop off the end of the list.
655 inactive_[i] = inactive_.back();
656 inactive_.pop_back();
657 --i; --e;
658 } else {
659 // Otherwise, just update the iterator position.
660 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000661 }
662 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000663}
664
Chris Lattnercbb56252004-11-18 02:42:27 +0000665/// updateSpillWeights - updates the spill weights of the specifed physical
666/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000667void RALinScan::updateSpillWeights(std::vector<float> &Weights,
668 unsigned reg, float weight,
669 const TargetRegisterClass *RC) {
670 SmallSet<unsigned, 4> Processed;
671 SmallSet<unsigned, 4> SuperAdded;
672 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000673 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000674 Processed.insert(reg);
675 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000676 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000677 Processed.insert(*as);
678 if (tri_->isSubRegister(*as, reg) &&
679 SuperAdded.insert(*as) &&
680 RC->contains(*as)) {
681 Supers.push_back(*as);
682 }
683 }
684
685 // If the alias is a super-register, and the super-register is in the
686 // register class we are trying to allocate. Then add the weight to all
687 // sub-registers of the super-register even if they are not aliases.
688 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
689 // bl should get the same spill weight otherwise it will be choosen
690 // as a spill candidate since spilling bh doesn't make ebx available.
691 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000692 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
693 if (!Processed.count(*sr))
694 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000695 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000696}
697
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000698static
699RALinScan::IntervalPtrs::iterator
700FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
701 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
702 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000703 if (I->first == LI) return I;
704 return IP.end();
705}
706
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000707static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000708 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000709 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000710 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
711 IP.second, Point);
712 if (I != IP.first->begin()) --I;
713 IP.second = I;
714 }
715}
Chris Lattnercbb56252004-11-18 02:42:27 +0000716
Evan Cheng3f32d652008-06-04 09:18:41 +0000717/// addStackInterval - Create a LiveInterval for stack if the specified live
718/// interval has been spilled.
719static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000720 LiveIntervals *li_,
721 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000722 int SS = vrm_.getStackSlot(cur->reg);
723 if (SS == VirtRegMap::NO_STACK_SLOT)
724 return;
Evan Chengc781a242009-05-03 18:32:42 +0000725
726 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
727 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000728
Evan Cheng3f32d652008-06-04 09:18:41 +0000729 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000730 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000731 VNI = SI.getValNumInfo(0);
732 else
Lang Hames857c4e02009-06-17 21:01:20 +0000733 VNI = SI.getNextValue(0, 0, false, ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000734
735 LiveInterval &RI = li_->getInterval(cur->reg);
736 // FIXME: This may be overly conservative.
737 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000738}
739
Evan Cheng3e172252008-06-20 21:45:16 +0000740/// getConflictWeight - Return the number of conflicts between cur
741/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000742static
743float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
744 MachineRegisterInfo *mri_,
745 const MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000746 float Conflicts = 0;
747 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
748 E = mri_->reg_end(); I != E; ++I) {
749 MachineInstr *MI = &*I;
750 if (cur->liveAt(li_->getInstructionIndex(MI))) {
751 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
752 Conflicts += powf(10.0f, (float)loopDepth);
753 }
754 }
755 return Conflicts;
756}
757
758/// findIntervalsToSpill - Determine the intervals to spill for the
759/// specified interval. It's passed the physical registers whose spill
760/// weight is the lowest among all the registers whose live intervals
761/// conflict with the interval.
762void RALinScan::findIntervalsToSpill(LiveInterval *cur,
763 std::vector<std::pair<unsigned,float> > &Candidates,
764 unsigned NumCands,
765 SmallVector<LiveInterval*, 8> &SpillIntervals) {
766 // We have figured out the *best* register to spill. But there are other
767 // registers that are pretty good as well (spill weight within 3%). Spill
768 // the one that has fewest defs and uses that conflict with cur.
769 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
770 SmallVector<LiveInterval*, 8> SLIs[3];
771
772 DOUT << "\tConsidering " << NumCands << " candidates: ";
773 DEBUG(for (unsigned i = 0; i != NumCands; ++i)
774 DOUT << tri_->getName(Candidates[i].first) << " ";
775 DOUT << "\n";);
776
777 // Calculate the number of conflicts of each candidate.
778 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
779 unsigned Reg = i->first->reg;
780 unsigned PhysReg = vrm_->getPhys(Reg);
781 if (!cur->overlapsFrom(*i->first, i->second))
782 continue;
783 for (unsigned j = 0; j < NumCands; ++j) {
784 unsigned Candidate = Candidates[j].first;
785 if (tri_->regsOverlap(PhysReg, Candidate)) {
786 if (NumCands > 1)
787 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
788 SLIs[j].push_back(i->first);
789 }
790 }
791 }
792
793 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
794 unsigned Reg = i->first->reg;
795 unsigned PhysReg = vrm_->getPhys(Reg);
796 if (!cur->overlapsFrom(*i->first, i->second-1))
797 continue;
798 for (unsigned j = 0; j < NumCands; ++j) {
799 unsigned Candidate = Candidates[j].first;
800 if (tri_->regsOverlap(PhysReg, Candidate)) {
801 if (NumCands > 1)
802 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
803 SLIs[j].push_back(i->first);
804 }
805 }
806 }
807
808 // Which is the best candidate?
809 unsigned BestCandidate = 0;
810 float MinConflicts = Conflicts[0];
811 for (unsigned i = 1; i != NumCands; ++i) {
812 if (Conflicts[i] < MinConflicts) {
813 BestCandidate = i;
814 MinConflicts = Conflicts[i];
815 }
816 }
817
818 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
819 std::back_inserter(SpillIntervals));
820}
821
822namespace {
823 struct WeightCompare {
824 typedef std::pair<unsigned, float> RegWeightPair;
825 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
826 return LHS.second < RHS.second;
827 }
828 };
829}
830
831static bool weightsAreClose(float w1, float w2) {
832 if (!NewHeuristic)
833 return false;
834
835 float diff = w1 - w2;
836 if (diff <= 0.02f) // Within 0.02f
837 return true;
838 return (diff / w2) <= 0.05f; // Within 5%.
839}
840
Evan Cheng206d1852009-04-20 08:01:12 +0000841LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
842 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
843 if (I == NextReloadMap.end())
844 return 0;
845 return &li_->getInterval(I->second);
846}
847
848void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
849 bool isNew = DowngradedRegs.insert(Reg);
850 isNew = isNew; // Silence compiler warning.
851 assert(isNew && "Multiple reloads holding the same register?");
852 DowngradeMap.insert(std::make_pair(li->reg, Reg));
853 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
854 isNew = DowngradedRegs.insert(*AS);
855 isNew = isNew; // Silence compiler warning.
856 assert(isNew && "Multiple reloads holding the same register?");
857 DowngradeMap.insert(std::make_pair(li->reg, *AS));
858 }
859 ++NumDowngrade;
860}
861
862void RALinScan::UpgradeRegister(unsigned Reg) {
863 if (Reg) {
864 DowngradedRegs.erase(Reg);
865 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
866 DowngradedRegs.erase(*AS);
867 }
868}
869
870namespace {
871 struct LISorter {
872 bool operator()(LiveInterval* A, LiveInterval* B) {
873 return A->beginNumber() < B->beginNumber();
874 }
875 };
876}
877
Chris Lattnercbb56252004-11-18 02:42:27 +0000878/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
879/// spill.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000880void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000881{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000882 DOUT << "\tallocating current interval: ";
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000883
Evan Chengf30a49d2008-04-03 16:40:27 +0000884 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000885 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000886 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000887 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000888 if (!physReg)
889 physReg = *RC->allocation_order_begin(*mf_);
890 DOUT << tri_->getName(physReg) << '\n';
891 // Note the register is not really in use.
892 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000893 return;
894 }
895
Evan Cheng5b16cd22009-05-01 01:03:49 +0000896 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000897
Chris Lattnera6c17502005-08-22 20:20:42 +0000898 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Chris Lattner365b95f2004-11-18 04:13:02 +0000899 unsigned StartPosition = cur->beginNumber();
Chris Lattnerb9805782005-08-23 22:27:31 +0000900 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000901
Evan Chengd0deec22009-01-20 00:16:18 +0000902 // If start of this live interval is defined by a move instruction and its
903 // source is assigned a physical register that is compatible with the target
904 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000905 // This can happen when the move is from a larger register class to a smaller
906 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000907 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000908 VNInfo *vni = cur->begin()->valno;
Lang Hames857c4e02009-06-17 21:01:20 +0000909 if (vni->def && !vni->isUnused() && vni->isDefAccurate()) {
Evan Chengc92da382007-11-03 07:20:12 +0000910 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000911 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
912 if (CopyMI &&
913 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000914 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000915 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc92da382007-11-03 07:20:12 +0000916 Reg = SrcReg;
917 else if (vrm_->isAssignedReg(SrcReg))
918 Reg = vrm_->getPhys(SrcReg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000919 if (Reg) {
920 if (SrcSubReg)
921 Reg = tri_->getSubReg(Reg, SrcSubReg);
922 if (DstSubReg)
923 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
924 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
Evan Cheng358dec52009-06-15 08:28:29 +0000925 mri_->setRegAllocationHint(cur->reg, 0, Reg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000926 }
Evan Chengc92da382007-11-03 07:20:12 +0000927 }
928 }
929 }
930
Evan Cheng5b16cd22009-05-01 01:03:49 +0000931 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +0000932 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000933 for (IntervalPtrs::const_iterator i = inactive_.begin(),
934 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000935 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000936 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +0000937 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +0000938 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000939 // If this is not in a related reg class to the register we're allocating,
940 // don't check it.
941 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
942 cur->overlapsFrom(*i->first, i->second-1)) {
943 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000944 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000945 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000946 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000947 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000948
949 // Speculatively check to see if we can get a register right now. If not,
950 // we know we won't be able to by adding more constraints. If so, we can
951 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
952 // is very bad (it contains all callee clobbered registers for any functions
953 // with a call), so we want to avoid doing that if possible.
954 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000955 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +0000956 if (physReg) {
957 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +0000958 // conflict with it. Check to see if we conflict with it or any of its
959 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +0000960 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000961 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +0000962 RegAliases.insert(*AS);
963
Chris Lattnera411cbc2005-08-22 20:59:30 +0000964 bool ConflictsWithFixed = false;
965 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +0000966 IntervalPtr &IP = fixed_[i];
967 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000968 // Okay, this reg is on the fixed list. Check to see if we actually
969 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000970 LiveInterval *I = IP.first;
971 if (I->endNumber() > StartPosition) {
972 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
973 IP.second = II;
974 if (II != I->begin() && II->start > StartPosition)
975 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +0000976 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000977 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +0000978 break;
979 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000980 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000981 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000982 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000983
984 // Okay, the register picked by our speculative getFreePhysReg call turned
985 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +0000986 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000987 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000988 // For every interval in fixed we overlap with, mark the register as not
989 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000990 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
991 IntervalPtr &IP = fixed_[i];
992 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +0000993
994 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
995 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
996 I->endNumber() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000997 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
998 IP.second = II;
999 if (II != I->begin() && II->start > StartPosition)
1000 --II;
1001 if (cur->overlapsFrom(*I, II)) {
1002 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001003 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001004 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1005 }
1006 }
1007 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001008
Evan Cheng5b16cd22009-05-01 01:03:49 +00001009 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001010 // future, see if there are any registers available.
1011 physReg = getFreePhysReg(cur);
1012 }
1013 }
1014
Chris Lattnera6c17502005-08-22 20:20:42 +00001015 // Restore the physical register tracker, removing information about the
1016 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001017 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001018
Evan Cheng5b16cd22009-05-01 01:03:49 +00001019 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001020 // the free physical register and add this interval to the active
1021 // list.
1022 if (physReg) {
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001023 DOUT << tri_->getName(physReg) << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001024 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001025 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001026 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001027 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001028
1029 // "Upgrade" the physical register since it has been allocated.
1030 UpgradeRegister(physReg);
1031 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1032 // "Downgrade" physReg to try to keep physReg from being allocated until
1033 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001034 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001035 DowngradeRegister(cur, physReg);
1036 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001037 return;
1038 }
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001039 DOUT << "no free registers\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001040
Chris Lattnera6c17502005-08-22 20:20:42 +00001041 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001042 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001043 for (std::vector<std::pair<unsigned, float> >::iterator
1044 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001045 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001046
1047 // for each interval in active, update spill weights.
1048 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1049 i != e; ++i) {
1050 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001051 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001052 "Can only allocate virtual registers!");
1053 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001054 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001055 }
1056
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001057 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001058
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001059 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001060 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001061 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001062
1063 bool Found = false;
1064 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001065 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1066 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1067 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1068 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001069 float regWeight = SpillWeights[reg];
1070 if (minWeight > regWeight)
1071 Found = true;
1072 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001073 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001074
1075 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001076 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001077 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1078 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1079 unsigned reg = *i;
1080 // No need to worry about if the alias register size < regsize of RC.
1081 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001082 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1083 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001084 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001085 }
Evan Cheng3e172252008-06-20 21:45:16 +00001086
1087 // Sort all potential spill candidates by weight.
1088 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
1089 minReg = RegsWeights[0].first;
1090 minWeight = RegsWeights[0].second;
1091 if (minWeight == HUGE_VALF) {
1092 // All registers must have inf weight. Just grab one!
1093 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona1566f22008-07-22 22:46:49 +00001094 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001095 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001096 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001097 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001098 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1099 // in fixed_. Reset them.
1100 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1101 IntervalPtr &IP = fixed_[i];
1102 LiveInterval *I = IP.first;
1103 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1104 IP.second = I->advanceTo(I->begin(), StartPosition);
1105 }
1106
Evan Cheng206d1852009-04-20 08:01:12 +00001107 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001108 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001109 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00001110 llvm_report_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001111 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001112 return;
1113 }
Evan Cheng3e172252008-06-20 21:45:16 +00001114 }
1115
1116 // Find up to 3 registers to consider as spill candidates.
1117 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1118 while (LastCandidate > 1) {
1119 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1120 break;
1121 --LastCandidate;
1122 }
1123
1124 DOUT << "\t\tregister(s) with min weight(s): ";
1125 DEBUG(for (unsigned i = 0; i != LastCandidate; ++i)
1126 DOUT << tri_->getName(RegsWeights[i].first)
1127 << " (" << RegsWeights[i].second << ")\n");
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001128
Evan Cheng206d1852009-04-20 08:01:12 +00001129 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001130 // add any added intervals back to unhandled, and restart
1131 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001132 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001133 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Evan Chengdc377862008-09-30 15:44:16 +00001134 SmallVector<LiveInterval*, 8> spillIs;
Lang Hamese2b201b2009-05-18 19:03:16 +00001135 std::vector<LiveInterval*> added;
1136
1137 if (!NewSpillFramework) {
1138 added = li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_);
Lang Hamesf41538d2009-06-02 16:53:25 +00001139 } else {
Lang Hamese2b201b2009-05-18 19:03:16 +00001140 added = spiller_->spill(cur);
1141 }
1142
Evan Cheng206d1852009-04-20 08:01:12 +00001143 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001144 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001145 if (added.empty())
1146 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001147
Evan Cheng206d1852009-04-20 08:01:12 +00001148 // Merge added with unhandled. Note that we have already sorted
1149 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001150 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001151 // This also update the NextReloadMap. That is, it adds mapping from a
1152 // register defined by a reload from SS to the next reload from SS in the
1153 // same basic block.
1154 MachineBasicBlock *LastReloadMBB = 0;
1155 LiveInterval *LastReload = 0;
1156 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1157 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1158 LiveInterval *ReloadLi = added[i];
1159 if (ReloadLi->weight == HUGE_VALF &&
1160 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1161 unsigned ReloadIdx = ReloadLi->beginNumber();
1162 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1163 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1164 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1165 // Last reload of same SS is in the same MBB. We want to try to
1166 // allocate both reloads the same register and make sure the reg
1167 // isn't clobbered in between if at all possible.
1168 assert(LastReload->beginNumber() < ReloadIdx);
1169 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1170 }
1171 LastReloadMBB = ReloadMBB;
1172 LastReload = ReloadLi;
1173 LastReloadSS = ReloadSS;
1174 }
1175 unhandled_.push(ReloadLi);
1176 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001177 return;
1178 }
1179
Chris Lattner19828d42004-11-18 03:49:30 +00001180 ++NumBacktracks;
1181
Evan Cheng206d1852009-04-20 08:01:12 +00001182 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001183 // to re-run at least this iteration. Since we didn't modify it it
1184 // should go back right in the front of the list
1185 unhandled_.push(cur);
1186
Dan Gohman6f0d0242008-02-10 18:45:23 +00001187 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001188 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001189
Evan Cheng3e172252008-06-20 21:45:16 +00001190 // We spill all intervals aliasing the register with
1191 // minimum weight, rollback to the interval with the earliest
1192 // start point and let the linear scan algorithm run again
1193 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001194
Evan Cheng3e172252008-06-20 21:45:16 +00001195 // Determine which intervals have to be spilled.
1196 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1197
1198 // Set of spilled vregs (used later to rollback properly)
1199 SmallSet<unsigned, 8> spilled;
1200
1201 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001202 // in handled we need to roll back
Lang Hamesf41538d2009-06-02 16:53:25 +00001203
Lang Hamesf41538d2009-06-02 16:53:25 +00001204 LiveInterval *earliestStartInterval = cur;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001205
Evan Cheng3e172252008-06-20 21:45:16 +00001206 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001207 // want to clear (and its aliases). We only spill those that overlap with the
1208 // current interval as the rest do not affect its allocation. we also keep
1209 // track of the earliest start of all spilled live intervals since this will
1210 // mark our rollback point.
Evan Cheng3e172252008-06-20 21:45:16 +00001211 std::vector<LiveInterval*> added;
1212 while (!spillIs.empty()) {
1213 LiveInterval *sli = spillIs.back();
1214 spillIs.pop_back();
1215 DOUT << "\t\t\tspilling(a): " << *sli << '\n';
Lang Hamesf41538d2009-06-02 16:53:25 +00001216 earliestStartInterval =
1217 (earliestStartInterval->beginNumber() < sli->beginNumber()) ?
1218 earliestStartInterval : sli;
Lang Hamesfcad1722009-06-04 01:04:22 +00001219
Lang Hamesf41538d2009-06-02 16:53:25 +00001220 std::vector<LiveInterval*> newIs;
1221 if (!NewSpillFramework) {
1222 newIs = li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_);
1223 } else {
1224 newIs = spiller_->spill(sli);
1225 }
Evan Chengc781a242009-05-03 18:32:42 +00001226 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001227 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1228 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001229 }
1230
Lang Hamesfcad1722009-06-04 01:04:22 +00001231 unsigned earliestStart = earliestStartInterval->beginNumber();
Lang Hamesf41538d2009-06-02 16:53:25 +00001232
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001233 DOUT << "\t\trolling back to: " << earliestStart << '\n';
Chris Lattnercbb56252004-11-18 02:42:27 +00001234
1235 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001236 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001237 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001238 while (!handled_.empty()) {
1239 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001240 // If this interval starts before t we are done.
Chris Lattner23b71c12004-11-18 01:29:39 +00001241 if (i->beginNumber() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001242 break;
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001243 DOUT << "\t\t\tundo changes for: " << *i << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001244 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001245
1246 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001247 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001248 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001249 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001250 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001251 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001252 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001253 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001254 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001255 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001256 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001257 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001258 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001259 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001260 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001261 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001262 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001263 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001264 "Can only allocate virtual registers!");
1265 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001266 unhandled_.push(i);
1267 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001268
Evan Cheng206d1852009-04-20 08:01:12 +00001269 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1270 if (ii == DowngradeMap.end())
1271 // It interval has a preference, it must be defined by a copy. Clear the
1272 // preference now since the source interval allocation may have been
1273 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001274 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001275 else {
1276 UpgradeRegister(ii->second);
1277 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001278 }
1279
Chris Lattner19828d42004-11-18 03:49:30 +00001280 // Rewind the iterators in the active, inactive, and fixed lists back to the
1281 // point we reverted to.
1282 RevertVectorIteratorsTo(active_, earliestStart);
1283 RevertVectorIteratorsTo(inactive_, earliestStart);
1284 RevertVectorIteratorsTo(fixed_, earliestStart);
1285
Evan Cheng206d1852009-04-20 08:01:12 +00001286 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001287 // insert it in active (the next iteration of the algorithm will
1288 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001289 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1290 LiveInterval *HI = handled_[i];
1291 if (!HI->expiredAt(earliestStart) &&
1292 HI->expiredAt(cur->beginNumber())) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001293 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
Chris Lattnercbb56252004-11-18 02:42:27 +00001294 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001295 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001296 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001297 }
1298 }
1299
Evan Cheng206d1852009-04-20 08:01:12 +00001300 // Merge added with unhandled.
1301 // This also update the NextReloadMap. That is, it adds mapping from a
1302 // register defined by a reload from SS to the next reload from SS in the
1303 // same basic block.
1304 MachineBasicBlock *LastReloadMBB = 0;
1305 LiveInterval *LastReload = 0;
1306 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1307 std::sort(added.begin(), added.end(), LISorter());
1308 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1309 LiveInterval *ReloadLi = added[i];
1310 if (ReloadLi->weight == HUGE_VALF &&
1311 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1312 unsigned ReloadIdx = ReloadLi->beginNumber();
1313 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1314 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1315 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1316 // Last reload of same SS is in the same MBB. We want to try to
1317 // allocate both reloads the same register and make sure the reg
1318 // isn't clobbered in between if at all possible.
1319 assert(LastReload->beginNumber() < ReloadIdx);
1320 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1321 }
1322 LastReloadMBB = ReloadMBB;
1323 LastReload = ReloadLi;
1324 LastReloadSS = ReloadSS;
1325 }
1326 unhandled_.push(ReloadLi);
1327 }
1328}
1329
Evan Cheng358dec52009-06-15 08:28:29 +00001330unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1331 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001332 unsigned MaxInactiveCount,
1333 SmallVector<unsigned, 256> &inactiveCounts,
1334 bool SkipDGRegs) {
1335 unsigned FreeReg = 0;
1336 unsigned FreeRegInactiveCount = 0;
1337
Evan Chengf9f1da12009-06-18 02:04:01 +00001338 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1339 // Resolve second part of the hint (if possible) given the current allocation.
1340 unsigned physReg = Hint.second;
1341 if (physReg &&
1342 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1343 physReg = vrm_->getPhys(physReg);
1344
Evan Cheng358dec52009-06-15 08:28:29 +00001345 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001346 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001347 assert(I != E && "No allocatable register in this register class!");
1348
1349 // Scan for the first available register.
1350 for (; I != E; ++I) {
1351 unsigned Reg = *I;
1352 // Ignore "downgraded" registers.
1353 if (SkipDGRegs && DowngradedRegs.count(Reg))
1354 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001355 if (isRegAvail(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001356 FreeReg = Reg;
1357 if (FreeReg < inactiveCounts.size())
1358 FreeRegInactiveCount = inactiveCounts[FreeReg];
1359 else
1360 FreeRegInactiveCount = 0;
1361 break;
1362 }
1363 }
1364
1365 // If there are no free regs, or if this reg has the max inactive count,
1366 // return this register.
1367 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount)
1368 return FreeReg;
Evan Cheng358dec52009-06-15 08:28:29 +00001369
Evan Cheng206d1852009-04-20 08:01:12 +00001370 // Continue scanning the registers, looking for the one with the highest
1371 // inactive count. Alkis found that this reduced register pressure very
1372 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1373 // reevaluated now.
1374 for (; I != E; ++I) {
1375 unsigned Reg = *I;
1376 // Ignore "downgraded" registers.
1377 if (SkipDGRegs && DowngradedRegs.count(Reg))
1378 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001379 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Evan Cheng206d1852009-04-20 08:01:12 +00001380 FreeRegInactiveCount < inactiveCounts[Reg]) {
1381 FreeReg = Reg;
1382 FreeRegInactiveCount = inactiveCounts[Reg];
1383 if (FreeRegInactiveCount == MaxInactiveCount)
1384 break; // We found the one with the max inactive count.
1385 }
1386 }
1387
1388 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001389}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001390
Chris Lattnercbb56252004-11-18 02:42:27 +00001391/// getFreePhysReg - return a free physical register for this virtual register
1392/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001393unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001394 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001395 unsigned MaxInactiveCount = 0;
1396
Evan Cheng841ee1a2008-09-18 22:38:47 +00001397 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001398 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1399
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001400 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1401 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001402 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001403 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001404 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001405
1406 // If this is not in a related reg class to the register we're allocating,
1407 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001408 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001409 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1410 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001411 if (inactiveCounts.size() <= reg)
1412 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001413 ++inactiveCounts[reg];
1414 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1415 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001416 }
1417
Evan Cheng20b0abc2007-04-17 20:32:26 +00001418 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001419 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001420 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1421 if (Preference) {
1422 DOUT << "(preferred: " << tri_->getName(Preference) << ") ";
1423 if (isRegAvail(Preference) &&
1424 RC->contains(Preference))
1425 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001426 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001427
Evan Cheng206d1852009-04-20 08:01:12 +00001428 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001429 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001430 true);
1431 if (FreeReg)
1432 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001433 }
Evan Cheng358dec52009-06-15 08:28:29 +00001434 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001435}
1436
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001437FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001438 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001439}