blob: f046ac9627d92719fd17747d18a6154353cfb955 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- PhiElimination.cpp - Eliminate PHI nodes by inserting copies ------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerbc40e892003-01-13 20:01:16 +00009//
10// This pass eliminates machine instruction PHI nodes by inserting copy
11// instructions. This destroys SSA information, but is the desired input for
12// some register allocators.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattnercd3245a2006-12-19 22:41:21 +000016#define DEBUG_TYPE "phielim"
Chris Lattner0742b592004-02-23 18:38:20 +000017#include "llvm/CodeGen/Passes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "PHIEliminationUtils.h"
19#include "llvm/ADT/STLExtras.h"
20#include "llvm/ADT/SmallPtrSet.h"
21#include "llvm/ADT/Statistic.h"
Cameron Zwarichb7cfac32013-02-10 06:42:36 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +000024#include "llvm/CodeGen/MachineDominators.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Chengf870fbc2008-04-11 17:54:45 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng97b9b972010-08-17 01:20:36 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000029#include "llvm/IR/Function.h"
Cameron Zwarich6a951ac2011-03-10 05:59:17 +000030#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000031#include "llvm/Support/Compiler.h"
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000032#include "llvm/Support/Debug.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Chris Lattner6db07562005-10-03 07:22:07 +000035#include <algorithm>
Chris Lattner0742b592004-02-23 18:38:20 +000036using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000037
Cameron Zwarich6a951ac2011-03-10 05:59:17 +000038static cl::opt<bool>
39DisableEdgeSplitting("disable-phi-elim-edge-splitting", cl::init(false),
40 cl::Hidden, cl::desc("Disable critical edge splitting "
41 "during PHI elimination"));
42
Cameron Zwarich5758a712013-02-12 03:49:25 +000043static cl::opt<bool>
44SplitAllCriticalEdges("phi-elim-split-all-critical-edges", cl::init(false),
45 cl::Hidden, cl::desc("Split all critical edges during "
46 "PHI elimination"));
47
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000048namespace {
49 class PHIElimination : public MachineFunctionPass {
50 MachineRegisterInfo *MRI; // Machine register information
Cameron Zwarichfe0fd352013-02-10 06:42:30 +000051 LiveVariables *LV;
Cameron Zwarichb7cfac32013-02-10 06:42:36 +000052 LiveIntervals *LIS;
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000053
54 public:
55 static char ID; // Pass identification, replacement for typeid
56 PHIElimination() : MachineFunctionPass(ID) {
57 initializePHIEliminationPass(*PassRegistry::getPassRegistry());
58 }
59
60 virtual bool runOnMachineFunction(MachineFunction &Fn);
61 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
62
63 private:
64 /// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions
65 /// in predecessor basic blocks.
66 ///
67 bool EliminatePHINodes(MachineFunction &MF, MachineBasicBlock &MBB);
Cameron Zwarich02513c02013-02-10 06:42:32 +000068 void LowerPHINode(MachineBasicBlock &MBB,
69 MachineBasicBlock::iterator AfterPHIsIt);
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000070
71 /// analyzePHINodes - Gather information about the PHI nodes in
72 /// here. In particular, we want to map the number of uses of a virtual
73 /// register which is used in a PHI node. We map that to the BB the
74 /// vreg is coming from. This is used later to determine when the vreg
75 /// is killed in the BB.
76 ///
77 void analyzePHINodes(const MachineFunction& Fn);
78
79 /// Split critical edges where necessary for good coalescer performance.
80 bool SplitPHIEdges(MachineFunction &MF, MachineBasicBlock &MBB,
Cameron Zwarichfe0fd352013-02-10 06:42:30 +000081 MachineLoopInfo *MLI);
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000082
Cameron Zwarich36f54482013-02-10 23:29:49 +000083 // These functions are temporary abstractions around LiveVariables and
84 // LiveIntervals, so they can go away when LiveVariables does.
85 bool isLiveIn(unsigned Reg, MachineBasicBlock *MBB);
86 bool isLiveOutPastPHIs(unsigned Reg, MachineBasicBlock *MBB);
87
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000088 typedef std::pair<unsigned, unsigned> BBVRegPair;
89 typedef DenseMap<BBVRegPair, unsigned> VRegPHIUse;
90
91 VRegPHIUse VRegPHIUseCount;
92
93 // Defs of PHI sources which are implicit_def.
94 SmallPtrSet<MachineInstr*, 4> ImpDefs;
95
96 // Map reusable lowered PHI node -> incoming join register.
97 typedef DenseMap<MachineInstr*, unsigned,
98 MachineInstrExpressionTrait> LoweredPHIMap;
99 LoweredPHIMap LoweredPHIs;
100 };
101}
102
Cameron Zwarich02513c02013-02-10 06:42:32 +0000103STATISTIC(NumLowered, "Number of phis lowered");
Cameron Zwarich117be032011-02-14 02:09:11 +0000104STATISTIC(NumCriticalEdgesSplit, "Number of critical edges split");
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000105STATISTIC(NumReused, "Number of reused lowered phis");
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000106
Lang Hamesfae02a22009-07-21 23:47:33 +0000107char PHIElimination::ID = 0;
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000108char& llvm::PHIEliminationID = PHIElimination::ID;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000109
Andrew Trick8dd26252012-02-10 04:10:36 +0000110INITIALIZE_PASS_BEGIN(PHIElimination, "phi-node-elimination",
111 "Eliminate PHI nodes for register allocation",
112 false, false)
113INITIALIZE_PASS_DEPENDENCY(LiveVariables)
114INITIALIZE_PASS_END(PHIElimination, "phi-node-elimination",
115 "Eliminate PHI nodes for register allocation", false, false)
116
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000117void PHIElimination::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000118 AU.addPreserved<LiveVariables>();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000119 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +0000120 AU.addPreserved<MachineDominatorTree>();
Evan Cheng148341c2010-08-17 21:00:37 +0000121 AU.addPreserved<MachineLoopInfo>();
Dan Gohman845012e2009-07-31 23:37:33 +0000122 MachineFunctionPass::getAnalysisUsage(AU);
123}
Lang Hamesfae02a22009-07-21 23:47:33 +0000124
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000125bool PHIElimination::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng28428cd2010-05-04 17:12:26 +0000126 MRI = &MF.getRegInfo();
Cameron Zwarichfe0fd352013-02-10 06:42:30 +0000127 LV = getAnalysisIfAvailable<LiveVariables>();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000128 LIS = getAnalysisIfAvailable<LiveIntervals>();
Evan Cheng576a2702008-04-03 16:38:20 +0000129
Evan Cheng576a2702008-04-03 16:38:20 +0000130 bool Changed = false;
131
Jakob Stoklund Olesen73e7dce2011-07-29 22:51:22 +0000132 // This pass takes the function out of SSA form.
133 MRI->leaveSSA();
134
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000135 // Split critical edges to help the coalescer. This does not yet support
136 // updating LiveIntervals, so we disable it.
Cameron Zwarich8597c142013-02-11 09:24:47 +0000137 if (!DisableEdgeSplitting && (LV || LIS)) {
Cameron Zwarichfe0fd352013-02-10 06:42:30 +0000138 MachineLoopInfo *MLI = getAnalysisIfAvailable<MachineLoopInfo>();
139 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
140 Changed |= SplitPHIEdges(MF, *I, MLI);
Evan Cheng148341c2010-08-17 21:00:37 +0000141 }
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000142
143 // Populate VRegPHIUseCount
Evan Cheng28428cd2010-05-04 17:12:26 +0000144 analyzePHINodes(MF);
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000145
Evan Cheng576a2702008-04-03 16:38:20 +0000146 // Eliminate PHI instructions by inserting copies into predecessor blocks.
Evan Cheng28428cd2010-05-04 17:12:26 +0000147 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
148 Changed |= EliminatePHINodes(MF, *I);
Evan Cheng576a2702008-04-03 16:38:20 +0000149
150 // Remove dead IMPLICIT_DEF instructions.
Bill Wendling3de82492009-12-17 23:42:32 +0000151 for (SmallPtrSet<MachineInstr*, 4>::iterator I = ImpDefs.begin(),
Evan Cheng576a2702008-04-03 16:38:20 +0000152 E = ImpDefs.end(); I != E; ++I) {
153 MachineInstr *DefMI = *I;
154 unsigned DefReg = DefMI->getOperand(0).getReg();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000155 if (MRI->use_nodbg_empty(DefReg)) {
156 if (LIS)
157 LIS->RemoveMachineInstrFromMaps(DefMI);
Evan Cheng576a2702008-04-03 16:38:20 +0000158 DefMI->eraseFromParent();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000159 }
Evan Cheng576a2702008-04-03 16:38:20 +0000160 }
161
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000162 // Clean up the lowered PHI instructions.
163 for (LoweredPHIMap::iterator I = LoweredPHIs.begin(), E = LoweredPHIs.end();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000164 I != E; ++I) {
Cameron Zwarich8d491342013-02-12 05:48:56 +0000165 if (LIS)
166 LIS->RemoveMachineInstrFromMaps(I->first);
Evan Cheng28428cd2010-05-04 17:12:26 +0000167 MF.DeleteMachineInstr(I->first);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000168 }
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000169
Bill Wendling3de82492009-12-17 23:42:32 +0000170 LoweredPHIs.clear();
Evan Cheng576a2702008-04-03 16:38:20 +0000171 ImpDefs.clear();
172 VRegPHIUseCount.clear();
Evan Cheng28428cd2010-05-04 17:12:26 +0000173
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000174 if (LIS)
175 MF.verify(this, "After PHI elimination");
176
Evan Cheng576a2702008-04-03 16:38:20 +0000177 return Changed;
178}
179
Chris Lattnerbc40e892003-01-13 20:01:16 +0000180/// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions in
181/// predecessor basic blocks.
182///
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000183bool PHIElimination::EliminatePHINodes(MachineFunction &MF,
Lang Hamesfae02a22009-07-21 23:47:33 +0000184 MachineBasicBlock &MBB) {
Chris Lattner518bb532010-02-09 19:54:29 +0000185 if (MBB.empty() || !MBB.front().isPHI())
Chris Lattner53a79aa2005-10-03 04:47:08 +0000186 return false; // Quick exit for basic blocks without PHIs.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000187
Chris Lattner791f8962004-05-10 18:47:18 +0000188 // Get an iterator to the first instruction after the last PHI node (this may
Chris Lattner53a79aa2005-10-03 04:47:08 +0000189 // also be the end of the basic block).
Cameron Zwarich2a794292010-12-04 20:40:15 +0000190 MachineBasicBlock::iterator AfterPHIsIt = MBB.SkipPHIsAndLabels(MBB.begin());
Chris Lattner791f8962004-05-10 18:47:18 +0000191
Chris Lattner518bb532010-02-09 19:54:29 +0000192 while (MBB.front().isPHI())
Cameron Zwarich02513c02013-02-10 06:42:32 +0000193 LowerPHINode(MBB, AfterPHIsIt);
Bill Wendlingca756d22006-09-28 07:10:24 +0000194
Chris Lattner53a79aa2005-10-03 04:47:08 +0000195 return true;
196}
Misha Brukmanedf128a2005-04-21 22:36:52 +0000197
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000198/// isImplicitlyDefined - Return true if all defs of VirtReg are implicit-defs.
199/// This includes registers with no defs.
200static bool isImplicitlyDefined(unsigned VirtReg,
201 const MachineRegisterInfo *MRI) {
202 for (MachineRegisterInfo::def_iterator DI = MRI->def_begin(VirtReg),
203 DE = MRI->def_end(); DI != DE; ++DI)
204 if (!DI->isImplicitDef())
205 return false;
206 return true;
207}
208
Evan Cheng1b38ec82008-06-19 01:21:26 +0000209/// isSourceDefinedByImplicitDef - Return true if all sources of the phi node
210/// are implicit_def's.
Bill Wendlingae94dda2008-05-12 22:15:05 +0000211static bool isSourceDefinedByImplicitDef(const MachineInstr *MPhi,
Evan Cheng1b38ec82008-06-19 01:21:26 +0000212 const MachineRegisterInfo *MRI) {
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000213 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
214 if (!isImplicitlyDefined(MPhi->getOperand(i).getReg(), MRI))
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000215 return false;
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000216 return true;
Evan Chengf870fbc2008-04-11 17:54:45 +0000217}
218
Evan Chengfc0b80d2009-03-13 22:59:14 +0000219
Cameron Zwarich02513c02013-02-10 06:42:32 +0000220/// LowerPHINode - Lower the PHI node at the top of the specified block,
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000221///
Cameron Zwarich02513c02013-02-10 06:42:32 +0000222void PHIElimination::LowerPHINode(MachineBasicBlock &MBB,
223 MachineBasicBlock::iterator AfterPHIsIt) {
224 ++NumLowered;
Chris Lattner53a79aa2005-10-03 04:47:08 +0000225 // Unlink the PHI node from the basic block, but don't delete the PHI yet.
226 MachineInstr *MPhi = MBB.remove(MBB.begin());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000227
Evan Chengf870fbc2008-04-11 17:54:45 +0000228 unsigned NumSrcs = (MPhi->getNumOperands() - 1) / 2;
Chris Lattner53a79aa2005-10-03 04:47:08 +0000229 unsigned DestReg = MPhi->getOperand(0).getReg();
Jakob Stoklund Olesen9ac24882010-08-18 16:09:47 +0000230 assert(MPhi->getOperand(0).getSubReg() == 0 && "Can't handle sub-reg PHIs");
Evan Cheng9f1c8312008-07-03 09:09:37 +0000231 bool isDead = MPhi->getOperand(0).isDead();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000232
Bill Wendlingca756d22006-09-28 07:10:24 +0000233 // Create a new register for the incoming PHI arguments.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000234 MachineFunction &MF = *MBB.getParent();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000235 unsigned IncomingReg = 0;
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000236 bool reusedIncoming = false; // Is IncomingReg reused from an earlier PHI?
Chris Lattnerbc40e892003-01-13 20:01:16 +0000237
Bill Wendlingae94dda2008-05-12 22:15:05 +0000238 // Insert a register to register copy at the top of the current block (but
Chris Lattner53a79aa2005-10-03 04:47:08 +0000239 // after any remaining phi nodes) which copies the new incoming register
240 // into the phi node destination.
Owen Andersond10fd972007-12-31 06:32:00 +0000241 const TargetInstrInfo *TII = MF.getTarget().getInstrInfo();
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000242 if (isSourceDefinedByImplicitDef(MPhi, MRI))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000243 // If all sources of a PHI node are implicit_def, just emit an
244 // implicit_def instead of a copy.
Bill Wendlingd62e06c2009-02-03 02:29:34 +0000245 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000246 TII->get(TargetOpcode::IMPLICIT_DEF), DestReg);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000247 else {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000248 // Can we reuse an earlier PHI node? This only happens for critical edges,
249 // typically those created by tail duplication.
250 unsigned &entry = LoweredPHIs[MPhi];
251 if (entry) {
252 // An identical PHI node was already lowered. Reuse the incoming register.
253 IncomingReg = entry;
254 reusedIncoming = true;
255 ++NumReused;
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000256 DEBUG(dbgs() << "Reusing " << PrintReg(IncomingReg) << " for " << *MPhi);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000257 } else {
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000258 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(DestReg);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000259 entry = IncomingReg = MF.getRegInfo().createVirtualRegister(RC);
260 }
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000261 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
262 TII->get(TargetOpcode::COPY), DestReg)
263 .addReg(IncomingReg);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000264 }
Chris Lattner53a79aa2005-10-03 04:47:08 +0000265
Bill Wendlingae94dda2008-05-12 22:15:05 +0000266 // Update live variable information if there is any.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000267 if (LV) {
268 MachineInstr *PHICopy = prior(AfterPHIsIt);
269
Evan Cheng9f1c8312008-07-03 09:09:37 +0000270 if (IncomingReg) {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000271 LiveVariables::VarInfo &VI = LV->getVarInfo(IncomingReg);
272
Evan Cheng9f1c8312008-07-03 09:09:37 +0000273 // Increment use count of the newly created virtual register.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000274 LV->setPHIJoin(IncomingReg);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000275
276 // When we are reusing the incoming register, it may already have been
277 // killed in this block. The old kill will also have been inserted at
278 // AfterPHIsIt, so it appears before the current PHICopy.
279 if (reusedIncoming)
280 if (MachineInstr *OldKill = VI.findKill(&MBB)) {
David Greenef7882972010-01-05 01:24:24 +0000281 DEBUG(dbgs() << "Remove old kill from " << *OldKill);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000282 LV->removeVirtualRegisterKilled(IncomingReg, OldKill);
283 DEBUG(MBB.dump());
284 }
Evan Cheng3fefc182007-04-18 00:36:11 +0000285
Evan Cheng9f1c8312008-07-03 09:09:37 +0000286 // Add information to LiveVariables to know that the incoming value is
287 // killed. Note that because the value is defined in several places (once
288 // each for each incoming block), the "def" block and instruction fields
289 // for the VarInfo is not filled in.
290 LV->addVirtualRegisterKilled(IncomingReg, PHICopy);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000291 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000292
Bill Wendlingae94dda2008-05-12 22:15:05 +0000293 // Since we are going to be deleting the PHI node, if it is the last use of
294 // any registers, or if the value itself is dead, we need to move this
Chris Lattner53a79aa2005-10-03 04:47:08 +0000295 // information over to the new copy we just inserted.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000296 LV->removeVirtualRegistersKilled(MPhi);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000297
Chris Lattner6db07562005-10-03 07:22:07 +0000298 // If the result is dead, update LV.
Evan Cheng9f1c8312008-07-03 09:09:37 +0000299 if (isDead) {
Chris Lattner6db07562005-10-03 07:22:07 +0000300 LV->addVirtualRegisterDead(DestReg, PHICopy);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000301 LV->removeVirtualRegisterDead(DestReg, MPhi);
Chris Lattner53a79aa2005-10-03 04:47:08 +0000302 }
303 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000304
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000305 // Update LiveIntervals for the new copy or implicit def.
306 if (LIS) {
307 MachineInstr *NewInstr = prior(AfterPHIsIt);
308 LIS->InsertMachineInstrInMaps(NewInstr);
309
310 SlotIndex MBBStartIndex = LIS->getMBBStartIdx(&MBB);
311 SlotIndex DestCopyIndex = LIS->getInstructionIndex(NewInstr);
312 if (IncomingReg) {
313 // Add the region from the beginning of MBB to the copy instruction to
314 // IncomingReg's live interval.
315 LiveInterval &IncomingLI = LIS->getOrCreateInterval(IncomingReg);
316 VNInfo *IncomingVNI = IncomingLI.getVNInfoAt(MBBStartIndex);
317 if (!IncomingVNI)
318 IncomingVNI = IncomingLI.getNextValue(MBBStartIndex,
319 LIS->getVNInfoAllocator());
320 IncomingLI.addRange(LiveRange(MBBStartIndex,
321 DestCopyIndex.getRegSlot(),
322 IncomingVNI));
323 }
324
325 LiveInterval &DestLI = LIS->getOrCreateInterval(DestReg);
326 if (NewInstr->getOperand(0).isDead()) {
327 // A dead PHI's live range begins and ends at the start of the MBB, but
328 // the lowered copy, which will still be dead, needs to begin and end at
329 // the copy instruction.
330 VNInfo *OrigDestVNI = DestLI.getVNInfoAt(MBBStartIndex);
331 assert(OrigDestVNI && "PHI destination should be live at block entry.");
332 DestLI.removeRange(MBBStartIndex, MBBStartIndex.getDeadSlot());
333 DestLI.createDeadDef(DestCopyIndex.getRegSlot(),
334 LIS->getVNInfoAllocator());
335 DestLI.removeValNo(OrigDestVNI);
336 } else {
337 // Otherwise, remove the region from the beginning of MBB to the copy
338 // instruction from DestReg's live interval.
339 DestLI.removeRange(MBBStartIndex, DestCopyIndex.getRegSlot());
340 VNInfo *DestVNI = DestLI.getVNInfoAt(DestCopyIndex.getRegSlot());
341 assert(DestVNI && "PHI destination should be live at its definition.");
342 DestVNI->def = DestCopyIndex.getRegSlot();
343 }
344 }
345
Bill Wendlingae94dda2008-05-12 22:15:05 +0000346 // Adjust the VRegPHIUseCount map to account for the removal of this PHI node.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000347 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000348 --VRegPHIUseCount[BBVRegPair(MPhi->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner8aa797a2007-12-30 23:10:15 +0000349 MPhi->getOperand(i).getReg())];
Chris Lattner572c7702003-05-12 14:28:28 +0000350
Bill Wendlingae94dda2008-05-12 22:15:05 +0000351 // Now loop over all of the incoming arguments, changing them to copy into the
352 // IncomingReg register in the corresponding predecessor basic block.
Evan Cheng576a2702008-04-03 16:38:20 +0000353 SmallPtrSet<MachineBasicBlock*, 8> MBBsInsertedInto;
Evan Chengf870fbc2008-04-11 17:54:45 +0000354 for (int i = NumSrcs - 1; i >= 0; --i) {
355 unsigned SrcReg = MPhi->getOperand(i*2+1).getReg();
Jakob Stoklund Olesen9ac24882010-08-18 16:09:47 +0000356 unsigned SrcSubReg = MPhi->getOperand(i*2+1).getSubReg();
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000357 bool SrcUndef = MPhi->getOperand(i*2+1).isUndef() ||
358 isImplicitlyDefined(SrcReg, MRI);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000359 assert(TargetRegisterInfo::isVirtualRegister(SrcReg) &&
Chris Lattner6db07562005-10-03 07:22:07 +0000360 "Machine PHI Operands must all be virtual registers!");
Chris Lattner53a79aa2005-10-03 04:47:08 +0000361
Lang Hames287b8b02009-07-23 04:34:03 +0000362 // Get the MachineBasicBlock equivalent of the BasicBlock that is the source
363 // path the PHI.
364 MachineBasicBlock &opBlock = *MPhi->getOperand(i*2+2).getMBB();
365
Chris Lattner53a79aa2005-10-03 04:47:08 +0000366 // Check to make sure we haven't already emitted the copy for this block.
Bill Wendlingae94dda2008-05-12 22:15:05 +0000367 // This can happen because PHI nodes may have multiple entries for the same
368 // basic block.
Evan Cheng576a2702008-04-03 16:38:20 +0000369 if (!MBBsInsertedInto.insert(&opBlock))
Chris Lattner6db07562005-10-03 07:22:07 +0000370 continue; // If the copy has already been emitted, we're done.
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000371
Bill Wendlingae94dda2008-05-12 22:15:05 +0000372 // Find a safe location to insert the copy, this may be the first terminator
373 // in the block (or end()).
Jakob Stoklund Olesen12222872009-11-13 21:56:15 +0000374 MachineBasicBlock::iterator InsertPos =
Cameron Zwaricha4746852010-12-05 19:51:05 +0000375 findPHICopyInsertPoint(&opBlock, &MBB, SrcReg);
Evan Chengfc0b80d2009-03-13 22:59:14 +0000376
Chris Lattner6db07562005-10-03 07:22:07 +0000377 // Insert the copy.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000378 MachineInstr *NewSrcInstr = 0;
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000379 if (!reusedIncoming && IncomingReg) {
380 if (SrcUndef) {
381 // The source register is undefined, so there is no need for a real
382 // COPY, but we still need to ensure joint dominance by defs.
383 // Insert an IMPLICIT_DEF instruction.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000384 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
385 TII->get(TargetOpcode::IMPLICIT_DEF),
386 IncomingReg);
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000387
388 // Clean up the old implicit-def, if there even was one.
389 if (MachineInstr *DefMI = MRI->getVRegDef(SrcReg))
390 if (DefMI->isImplicitDef())
391 ImpDefs.insert(DefMI);
392 } else {
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000393 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
394 TII->get(TargetOpcode::COPY), IncomingReg)
395 .addReg(SrcReg, 0, SrcSubReg);
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000396 }
397 }
Chris Lattner53a79aa2005-10-03 04:47:08 +0000398
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000399 // We only need to update the LiveVariables kill of SrcReg if this was the
400 // last PHI use of SrcReg to be lowered on this CFG edge and it is not live
401 // out of the predecessor. We can also ignore undef sources.
402 if (LV && !SrcUndef &&
403 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)] &&
404 !LV->isLiveOut(SrcReg, opBlock)) {
405 // We want to be able to insert a kill of the register if this PHI (aka,
406 // the copy we just inserted) is the last use of the source value. Live
407 // variable analysis conservatively handles this by saying that the value
408 // is live until the end of the block the PHI entry lives in. If the value
409 // really is dead at the PHI copy, there will be no successor blocks which
410 // have the value live-in.
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000411
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000412 // Okay, if we now know that the value is not live out of the block, we
413 // can add a kill marker in this block saying that it kills the incoming
414 // value!
Chris Lattner6db07562005-10-03 07:22:07 +0000415
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000416 // In our final twist, we have to decide which instruction kills the
Jakob Stoklund Olesen9e51b142012-07-04 19:52:05 +0000417 // register. In most cases this is the copy, however, terminator
418 // instructions at the end of the block may also use the value. In this
419 // case, we should mark the last such terminator as being the killing
420 // block, not the copy.
421 MachineBasicBlock::iterator KillInst = opBlock.end();
422 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
423 for (MachineBasicBlock::iterator Term = FirstTerm;
424 Term != opBlock.end(); ++Term) {
425 if (Term->readsRegister(SrcReg))
426 KillInst = Term;
427 }
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000428
Jakob Stoklund Olesen9e51b142012-07-04 19:52:05 +0000429 if (KillInst == opBlock.end()) {
430 // No terminator uses the register.
431
432 if (reusedIncoming || !IncomingReg) {
433 // We may have to rewind a bit if we didn't insert a copy this time.
434 KillInst = FirstTerm;
435 while (KillInst != opBlock.begin()) {
436 --KillInst;
437 if (KillInst->isDebugValue())
438 continue;
439 if (KillInst->readsRegister(SrcReg))
440 break;
441 }
442 } else {
443 // We just inserted this copy.
444 KillInst = prior(InsertPos);
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000445 }
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000446 }
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000447 assert(KillInst->readsRegister(SrcReg) && "Cannot find kill instruction");
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000448
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000449 // Finally, mark it killed.
450 LV->addVirtualRegisterKilled(SrcReg, KillInst);
Chris Lattner6db07562005-10-03 07:22:07 +0000451
452 // This vreg no longer lives all of the way through opBlock.
453 unsigned opBlockNum = opBlock.getNumber();
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000454 LV->getVarInfo(SrcReg).AliveBlocks.reset(opBlockNum);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000455 }
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000456
457 if (LIS) {
458 if (NewSrcInstr) {
459 LIS->InsertMachineInstrInMaps(NewSrcInstr);
460 LIS->addLiveRangeToEndOfBlock(IncomingReg, NewSrcInstr);
461 }
462
463 if (!SrcUndef &&
464 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)]) {
465 LiveInterval &SrcLI = LIS->getInterval(SrcReg);
466
467 bool isLiveOut = false;
468 for (MachineBasicBlock::succ_iterator SI = opBlock.succ_begin(),
469 SE = opBlock.succ_end(); SI != SE; ++SI) {
470 if (SrcLI.liveAt(LIS->getMBBStartIdx(*SI))) {
471 isLiveOut = true;
472 break;
473 }
474 }
475
476 if (!isLiveOut) {
477 MachineBasicBlock::iterator KillInst = opBlock.end();
478 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
479 for (MachineBasicBlock::iterator Term = FirstTerm;
480 Term != opBlock.end(); ++Term) {
481 if (Term->readsRegister(SrcReg))
482 KillInst = Term;
483 }
484
485 if (KillInst == opBlock.end()) {
486 // No terminator uses the register.
487
488 if (reusedIncoming || !IncomingReg) {
489 // We may have to rewind a bit if we didn't just insert a copy.
490 KillInst = FirstTerm;
491 while (KillInst != opBlock.begin()) {
492 --KillInst;
493 if (KillInst->isDebugValue())
494 continue;
495 if (KillInst->readsRegister(SrcReg))
496 break;
497 }
498 } else {
499 // We just inserted this copy.
500 KillInst = prior(InsertPos);
501 }
502 }
503 assert(KillInst->readsRegister(SrcReg) &&
504 "Cannot find kill instruction");
505
506 SlotIndex LastUseIndex = LIS->getInstructionIndex(KillInst);
507 SrcLI.removeRange(LastUseIndex.getRegSlot(),
508 LIS->getMBBEndIdx(&opBlock));
509 }
510 }
511 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000512 }
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000513
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000514 // Really delete the PHI instruction now, if it is not in the LoweredPHIs map.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000515 if (reusedIncoming || !IncomingReg) {
516 if (LIS)
517 LIS->RemoveMachineInstrFromMaps(MPhi);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000518 MF.DeleteMachineInstr(MPhi);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000519 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000520}
Bill Wendlingca756d22006-09-28 07:10:24 +0000521
522/// analyzePHINodes - Gather information about the PHI nodes in here. In
523/// particular, we want to map the number of uses of a virtual register which is
524/// used in a PHI node. We map that to the BB the vreg is coming from. This is
525/// used later to determine when the vreg is killed in the BB.
526///
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000527void PHIElimination::analyzePHINodes(const MachineFunction& MF) {
Evan Cheng28428cd2010-05-04 17:12:26 +0000528 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
Bill Wendlingca756d22006-09-28 07:10:24 +0000529 I != E; ++I)
530 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
Chris Lattner518bb532010-02-09 19:54:29 +0000531 BBI != BBE && BBI->isPHI(); ++BBI)
Bill Wendlingca756d22006-09-28 07:10:24 +0000532 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000533 ++VRegPHIUseCount[BBVRegPair(BBI->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner8aa797a2007-12-30 23:10:15 +0000534 BBI->getOperand(i).getReg())];
Bill Wendlingca756d22006-09-28 07:10:24 +0000535}
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000536
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000537bool PHIElimination::SplitPHIEdges(MachineFunction &MF,
Cameron Zwarich61a73342011-02-17 06:13:46 +0000538 MachineBasicBlock &MBB,
Cameron Zwarich61a73342011-02-17 06:13:46 +0000539 MachineLoopInfo *MLI) {
Chris Lattner518bb532010-02-09 19:54:29 +0000540 if (MBB.empty() || !MBB.front().isPHI() || MBB.isLandingPad())
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000541 return false; // Quick exit for basic blocks without PHIs.
Jakob Stoklund Olesen0257dd32009-11-18 18:01:35 +0000542
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000543 const MachineLoop *CurLoop = MLI ? MLI->getLoopFor(&MBB) : 0;
544 bool IsLoopHeader = CurLoop && &MBB == CurLoop->getHeader();
545
Evan Cheng97b9b972010-08-17 01:20:36 +0000546 bool Changed = false;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000547 for (MachineBasicBlock::iterator BBI = MBB.begin(), BBE = MBB.end();
Chris Lattner518bb532010-02-09 19:54:29 +0000548 BBI != BBE && BBI->isPHI(); ++BBI) {
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000549 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
550 unsigned Reg = BBI->getOperand(i).getReg();
551 MachineBasicBlock *PreMBB = BBI->getOperand(i+1).getMBB();
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000552 // Is there a critical edge from PreMBB to MBB?
553 if (PreMBB->succ_size() == 1)
554 continue;
555
Evan Chenge0083842010-08-17 17:43:50 +0000556 // Avoid splitting backedges of loops. It would introduce small
557 // out-of-line blocks into the loop which is very bad for code placement.
Cameron Zwarich5758a712013-02-12 03:49:25 +0000558 if (PreMBB == &MBB && !SplitAllCriticalEdges)
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000559 continue;
560 const MachineLoop *PreLoop = MLI ? MLI->getLoopFor(PreMBB) : 0;
Cameron Zwarich5758a712013-02-12 03:49:25 +0000561 if (IsLoopHeader && PreLoop == CurLoop && !SplitAllCriticalEdges)
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000562 continue;
563
564 // LV doesn't consider a phi use live-out, so isLiveOut only returns true
565 // when the source register is live-out for some other reason than a phi
566 // use. That means the copy we will insert in PreMBB won't be a kill, and
567 // there is a risk it may not be coalesced away.
568 //
569 // If the copy would be a kill, there is no need to split the edge.
Cameron Zwarich5758a712013-02-12 03:49:25 +0000570 if (!isLiveOutPastPHIs(Reg, PreMBB) && !SplitAllCriticalEdges)
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000571 continue;
572
573 DEBUG(dbgs() << PrintReg(Reg) << " live-out before critical edge BB#"
574 << PreMBB->getNumber() << " -> BB#" << MBB.getNumber()
575 << ": " << *BBI);
576
577 // If Reg is not live-in to MBB, it means it must be live-in to some
578 // other PreMBB successor, and we can avoid the interference by splitting
579 // the edge.
580 //
581 // If Reg *is* live-in to MBB, the interference is inevitable and a copy
582 // is likely to be left after coalescing. If we are looking at a loop
583 // exiting edge, split it so we won't insert code in the loop, otherwise
584 // don't bother.
Cameron Zwarich5758a712013-02-12 03:49:25 +0000585 bool ShouldSplit = !isLiveIn(Reg, &MBB) || SplitAllCriticalEdges;
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000586
587 // Check for a loop exiting edge.
588 if (!ShouldSplit && CurLoop != PreLoop) {
589 DEBUG({
590 dbgs() << "Split wouldn't help, maybe avoid loop copies?\n";
591 if (PreLoop) dbgs() << "PreLoop: " << *PreLoop;
592 if (CurLoop) dbgs() << "CurLoop: " << *CurLoop;
593 });
594 // This edge could be entering a loop, exiting a loop, or it could be
595 // both: Jumping directly form one loop to the header of a sibling
596 // loop.
597 // Split unless this edge is entering CurLoop from an outer loop.
598 ShouldSplit = PreLoop && !PreLoop->contains(CurLoop);
Evan Chenge0083842010-08-17 17:43:50 +0000599 }
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000600 if (!ShouldSplit)
601 continue;
602 if (!PreMBB->SplitCriticalEdge(&MBB, this)) {
603 DEBUG(dbgs() << "Failed to split ciritcal edge.\n");
604 continue;
605 }
606 Changed = true;
607 ++NumCriticalEdgesSplit;
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000608 }
609 }
Cameron Zwarich688521c2011-02-17 06:13:43 +0000610 return Changed;
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000611}
Cameron Zwarich36f54482013-02-10 23:29:49 +0000612
613bool PHIElimination::isLiveIn(unsigned Reg, MachineBasicBlock *MBB) {
614 assert((LV || LIS) &&
615 "isLiveIn() requires either LiveVariables or LiveIntervals");
616 if (LIS)
617 return LIS->isLiveInToMBB(LIS->getInterval(Reg), MBB);
618 else
619 return LV->isLiveIn(Reg, *MBB);
620}
621
622bool PHIElimination::isLiveOutPastPHIs(unsigned Reg, MachineBasicBlock *MBB) {
623 assert((LV || LIS) &&
624 "isLiveOutPastPHIs() requires either LiveVariables or LiveIntervals");
625 // LiveVariables considers uses in PHIs to be in the predecessor basic block,
626 // so that a register used only in a PHI is not live out of the block. In
627 // contrast, LiveIntervals considers uses in PHIs to be on the edge rather than
628 // in the predecessor basic block, so that a register used only in a PHI is live
629 // out of the block.
630 if (LIS) {
631 const LiveInterval &LI = LIS->getInterval(Reg);
632 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
633 SE = MBB->succ_end(); SI != SE; ++SI) {
634 if (LI.liveAt(LIS->getMBBStartIdx(*SI)))
635 return true;
636 }
637 return false;
638 } else {
639 return LV->isLiveOut(Reg, *MBB);
640 }
641}