blob: 3fbe653a4964aa0c490abf0d6f00e1069050ea58 [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellard6b7d99d2012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellardf98f2ce2012-12-11 21:25:42 +000013///
Tom Stellard6b7d99d2012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellardf98f2ce2012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
24/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
Tom Stellard6b7d99d2012-12-19 22:10:31 +000025/// %SGPR0 = SI_IF %VCC
Tom Stellardf98f2ce2012-12-11 21:25:42 +000026/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
Tom Stellard6b7d99d2012-12-19 22:10:31 +000027/// %SGPR0 = SI_ELSE %SGPR0
Tom Stellardf98f2ce2012-12-11 21:25:42 +000028/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
Tom Stellard6b7d99d2012-12-19 22:10:31 +000029/// SI_END_CF %SGPR0
Tom Stellardf98f2ce2012-12-11 21:25:42 +000030///
31/// becomes:
32///
33/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
34/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
Tom Stellard6b7d99d2012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellardf98f2ce2012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
39/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
40///
41/// label0:
42/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
43/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
44/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
46/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
47/// label1:
Tom Stellard6b7d99d2012-12-19 22:10:31 +000048/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
Tom Stellardf98f2ce2012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
52#include "SIInstrInfo.h"
53#include "SIMachineFunctionInfo.h"
54#include "llvm/CodeGen/MachineFunction.h"
55#include "llvm/CodeGen/MachineFunctionPass.h"
56#include "llvm/CodeGen/MachineInstrBuilder.h"
57#include "llvm/CodeGen/MachineRegisterInfo.h"
58
59using namespace llvm;
60
61namespace {
62
63class SILowerControlFlowPass : public MachineFunctionPass {
64
65private:
Tom Stellardd09d43a2012-12-19 22:10:33 +000066 static const unsigned SkipThreshold = 12;
67
Tom Stellardf98f2ce2012-12-11 21:25:42 +000068 static char ID;
69 const TargetInstrInfo *TII;
Tom Stellardf98f2ce2012-12-11 21:25:42 +000070
Tom Stellardd09d43a2012-12-19 22:10:33 +000071 void Skip(MachineInstr &MI, MachineOperand &To);
72
Tom Stellard6b7d99d2012-12-19 22:10:31 +000073 void If(MachineInstr &MI);
74 void Else(MachineInstr &MI);
75 void Break(MachineInstr &MI);
76 void IfBreak(MachineInstr &MI);
77 void ElseBreak(MachineInstr &MI);
78 void Loop(MachineInstr &MI);
79 void EndCf(MachineInstr &MI);
Tom Stellardf98f2ce2012-12-11 21:25:42 +000080
Tom Stellardd09d43a2012-12-19 22:10:33 +000081 void Branch(MachineInstr &MI);
82
Tom Stellardf98f2ce2012-12-11 21:25:42 +000083public:
84 SILowerControlFlowPass(TargetMachine &tm) :
85 MachineFunctionPass(ID), TII(tm.getInstrInfo()) { }
86
87 virtual bool runOnMachineFunction(MachineFunction &MF);
88
89 const char *getPassName() const {
90 return "SI Lower control flow instructions";
91 }
92
93};
94
95} // End anonymous namespace
96
97char SILowerControlFlowPass::ID = 0;
98
99FunctionPass *llvm::createSILowerControlFlowPass(TargetMachine &tm) {
100 return new SILowerControlFlowPass(tm);
101}
102
Tom Stellardd09d43a2012-12-19 22:10:33 +0000103void SILowerControlFlowPass::Skip(MachineInstr &From, MachineOperand &To) {
Tom Stellardd09d43a2012-12-19 22:10:33 +0000104 unsigned NumInstr = 0;
105
106 for (MachineBasicBlock *MBB = *From.getParent()->succ_begin();
107 NumInstr < SkipThreshold && MBB != To.getMBB() && !MBB->succ_empty();
108 MBB = *MBB->succ_begin()) {
109
110 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
111 NumInstr < SkipThreshold && I != E; ++I) {
112
113 if (I->isBundle() || !I->isBundled())
114 ++NumInstr;
115 }
116 }
117
118 if (NumInstr < SkipThreshold)
119 return;
120
121 DebugLoc DL = From.getDebugLoc();
122 BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
123 .addOperand(To)
124 .addReg(AMDGPU::EXEC);
125}
126
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000127void SILowerControlFlowPass::If(MachineInstr &MI) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000128 MachineBasicBlock &MBB = *MI.getParent();
129 DebugLoc DL = MI.getDebugLoc();
130 unsigned Reg = MI.getOperand(0).getReg();
131 unsigned Vcc = MI.getOperand(1).getReg();
132
133 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg)
134 .addReg(Vcc);
135
136 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg)
137 .addReg(AMDGPU::EXEC)
138 .addReg(Reg);
139
Tom Stellardd09d43a2012-12-19 22:10:33 +0000140 Skip(MI, MI.getOperand(2));
141
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000142 MI.eraseFromParent();
143}
144
145void SILowerControlFlowPass::Else(MachineInstr &MI) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000146 MachineBasicBlock &MBB = *MI.getParent();
147 DebugLoc DL = MI.getDebugLoc();
148 unsigned Dst = MI.getOperand(0).getReg();
149 unsigned Src = MI.getOperand(1).getReg();
150
151 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst)
152 .addReg(Src); // Saved EXEC
153
154 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
155 .addReg(AMDGPU::EXEC)
156 .addReg(Dst);
157
Tom Stellardd09d43a2012-12-19 22:10:33 +0000158 Skip(MI, MI.getOperand(2));
159
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000160 MI.eraseFromParent();
161}
162
163void SILowerControlFlowPass::Break(MachineInstr &MI) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000164 MachineBasicBlock &MBB = *MI.getParent();
165 DebugLoc DL = MI.getDebugLoc();
166
167 unsigned Dst = MI.getOperand(0).getReg();
168 unsigned Src = MI.getOperand(1).getReg();
169
170 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
171 .addReg(AMDGPU::EXEC)
172 .addReg(Src);
173
174 MI.eraseFromParent();
175}
176
177void SILowerControlFlowPass::IfBreak(MachineInstr &MI) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000178 MachineBasicBlock &MBB = *MI.getParent();
179 DebugLoc DL = MI.getDebugLoc();
180
181 unsigned Dst = MI.getOperand(0).getReg();
182 unsigned Vcc = MI.getOperand(1).getReg();
183 unsigned Src = MI.getOperand(2).getReg();
184
185 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
186 .addReg(Vcc)
187 .addReg(Src);
188
189 MI.eraseFromParent();
190}
191
192void SILowerControlFlowPass::ElseBreak(MachineInstr &MI) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000193 MachineBasicBlock &MBB = *MI.getParent();
194 DebugLoc DL = MI.getDebugLoc();
195
196 unsigned Dst = MI.getOperand(0).getReg();
197 unsigned Saved = MI.getOperand(1).getReg();
198 unsigned Src = MI.getOperand(2).getReg();
199
200 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
201 .addReg(Saved)
202 .addReg(Src);
203
204 MI.eraseFromParent();
205}
206
207void SILowerControlFlowPass::Loop(MachineInstr &MI) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000208 MachineBasicBlock &MBB = *MI.getParent();
209 DebugLoc DL = MI.getDebugLoc();
210 unsigned Src = MI.getOperand(0).getReg();
211
212 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC)
213 .addReg(AMDGPU::EXEC)
214 .addReg(Src);
215
216 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
217 .addOperand(MI.getOperand(1))
218 .addReg(AMDGPU::EXEC);
219
220 MI.eraseFromParent();
221}
222
223void SILowerControlFlowPass::EndCf(MachineInstr &MI) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000224 MachineBasicBlock &MBB = *MI.getParent();
225 DebugLoc DL = MI.getDebugLoc();
226 unsigned Reg = MI.getOperand(0).getReg();
227
228 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
229 TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
230 .addReg(AMDGPU::EXEC)
231 .addReg(Reg);
232
233 MI.eraseFromParent();
234}
235
Tom Stellardd09d43a2012-12-19 22:10:33 +0000236void SILowerControlFlowPass::Branch(MachineInstr &MI) {
Tom Stellardd09d43a2012-12-19 22:10:33 +0000237 MachineBasicBlock *Next = MI.getParent()->getNextNode();
238 MachineBasicBlock *Target = MI.getOperand(0).getMBB();
239 if (Target == Next)
240 MI.eraseFromParent();
241 else
242 assert(0);
243}
244
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000245bool SILowerControlFlowPass::runOnMachineFunction(MachineFunction &MF) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000246 bool HaveCf = false;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000247
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000248 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
249 BI != BE; ++BI) {
250
251 MachineBasicBlock &MBB = *BI;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000252 for (MachineBasicBlock::iterator I = MBB.begin(), Next = llvm::next(I);
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000253 I != MBB.end(); I = Next) {
254
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000255 Next = llvm::next(I);
256 MachineInstr &MI = *I;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000257 switch (MI.getOpcode()) {
258 default: break;
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000259 case AMDGPU::SI_IF:
260 If(MI);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000261 break;
262
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000263 case AMDGPU::SI_ELSE:
264 Else(MI);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000265 break;
266
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000267 case AMDGPU::SI_BREAK:
268 Break(MI);
269 break;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000270
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000271 case AMDGPU::SI_IF_BREAK:
272 IfBreak(MI);
273 break;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000274
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000275 case AMDGPU::SI_ELSE_BREAK:
276 ElseBreak(MI);
277 break;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000278
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000279 case AMDGPU::SI_LOOP:
280 Loop(MI);
281 break;
282
283 case AMDGPU::SI_END_CF:
284 HaveCf = true;
285 EndCf(MI);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000286 break;
Tom Stellardd09d43a2012-12-19 22:10:33 +0000287
288 case AMDGPU::S_BRANCH:
289 Branch(MI);
290 break;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000291 }
292 }
293 }
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000294
295 // TODO: What is this good for?
296 unsigned ShaderType = MF.getInfo<SIMachineFunctionInfo>()->ShaderType;
297 if (HaveCf && ShaderType == ShaderType::PIXEL) {
298 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
299 BI != BE; ++BI) {
300
301 MachineBasicBlock &MBB = *BI;
302 if (MBB.succ_empty()) {
303
304 MachineInstr &MI = *MBB.getFirstNonPHI();
305 DebugLoc DL = MI.getDebugLoc();
306
307 // If the exec mask is non-zero, skip the next two instructions
308 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
309 .addImm(3)
310 .addReg(AMDGPU::EXEC);
311
312 // Exec mask is zero: Export to NULL target...
313 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::EXP))
314 .addImm(0)
315 .addImm(0x09) // V_008DFC_SQ_EXP_NULL
316 .addImm(0)
317 .addImm(1)
318 .addImm(1)
319 .addReg(AMDGPU::SREG_LIT_0)
320 .addReg(AMDGPU::SREG_LIT_0)
321 .addReg(AMDGPU::SREG_LIT_0)
322 .addReg(AMDGPU::SREG_LIT_0);
323
324 // ... and terminate wavefront
325 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ENDPGM));
326 }
327 }
328 }
329
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000330 return true;
331}