blob: 507cb54f131d29d025b5cb2fe17b583cf28de9c1 [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellard6b7d99d2012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellardf98f2ce2012-12-11 21:25:42 +000013///
Tom Stellard6b7d99d2012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellardf98f2ce2012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
24/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
Tom Stellard6b7d99d2012-12-19 22:10:31 +000025/// %SGPR0 = SI_IF %VCC
Tom Stellardf98f2ce2012-12-11 21:25:42 +000026/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
Tom Stellard6b7d99d2012-12-19 22:10:31 +000027/// %SGPR0 = SI_ELSE %SGPR0
Tom Stellardf98f2ce2012-12-11 21:25:42 +000028/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
Tom Stellard6b7d99d2012-12-19 22:10:31 +000029/// SI_END_CF %SGPR0
Tom Stellardf98f2ce2012-12-11 21:25:42 +000030///
31/// becomes:
32///
33/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
34/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
Tom Stellard6b7d99d2012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellardf98f2ce2012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
39/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
40///
41/// label0:
42/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
43/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
44/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
46/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
47/// label1:
Tom Stellard6b7d99d2012-12-19 22:10:31 +000048/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
Tom Stellardf98f2ce2012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
52#include "SIInstrInfo.h"
53#include "SIMachineFunctionInfo.h"
54#include "llvm/CodeGen/MachineFunction.h"
55#include "llvm/CodeGen/MachineFunctionPass.h"
56#include "llvm/CodeGen/MachineInstrBuilder.h"
57#include "llvm/CodeGen/MachineRegisterInfo.h"
58
59using namespace llvm;
60
61namespace {
62
63class SILowerControlFlowPass : public MachineFunctionPass {
64
65private:
Tom Stellardd09d43a2012-12-19 22:10:33 +000066 static const unsigned SkipThreshold = 12;
67
Tom Stellardf98f2ce2012-12-11 21:25:42 +000068 static char ID;
69 const TargetInstrInfo *TII;
Tom Stellardf98f2ce2012-12-11 21:25:42 +000070
Tom Stellardd09d43a2012-12-19 22:10:33 +000071 void Skip(MachineInstr &MI, MachineOperand &To);
72
Tom Stellard6b7d99d2012-12-19 22:10:31 +000073 void If(MachineInstr &MI);
74 void Else(MachineInstr &MI);
75 void Break(MachineInstr &MI);
76 void IfBreak(MachineInstr &MI);
77 void ElseBreak(MachineInstr &MI);
78 void Loop(MachineInstr &MI);
79 void EndCf(MachineInstr &MI);
Tom Stellardf98f2ce2012-12-11 21:25:42 +000080
Tom Stellardd09d43a2012-12-19 22:10:33 +000081 void Branch(MachineInstr &MI);
82
Tom Stellardf98f2ce2012-12-11 21:25:42 +000083public:
84 SILowerControlFlowPass(TargetMachine &tm) :
85 MachineFunctionPass(ID), TII(tm.getInstrInfo()) { }
86
87 virtual bool runOnMachineFunction(MachineFunction &MF);
88
89 const char *getPassName() const {
90 return "SI Lower control flow instructions";
91 }
92
93};
94
95} // End anonymous namespace
96
97char SILowerControlFlowPass::ID = 0;
98
99FunctionPass *llvm::createSILowerControlFlowPass(TargetMachine &tm) {
100 return new SILowerControlFlowPass(tm);
101}
102
Tom Stellardd09d43a2012-12-19 22:10:33 +0000103void SILowerControlFlowPass::Skip(MachineInstr &From, MachineOperand &To) {
104
105 unsigned NumInstr = 0;
106
107 for (MachineBasicBlock *MBB = *From.getParent()->succ_begin();
108 NumInstr < SkipThreshold && MBB != To.getMBB() && !MBB->succ_empty();
109 MBB = *MBB->succ_begin()) {
110
111 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
112 NumInstr < SkipThreshold && I != E; ++I) {
113
114 if (I->isBundle() || !I->isBundled())
115 ++NumInstr;
116 }
117 }
118
119 if (NumInstr < SkipThreshold)
120 return;
121
122 DebugLoc DL = From.getDebugLoc();
123 BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
124 .addOperand(To)
125 .addReg(AMDGPU::EXEC);
126}
127
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000128void SILowerControlFlowPass::If(MachineInstr &MI) {
129
130 MachineBasicBlock &MBB = *MI.getParent();
131 DebugLoc DL = MI.getDebugLoc();
132 unsigned Reg = MI.getOperand(0).getReg();
133 unsigned Vcc = MI.getOperand(1).getReg();
134
135 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg)
136 .addReg(Vcc);
137
138 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg)
139 .addReg(AMDGPU::EXEC)
140 .addReg(Reg);
141
Tom Stellardd09d43a2012-12-19 22:10:33 +0000142 Skip(MI, MI.getOperand(2));
143
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000144 MI.eraseFromParent();
145}
146
147void SILowerControlFlowPass::Else(MachineInstr &MI) {
148
149 MachineBasicBlock &MBB = *MI.getParent();
150 DebugLoc DL = MI.getDebugLoc();
151 unsigned Dst = MI.getOperand(0).getReg();
152 unsigned Src = MI.getOperand(1).getReg();
153
154 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst)
155 .addReg(Src); // Saved EXEC
156
157 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
158 .addReg(AMDGPU::EXEC)
159 .addReg(Dst);
160
Tom Stellardd09d43a2012-12-19 22:10:33 +0000161 Skip(MI, MI.getOperand(2));
162
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000163 MI.eraseFromParent();
164}
165
166void SILowerControlFlowPass::Break(MachineInstr &MI) {
167
168 MachineBasicBlock &MBB = *MI.getParent();
169 DebugLoc DL = MI.getDebugLoc();
170
171 unsigned Dst = MI.getOperand(0).getReg();
172 unsigned Src = MI.getOperand(1).getReg();
173
174 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
175 .addReg(AMDGPU::EXEC)
176 .addReg(Src);
177
178 MI.eraseFromParent();
179}
180
181void SILowerControlFlowPass::IfBreak(MachineInstr &MI) {
182
183 MachineBasicBlock &MBB = *MI.getParent();
184 DebugLoc DL = MI.getDebugLoc();
185
186 unsigned Dst = MI.getOperand(0).getReg();
187 unsigned Vcc = MI.getOperand(1).getReg();
188 unsigned Src = MI.getOperand(2).getReg();
189
190 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
191 .addReg(Vcc)
192 .addReg(Src);
193
194 MI.eraseFromParent();
195}
196
197void SILowerControlFlowPass::ElseBreak(MachineInstr &MI) {
198
199 MachineBasicBlock &MBB = *MI.getParent();
200 DebugLoc DL = MI.getDebugLoc();
201
202 unsigned Dst = MI.getOperand(0).getReg();
203 unsigned Saved = MI.getOperand(1).getReg();
204 unsigned Src = MI.getOperand(2).getReg();
205
206 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
207 .addReg(Saved)
208 .addReg(Src);
209
210 MI.eraseFromParent();
211}
212
213void SILowerControlFlowPass::Loop(MachineInstr &MI) {
214
215 MachineBasicBlock &MBB = *MI.getParent();
216 DebugLoc DL = MI.getDebugLoc();
217 unsigned Src = MI.getOperand(0).getReg();
218
219 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC)
220 .addReg(AMDGPU::EXEC)
221 .addReg(Src);
222
223 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
224 .addOperand(MI.getOperand(1))
225 .addReg(AMDGPU::EXEC);
226
227 MI.eraseFromParent();
228}
229
230void SILowerControlFlowPass::EndCf(MachineInstr &MI) {
231
232 MachineBasicBlock &MBB = *MI.getParent();
233 DebugLoc DL = MI.getDebugLoc();
234 unsigned Reg = MI.getOperand(0).getReg();
235
236 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
237 TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
238 .addReg(AMDGPU::EXEC)
239 .addReg(Reg);
240
241 MI.eraseFromParent();
242}
243
Tom Stellardd09d43a2012-12-19 22:10:33 +0000244void SILowerControlFlowPass::Branch(MachineInstr &MI) {
245
246 MachineBasicBlock *Next = MI.getParent()->getNextNode();
247 MachineBasicBlock *Target = MI.getOperand(0).getMBB();
248 if (Target == Next)
249 MI.eraseFromParent();
250 else
251 assert(0);
252}
253
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000254bool SILowerControlFlowPass::runOnMachineFunction(MachineFunction &MF) {
255
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000256 bool HaveCf = false;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000257
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000258 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
259 BI != BE; ++BI) {
260
261 MachineBasicBlock &MBB = *BI;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000262 for (MachineBasicBlock::iterator I = MBB.begin(), Next = llvm::next(I);
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000263 I != MBB.end(); I = Next) {
264
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000265 Next = llvm::next(I);
266 MachineInstr &MI = *I;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000267 switch (MI.getOpcode()) {
268 default: break;
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000269 case AMDGPU::SI_IF:
270 If(MI);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000271 break;
272
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000273 case AMDGPU::SI_ELSE:
274 Else(MI);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000275 break;
276
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000277 case AMDGPU::SI_BREAK:
278 Break(MI);
279 break;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000280
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000281 case AMDGPU::SI_IF_BREAK:
282 IfBreak(MI);
283 break;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000284
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000285 case AMDGPU::SI_ELSE_BREAK:
286 ElseBreak(MI);
287 break;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000288
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000289 case AMDGPU::SI_LOOP:
290 Loop(MI);
291 break;
292
293 case AMDGPU::SI_END_CF:
294 HaveCf = true;
295 EndCf(MI);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000296 break;
Tom Stellardd09d43a2012-12-19 22:10:33 +0000297
298 case AMDGPU::S_BRANCH:
299 Branch(MI);
300 break;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000301 }
302 }
303 }
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000304
305 // TODO: What is this good for?
306 unsigned ShaderType = MF.getInfo<SIMachineFunctionInfo>()->ShaderType;
307 if (HaveCf && ShaderType == ShaderType::PIXEL) {
308 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
309 BI != BE; ++BI) {
310
311 MachineBasicBlock &MBB = *BI;
312 if (MBB.succ_empty()) {
313
314 MachineInstr &MI = *MBB.getFirstNonPHI();
315 DebugLoc DL = MI.getDebugLoc();
316
317 // If the exec mask is non-zero, skip the next two instructions
318 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
319 .addImm(3)
320 .addReg(AMDGPU::EXEC);
321
322 // Exec mask is zero: Export to NULL target...
323 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::EXP))
324 .addImm(0)
325 .addImm(0x09) // V_008DFC_SQ_EXP_NULL
326 .addImm(0)
327 .addImm(1)
328 .addImm(1)
329 .addReg(AMDGPU::SREG_LIT_0)
330 .addReg(AMDGPU::SREG_LIT_0)
331 .addReg(AMDGPU::SREG_LIT_0)
332 .addReg(AMDGPU::SREG_LIT_0);
333
334 // ... and terminate wavefront
335 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ENDPGM));
336 }
337 }
338 }
339
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000340 return true;
341}