blob: 7a49418de647cae1651a3155c9d73261efe0b6cb [file] [log] [blame]
Duraid Madinaf2db9b82005-10-28 17:46:35 +00001//===---- IA64ISelDAGToDAG.cpp - IA64 pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Duraid Madina and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for IA64,
11// converting a legalized dag to an IA64 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "IA64.h"
16#include "IA64TargetMachine.h"
17#include "IA64ISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/SSARegMap.h"
21#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/ADT/Statistic.h"
25#include "llvm/Constants.h"
26#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000027#include "llvm/Intrinsics.h"
Duraid Madinaf2db9b82005-10-28 17:46:35 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Support/MathExtras.h"
Evan Cheng2ef88a02006-08-07 22:28:20 +000030#include <queue>
Evan Chengba2f0a92006-02-05 06:46:41 +000031#include <set>
Duraid Madinaf2db9b82005-10-28 17:46:35 +000032using namespace llvm;
33
34namespace {
Chris Lattnerac0b6ae2006-12-06 17:46:33 +000035 Statistic FusedFP ("ia64-codegen", "Number of fused fp operations");
36 Statistic FrameOff("ia64-codegen", "Number of frame idx offsets collapsed");
Duraid Madinaf2db9b82005-10-28 17:46:35 +000037
38 //===--------------------------------------------------------------------===//
39 /// IA64DAGToDAGISel - IA64 specific code to select IA64 machine
40 /// instructions for SelectionDAG operations.
41 ///
42 class IA64DAGToDAGISel : public SelectionDAGISel {
43 IA64TargetLowering IA64Lowering;
44 unsigned GlobalBaseReg;
45 public:
Evan Chengc4c62572006-03-13 23:20:37 +000046 IA64DAGToDAGISel(IA64TargetMachine &TM)
47 : SelectionDAGISel(IA64Lowering), IA64Lowering(*TM.getTargetLowering()) {}
Duraid Madinaf2db9b82005-10-28 17:46:35 +000048
49 virtual bool runOnFunction(Function &Fn) {
50 // Make sure we re-emit a set of the global base reg if necessary
51 GlobalBaseReg = 0;
52 return SelectionDAGISel::runOnFunction(Fn);
53 }
54
55 /// getI64Imm - Return a target constant with the specified value, of type
56 /// i64.
57 inline SDOperand getI64Imm(uint64_t Imm) {
58 return CurDAG->getTargetConstant(Imm, MVT::i64);
59 }
60
61 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
62 /// base register. Return the virtual register that holds this value.
63 // SDOperand getGlobalBaseReg(); TODO: hmm
64
65 // Select - Convert the specified operand from a target-independent to a
66 // target-specific node if it hasn't already been changed.
Evan Cheng9ade2182006-08-26 05:34:46 +000067 SDNode *Select(SDOperand N);
Duraid Madinaf2db9b82005-10-28 17:46:35 +000068
69 SDNode *SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
70 unsigned OCHi, unsigned OCLo,
71 bool IsArithmetic = false,
72 bool Negate = false);
73 SDNode *SelectBitfieldInsert(SDNode *N);
74
75 /// SelectCC - Select a comparison of the specified values with the
76 /// specified condition code, returning the CR# of the expression.
77 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
78
79 /// SelectAddr - Given the specified address, return the two operands for a
80 /// load/store instruction, and return true if it should be an indexed [r+r]
81 /// operation.
82 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
83
Duraid Madinaf2db9b82005-10-28 17:46:35 +000084 /// InstructionSelectBasicBlock - This callback is invoked by
85 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
86 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
87
88 virtual const char *getPassName() const {
89 return "IA64 (Itanium) DAG->DAG Instruction Selector";
90 }
91
92// Include the pieces autogenerated from the target description.
93#include "IA64GenDAGISel.inc"
94
95private:
Evan Cheng9ade2182006-08-26 05:34:46 +000096 SDNode *SelectDIV(SDOperand Op);
Duraid Madinaf2db9b82005-10-28 17:46:35 +000097 };
98}
99
100/// InstructionSelectBasicBlock - This callback is invoked by
101/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
102void IA64DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
103 DEBUG(BB->dump());
Evan Cheng33e9ad92006-07-27 06:40:15 +0000104
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000105 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000106 DAG.setRoot(SelectRoot(DAG.getRoot()));
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000107 DAG.RemoveDeadNodes();
108
109 // Emit machine code to BB.
110 ScheduleAndEmitDAG(DAG);
111}
112
Evan Cheng9ade2182006-08-26 05:34:46 +0000113SDNode *IA64DAGToDAGISel::SelectDIV(SDOperand Op) {
Duraid Madinab6f023a2005-11-21 14:14:54 +0000114 SDNode *N = Op.Val;
Evan Cheng6da2f322006-08-26 01:07:58 +0000115 SDOperand Chain = N->getOperand(0);
116 SDOperand Tmp1 = N->getOperand(0);
117 SDOperand Tmp2 = N->getOperand(1);
118 AddToISelQueue(Chain);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000119
Evan Cheng6da2f322006-08-26 01:07:58 +0000120 AddToISelQueue(Tmp1);
121 AddToISelQueue(Tmp2);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000122
123 bool isFP=false;
124
125 if(MVT::isFloatingPoint(Tmp1.getValueType()))
126 isFP=true;
127
128 bool isModulus=false; // is it a division or a modulus?
129 bool isSigned=false;
130
131 switch(N->getOpcode()) {
132 case ISD::FDIV:
133 case ISD::SDIV: isModulus=false; isSigned=true; break;
134 case ISD::UDIV: isModulus=false; isSigned=false; break;
135 case ISD::FREM:
136 case ISD::SREM: isModulus=true; isSigned=true; break;
137 case ISD::UREM: isModulus=true; isSigned=false; break;
138 }
139
140 // TODO: check for integer divides by powers of 2 (or other simple patterns?)
141
142 SDOperand TmpPR, TmpPR2;
143 SDOperand TmpF1, TmpF2, TmpF3, TmpF4, TmpF5, TmpF6, TmpF7, TmpF8;
144 SDOperand TmpF9, TmpF10,TmpF11,TmpF12,TmpF13,TmpF14,TmpF15;
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000145 SDNode *Result;
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000146
147 // we'll need copies of F0 and F1
148 SDOperand F0 = CurDAG->getRegister(IA64::F0, MVT::f64);
149 SDOperand F1 = CurDAG->getRegister(IA64::F1, MVT::f64);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000150
151 // OK, emit some code:
152
153 if(!isFP) {
154 // first, load the inputs into FP regs.
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000155 TmpF1 =
156 SDOperand(CurDAG->getTargetNode(IA64::SETFSIG, MVT::f64, Tmp1), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000157 Chain = TmpF1.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000158 TmpF2 =
159 SDOperand(CurDAG->getTargetNode(IA64::SETFSIG, MVT::f64, Tmp2), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000160 Chain = TmpF2.getValue(1);
161
162 // next, convert the inputs to FP
163 if(isSigned) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000164 TmpF3 =
165 SDOperand(CurDAG->getTargetNode(IA64::FCVTXF, MVT::f64, TmpF1), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000166 Chain = TmpF3.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000167 TmpF4 =
168 SDOperand(CurDAG->getTargetNode(IA64::FCVTXF, MVT::f64, TmpF2), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000169 Chain = TmpF4.getValue(1);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000170 } else { // is unsigned
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000171 TmpF3 =
172 SDOperand(CurDAG->getTargetNode(IA64::FCVTXUFS1, MVT::f64, TmpF1), 0);
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000173 Chain = TmpF3.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000174 TmpF4 =
175 SDOperand(CurDAG->getTargetNode(IA64::FCVTXUFS1, MVT::f64, TmpF2), 0);
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000176 Chain = TmpF4.getValue(1);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000177 }
178
179 } else { // this is an FP divide/remainder, so we 'leak' some temp
180 // regs and assign TmpF3=Tmp1, TmpF4=Tmp2
181 TmpF3=Tmp1;
182 TmpF4=Tmp2;
183 }
184
185 // we start by computing an approximate reciprocal (good to 9 bits?)
186 // note, this instruction writes _both_ TmpF5 (answer) and TmpPR (predicate)
Duraid Madina0c81dc82006-01-16 06:33:38 +0000187 if(isFP)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000188 TmpF5 = SDOperand(CurDAG->getTargetNode(IA64::FRCPAS0, MVT::f64, MVT::i1,
189 TmpF3, TmpF4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000190 else
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000191 TmpF5 = SDOperand(CurDAG->getTargetNode(IA64::FRCPAS1, MVT::f64, MVT::i1,
192 TmpF3, TmpF4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000193
Duraid Madinab6f023a2005-11-21 14:14:54 +0000194 TmpPR = TmpF5.getValue(1);
195 Chain = TmpF5.getValue(2);
196
Duraid Madina0c81dc82006-01-16 06:33:38 +0000197 SDOperand minusB;
198 if(isModulus) { // for remainders, it'll be handy to have
199 // copies of -input_b
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000200 minusB = SDOperand(CurDAG->getTargetNode(IA64::SUB, MVT::i64,
201 CurDAG->getRegister(IA64::r0, MVT::i64), Tmp2), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000202 Chain = minusB.getValue(1);
203 }
204
205 SDOperand TmpE0, TmpY1, TmpE1, TmpY2;
Evan Cheng0b828e02006-08-27 08:14:06 +0000206
207 SDOperand OpsE0[] = { TmpF4, TmpF5, F1, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000208 TmpE0 = SDOperand(CurDAG->getTargetNode(IA64::CFNMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000209 OpsE0, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000210 Chain = TmpE0.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000211 SDOperand OpsY1[] = { TmpF5, TmpE0, TmpF5, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000212 TmpY1 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000213 OpsY1, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000214 Chain = TmpY1.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000215 SDOperand OpsE1[] = { TmpE0, TmpE0, F0, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000216 TmpE1 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000217 OpsE1, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000218 Chain = TmpE1.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000219 SDOperand OpsY2[] = { TmpY1, TmpE1, TmpY1, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000220 TmpY2 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000221 OpsY2, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000222 Chain = TmpY2.getValue(1);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000223
Duraid Madina0c81dc82006-01-16 06:33:38 +0000224 if(isFP) { // if this is an FP divide, we finish up here and exit early
225 if(isModulus)
226 assert(0 && "Sorry, try another FORTRAN compiler.");
227
228 SDOperand TmpE2, TmpY3, TmpQ0, TmpR0;
Evan Cheng0b828e02006-08-27 08:14:06 +0000229
230 SDOperand OpsE2[] = { TmpE1, TmpE1, F0, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000231 TmpE2 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000232 OpsE2, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000233 Chain = TmpE2.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000234 SDOperand OpsY3[] = { TmpY2, TmpE2, TmpY2, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000235 TmpY3 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000236 OpsY3, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000237 Chain = TmpY3.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000238 SDOperand OpsQ0[] = { Tmp1, TmpY3, F0, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000239 TmpQ0 =
240 SDOperand(CurDAG->getTargetNode(IA64::CFMADS1, MVT::f64, // double prec!
Evan Cheng0b828e02006-08-27 08:14:06 +0000241 OpsQ0, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000242 Chain = TmpQ0.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000243 SDOperand OpsR0[] = { Tmp2, TmpQ0, Tmp1, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000244 TmpR0 =
245 SDOperand(CurDAG->getTargetNode(IA64::CFNMADS1, MVT::f64, // double prec!
Evan Cheng0b828e02006-08-27 08:14:06 +0000246 OpsR0, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000247 Chain = TmpR0.getValue(1);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000248
Duraid Madina0c81dc82006-01-16 06:33:38 +0000249// we want Result to have the same target register as the frcpa, so
250// we two-address hack it. See the comment "for this to work..." on
251// page 48 of Intel application note #245415
Evan Cheng0b828e02006-08-27 08:14:06 +0000252 SDOperand Ops[] = { TmpF5, TmpY3, TmpR0, TmpQ0, TmpPR };
Duraid Madina0c81dc82006-01-16 06:33:38 +0000253 Result = CurDAG->getTargetNode(IA64::TCFMADS0, MVT::f64, // d.p. s0 rndg!
Evan Cheng0b828e02006-08-27 08:14:06 +0000254 Ops, 5);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000255 Chain = SDOperand(Result, 1);
Evan Cheng9ade2182006-08-26 05:34:46 +0000256 return Result; // XXX: early exit!
Duraid Madina0c81dc82006-01-16 06:33:38 +0000257 } else { // this is *not* an FP divide, so there's a bit left to do:
258
259 SDOperand TmpQ2, TmpR2, TmpQ3, TmpQ;
Evan Cheng0b828e02006-08-27 08:14:06 +0000260
261 SDOperand OpsQ2[] = { TmpF3, TmpY2, F0, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000262 TmpQ2 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000263 OpsQ2, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000264 Chain = TmpQ2.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000265 SDOperand OpsR2[] = { TmpF4, TmpQ2, TmpF3, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000266 TmpR2 = SDOperand(CurDAG->getTargetNode(IA64::CFNMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000267 OpsR2, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000268 Chain = TmpR2.getValue(1);
Duraid Madinaae6dcdd2006-01-17 01:19:49 +0000269
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000270// we want TmpQ3 to have the same target register as the frcpa? maybe we
271// should two-address hack it. See the comment "for this to work..." on page
272// 48 of Intel application note #245415
Evan Cheng0b828e02006-08-27 08:14:06 +0000273 SDOperand OpsQ3[] = { TmpF5, TmpR2, TmpY2, TmpQ2, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000274 TmpQ3 = SDOperand(CurDAG->getTargetNode(IA64::TCFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000275 OpsQ3, 5), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000276 Chain = TmpQ3.getValue(1);
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000277
Duraid Madinaae6dcdd2006-01-17 01:19:49 +0000278 // STORY: without these two-address instructions (TCFMAS1 and TCFMADS0)
279 // the FPSWA won't be able to help out in the case of large/tiny
280 // arguments. Other fun bugs may also appear, e.g. 0/x = x, not 0.
281
Duraid Madina0c81dc82006-01-16 06:33:38 +0000282 if(isSigned)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000283 TmpQ = SDOperand(CurDAG->getTargetNode(IA64::FCVTFXTRUNCS1,
284 MVT::f64, TmpQ3), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000285 else
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000286 TmpQ = SDOperand(CurDAG->getTargetNode(IA64::FCVTFXUTRUNCS1,
287 MVT::f64, TmpQ3), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000288
289 Chain = TmpQ.getValue(1);
290
291 if(isModulus) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000292 SDOperand FPminusB =
293 SDOperand(CurDAG->getTargetNode(IA64::SETFSIG, MVT::f64, minusB), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000294 Chain = FPminusB.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000295 SDOperand Remainder =
296 SDOperand(CurDAG->getTargetNode(IA64::XMAL, MVT::f64,
297 TmpQ, FPminusB, TmpF1), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000298 Chain = Remainder.getValue(1);
299 Result = CurDAG->getTargetNode(IA64::GETFSIG, MVT::i64, Remainder);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000300 Chain = SDOperand(Result, 1);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000301 } else { // just an integer divide
302 Result = CurDAG->getTargetNode(IA64::GETFSIG, MVT::i64, TmpQ);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000303 Chain = SDOperand(Result, 1);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000304 }
305
Evan Cheng9ade2182006-08-26 05:34:46 +0000306 return Result;
Duraid Madina0c81dc82006-01-16 06:33:38 +0000307 } // wasn't an FP divide
Duraid Madinab6f023a2005-11-21 14:14:54 +0000308}
309
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000310// Select - Convert the specified operand from a target-independent to a
311// target-specific node if it hasn't already been changed.
Evan Cheng9ade2182006-08-26 05:34:46 +0000312SDNode *IA64DAGToDAGISel::Select(SDOperand Op) {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000313 SDNode *N = Op.Val;
314 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng9ade2182006-08-26 05:34:46 +0000315 N->getOpcode() < IA64ISD::FIRST_NUMBER)
Evan Cheng64a752f2006-08-11 09:08:15 +0000316 return NULL; // Already selected.
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000317
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000318 switch (N->getOpcode()) {
319 default: break;
320
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000321 case IA64ISD::BRCALL: { // XXX: this is also a hack!
Evan Cheng6da2f322006-08-26 01:07:58 +0000322 SDOperand Chain = N->getOperand(0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000323 SDOperand InFlag; // Null incoming flag value.
324
Evan Cheng6da2f322006-08-26 01:07:58 +0000325 AddToISelQueue(Chain);
326 if(N->getNumOperands()==3) { // we have an incoming chain, callee and flag
327 InFlag = N->getOperand(2);
328 AddToISelQueue(InFlag);
329 }
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000330
331 unsigned CallOpcode;
332 SDOperand CallOperand;
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000333
334 // if we can call directly, do so
335 if (GlobalAddressSDNode *GASD =
336 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
337 CallOpcode = IA64::BRCALL_IPREL_GA;
338 CallOperand = CurDAG->getTargetGlobalAddress(GASD->getGlobal(), MVT::i64);
Reid Spencer3ed469c2006-11-02 20:25:50 +0000339 } else if (isa<ExternalSymbolSDNode>(N->getOperand(1))) {
340 // FIXME: we currently NEED this case for correctness, to avoid
341 // "non-pic code with imm reloc.n against dynamic symbol" errors
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000342 CallOpcode = IA64::BRCALL_IPREL_ES;
343 CallOperand = N->getOperand(1);
344 } else {
345 // otherwise we need to load the function descriptor,
346 // load the branch target (function)'s entry point and GP,
347 // branch (call) then restore the GP
Evan Cheng6da2f322006-08-26 01:07:58 +0000348 SDOperand FnDescriptor = N->getOperand(1);
349 AddToISelQueue(FnDescriptor);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000350
351 // load the branch target's entry point [mem] and
352 // GP value [mem+8]
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000353 SDOperand targetEntryPoint=
354 SDOperand(CurDAG->getTargetNode(IA64::LD8, MVT::i64, FnDescriptor), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000355 Chain = targetEntryPoint.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000356 SDOperand targetGPAddr=
357 SDOperand(CurDAG->getTargetNode(IA64::ADDS, MVT::i64,
358 FnDescriptor, CurDAG->getConstant(8, MVT::i64)), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000359 Chain = targetGPAddr.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000360 SDOperand targetGP=
361 SDOperand(CurDAG->getTargetNode(IA64::LD8, MVT::i64, targetGPAddr), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000362 Chain = targetGP.getValue(1);
363
364 Chain = CurDAG->getCopyToReg(Chain, IA64::r1, targetGP, InFlag);
365 InFlag = Chain.getValue(1);
366 Chain = CurDAG->getCopyToReg(Chain, IA64::B6, targetEntryPoint, InFlag); // FLAG these?
367 InFlag = Chain.getValue(1);
368
369 CallOperand = CurDAG->getRegister(IA64::B6, MVT::i64);
370 CallOpcode = IA64::BRCALL_INDIRECT;
371 }
372
373 // Finally, once everything is setup, emit the call itself
374 if(InFlag.Val)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000375 Chain = SDOperand(CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
376 CallOperand, InFlag), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000377 else // there might be no arguments
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000378 Chain = SDOperand(CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
379 CallOperand, Chain), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000380 InFlag = Chain.getValue(1);
381
382 std::vector<SDOperand> CallResults;
383
384 CallResults.push_back(Chain);
385 CallResults.push_back(InFlag);
386
387 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
Evan Cheng2ef88a02006-08-07 22:28:20 +0000388 ReplaceUses(Op.getValue(i), CallResults[i]);
Evan Cheng64a752f2006-08-11 09:08:15 +0000389 return NULL;
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000390 }
Duraid Madinaa36153a2005-12-22 03:58:17 +0000391
Duraid Madina8617f3c2005-12-22 07:14:45 +0000392 case IA64ISD::GETFD: {
Evan Cheng6da2f322006-08-26 01:07:58 +0000393 SDOperand Input = N->getOperand(0);
394 AddToISelQueue(Input);
Evan Cheng9ade2182006-08-26 05:34:46 +0000395 return CurDAG->getTargetNode(IA64::GETFD, MVT::i64, Input);
Duraid Madina8617f3c2005-12-22 07:14:45 +0000396 }
397
Duraid Madinab6f023a2005-11-21 14:14:54 +0000398 case ISD::FDIV:
399 case ISD::SDIV:
400 case ISD::UDIV:
401 case ISD::SREM:
Evan Cheng34167212006-02-09 00:37:58 +0000402 case ISD::UREM:
Evan Cheng9ade2182006-08-26 05:34:46 +0000403 return SelectDIV(Op);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000404
Chris Lattnera54aa942006-01-29 06:26:08 +0000405 case ISD::TargetConstantFP: {
Duraid Madina056728f2005-11-02 07:32:59 +0000406 SDOperand Chain = CurDAG->getEntryNode(); // this is a constant, so..
407
Chris Lattnerbacf9f42006-10-24 17:09:43 +0000408 SDOperand V;
Evan Cheng34167212006-02-09 00:37:58 +0000409 if (cast<ConstantFPSDNode>(N)->isExactlyValue(+0.0)) {
Chris Lattnerbacf9f42006-10-24 17:09:43 +0000410 V = CurDAG->getCopyFromReg(Chain, IA64::F0, MVT::f64);
Evan Cheng34167212006-02-09 00:37:58 +0000411 } else if (cast<ConstantFPSDNode>(N)->isExactlyValue(+1.0)) {
Chris Lattnerbacf9f42006-10-24 17:09:43 +0000412 V = CurDAG->getCopyFromReg(Chain, IA64::F1, MVT::f64);
Evan Cheng34167212006-02-09 00:37:58 +0000413 } else
Duraid Madina93856802005-11-02 02:35:04 +0000414 assert(0 && "Unexpected FP constant!");
Chris Lattnerbacf9f42006-10-24 17:09:43 +0000415
416 ReplaceUses(SDOperand(N, 0), V);
417 return 0;
Duraid Madina93856802005-11-02 02:35:04 +0000418 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000419
420 case ISD::FrameIndex: { // TODO: reduce creepyness
421 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng23329f52006-08-16 07:30:09 +0000422 if (N->hasOneUse())
423 return CurDAG->SelectNodeTo(N, IA64::MOV, MVT::i64,
Evan Cheng95514ba2006-08-26 08:00:10 +0000424 CurDAG->getTargetFrameIndex(FI, MVT::i64));
Evan Cheng23329f52006-08-16 07:30:09 +0000425 else
Evan Cheng95514ba2006-08-26 08:00:10 +0000426 return CurDAG->getTargetNode(IA64::MOV, MVT::i64,
427 CurDAG->getTargetFrameIndex(FI, MVT::i64));
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000428 }
429
Duraid Madina2e0348e2006-01-15 09:45:23 +0000430 case ISD::ConstantPool: { // TODO: nuke the constant pool
431 // (ia64 doesn't need one)
Evan Chengb8973bd2006-01-31 22:23:14 +0000432 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(N);
Evan Chengc356a572006-09-12 21:04:05 +0000433 Constant *C = CP->getConstVal();
Evan Chengb8973bd2006-01-31 22:23:14 +0000434 SDOperand CPI = CurDAG->getTargetConstantPool(C, MVT::i64,
435 CP->getAlignment());
Evan Cheng9ade2182006-08-26 05:34:46 +0000436 return CurDAG->getTargetNode(IA64::ADDL_GA, MVT::i64, // ?
437 CurDAG->getRegister(IA64::r1, MVT::i64), CPI);
Duraid Madina25d0a882005-10-29 16:08:30 +0000438 }
439
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000440 case ISD::GlobalAddress: {
441 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
442 SDOperand GA = CurDAG->getTargetGlobalAddress(GV, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000443 SDOperand Tmp = SDOperand(CurDAG->getTargetNode(IA64::ADDL_GA, MVT::i64,
444 CurDAG->getRegister(IA64::r1, MVT::i64), GA), 0);
Evan Cheng9ade2182006-08-26 05:34:46 +0000445 return CurDAG->getTargetNode(IA64::LD8, MVT::i64, Tmp);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000446 }
Duraid Madinaa36153a2005-12-22 03:58:17 +0000447
448/* XXX case ISD::ExternalSymbol: {
449 SDOperand EA = CurDAG->getTargetExternalSymbol(cast<ExternalSymbolSDNode>(N)->getSymbol(),
450 MVT::i64);
451 SDOperand Tmp = CurDAG->getTargetNode(IA64::ADDL_EA, MVT::i64,
452 CurDAG->getRegister(IA64::r1, MVT::i64), EA);
453 return CurDAG->getTargetNode(IA64::LD8, MVT::i64, Tmp);
454 }
455*/
456
Evan Cheng466685d2006-10-09 20:57:25 +0000457 case ISD::LOAD: { // FIXME: load -1, not 1, for bools?
458 LoadSDNode *LD = cast<LoadSDNode>(N);
459 SDOperand Chain = LD->getChain();
460 SDOperand Address = LD->getBasePtr();
Evan Cheng6da2f322006-08-26 01:07:58 +0000461 AddToISelQueue(Chain);
462 AddToISelQueue(Address);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000463
Evan Cheng2e49f092006-10-11 07:10:22 +0000464 MVT::ValueType TypeBeingLoaded = LD->getLoadedVT();
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000465 unsigned Opc;
466 switch (TypeBeingLoaded) {
Jim Laskey16d42c62006-07-11 18:25:13 +0000467 default:
468#ifndef NDEBUG
469 N->dump();
470#endif
471 assert(0 && "Cannot load this type!");
Duraid Madina9f729062005-11-04 09:59:06 +0000472 case MVT::i1: { // this is a bool
473 Opc = IA64::LD1; // first we load a byte, then compare for != 0
Evan Cheng34167212006-02-09 00:37:58 +0000474 if(N->getValueType(0) == MVT::i1) { // XXX: early exit!
Evan Cheng23329f52006-08-16 07:30:09 +0000475 return CurDAG->SelectNodeTo(N, IA64::CMPNE, MVT::i1, MVT::Other,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000476 SDOperand(CurDAG->getTargetNode(Opc, MVT::i64, Address), 0),
Evan Cheng23329f52006-08-16 07:30:09 +0000477 CurDAG->getRegister(IA64::r0, MVT::i64),
Evan Cheng95514ba2006-08-26 08:00:10 +0000478 Chain);
Evan Cheng34167212006-02-09 00:37:58 +0000479 }
Duraid Madinaa36153a2005-12-22 03:58:17 +0000480 /* otherwise, we want to load a bool into something bigger: LD1
481 will do that for us, so we just fall through */
Chris Lattnerb19b8992005-11-30 23:02:08 +0000482 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000483 case MVT::i8: Opc = IA64::LD1; break;
484 case MVT::i16: Opc = IA64::LD2; break;
485 case MVT::i32: Opc = IA64::LD4; break;
486 case MVT::i64: Opc = IA64::LD8; break;
487
488 case MVT::f32: Opc = IA64::LDF4; break;
489 case MVT::f64: Opc = IA64::LDF8; break;
490 }
491
Chris Lattnerb19b8992005-11-30 23:02:08 +0000492 // TODO: comment this
Evan Cheng23329f52006-08-16 07:30:09 +0000493 return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
Evan Cheng95514ba2006-08-26 08:00:10 +0000494 Address, Chain);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000495 }
496
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000497 case ISD::STORE: {
Evan Cheng8b2794a2006-10-13 21:14:26 +0000498 StoreSDNode *ST = cast<StoreSDNode>(N);
499 SDOperand Address = ST->getBasePtr();
500 SDOperand Chain = ST->getChain();
Evan Cheng6da2f322006-08-26 01:07:58 +0000501 AddToISelQueue(Address);
502 AddToISelQueue(Chain);
Duraid Madinad525df32005-11-07 03:11:02 +0000503
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000504 unsigned Opc;
Evan Cheng8b2794a2006-10-13 21:14:26 +0000505 if (ISD::isNON_TRUNCStore(N)) {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000506 switch (N->getOperand(1).getValueType()) {
Duraid Madinad525df32005-11-07 03:11:02 +0000507 default: assert(0 && "unknown type in store");
508 case MVT::i1: { // this is a bool
509 Opc = IA64::ST1; // we store either 0 or 1 as a byte
Duraid Madina544cbbd2006-01-13 10:28:25 +0000510 // first load zero!
511 SDOperand Initial = CurDAG->getCopyFromReg(Chain, IA64::r0, MVT::i64);
512 Chain = Initial.getValue(1);
Duraid Madinaa7fb5be2006-01-20 03:40:25 +0000513 // then load 1 into the same reg iff the predicate to store is 1
Evan Cheng8b2794a2006-10-13 21:14:26 +0000514 SDOperand Tmp = ST->getValue();
Evan Cheng6da2f322006-08-26 01:07:58 +0000515 AddToISelQueue(Tmp);
Duraid Madinab20f9792006-02-11 07:33:17 +0000516 Tmp = SDOperand(CurDAG->getTargetNode(IA64::TPCADDS, MVT::i64, Initial,
Duraid Madinaf525eb92006-11-26 04:34:26 +0000517 CurDAG->getTargetConstant(1, MVT::i64),
Duraid Madinab20f9792006-02-11 07:33:17 +0000518 Tmp), 0);
Evan Cheng95514ba2006-08-26 08:00:10 +0000519 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, Address, Tmp, Chain);
Chris Lattnerb19b8992005-11-30 23:02:08 +0000520 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000521 case MVT::i64: Opc = IA64::ST8; break;
522 case MVT::f64: Opc = IA64::STF8; break;
Duraid Madinad525df32005-11-07 03:11:02 +0000523 }
Evan Cheng8b2794a2006-10-13 21:14:26 +0000524 } else { // Truncating store
525 switch(ST->getStoredVT()) {
Duraid Madinad525df32005-11-07 03:11:02 +0000526 default: assert(0 && "unknown type in truncstore");
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000527 case MVT::i8: Opc = IA64::ST1; break;
528 case MVT::i16: Opc = IA64::ST2; break;
529 case MVT::i32: Opc = IA64::ST4; break;
530 case MVT::f32: Opc = IA64::STF4; break;
531 }
532 }
533
Evan Cheng6da2f322006-08-26 01:07:58 +0000534 SDOperand N1 = N->getOperand(1);
535 SDOperand N2 = N->getOperand(2);
536 AddToISelQueue(N1);
537 AddToISelQueue(N2);
Evan Cheng95514ba2006-08-26 08:00:10 +0000538 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, N2, N1, Chain);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000539 }
540
541 case ISD::BRCOND: {
Evan Cheng6da2f322006-08-26 01:07:58 +0000542 SDOperand Chain = N->getOperand(0);
543 SDOperand CC = N->getOperand(1);
544 AddToISelQueue(Chain);
545 AddToISelQueue(CC);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000546 MachineBasicBlock *Dest =
547 cast<BasicBlockSDNode>(N->getOperand(2))->getBasicBlock();
548 //FIXME - we do NOT need long branches all the time
Evan Cheng23329f52006-08-16 07:30:09 +0000549 return CurDAG->SelectNodeTo(N, IA64::BRLCOND_NOTCALL, MVT::Other, CC,
Evan Cheng95514ba2006-08-26 08:00:10 +0000550 CurDAG->getBasicBlock(Dest), Chain);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000551 }
552
553 case ISD::CALLSEQ_START:
554 case ISD::CALLSEQ_END: {
555 int64_t Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
556 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
557 IA64::ADJUSTCALLSTACKDOWN : IA64::ADJUSTCALLSTACKUP;
Evan Cheng6da2f322006-08-26 01:07:58 +0000558 SDOperand N0 = N->getOperand(0);
559 AddToISelQueue(N0);
Evan Cheng95514ba2006-08-26 08:00:10 +0000560 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, getI64Imm(Amt), N0);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000561 }
562
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000563 case ISD::BR:
564 // FIXME: we don't need long branches all the time!
Evan Cheng6da2f322006-08-26 01:07:58 +0000565 SDOperand N0 = N->getOperand(0);
566 AddToISelQueue(N0);
Evan Cheng23329f52006-08-16 07:30:09 +0000567 return CurDAG->SelectNodeTo(N, IA64::BRL_NOTCALL, MVT::Other,
Evan Cheng95514ba2006-08-26 08:00:10 +0000568 N->getOperand(1), N0);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000569 }
570
Evan Cheng9ade2182006-08-26 05:34:46 +0000571 return SelectCode(Op);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000572}
573
574
575/// createIA64DAGToDAGInstructionSelector - This pass converts a legalized DAG
576/// into an IA64-specific DAG, ready for instruction scheduling.
577///
Evan Chengc4c62572006-03-13 23:20:37 +0000578FunctionPass
579*llvm::createIA64DAGToDAGInstructionSelector(IA64TargetMachine &TM) {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000580 return new IA64DAGToDAGISel(TM);
581}
582