blob: c853a32125e4c90f47df220358d98fe8f088d279 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
Evan Cheng27707472007-03-16 08:43:56 +000025#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000026#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/GlobalValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000034#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/ADT/VectorExtras.h"
Evan Chengb01fad62007-03-12 23:30:29 +000036#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037using namespace llvm;
38
39ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
40 : TargetLowering(TM), ARMPCLabelIndex(0) {
41 Subtarget = &TM.getSubtarget<ARMSubtarget>();
42
Evan Chengb1df8f22007-04-27 08:15:43 +000043 if (Subtarget->isTargetDarwin()) {
44 // Don't have these.
45 setLibcallName(RTLIB::UINTTOFP_I64_F32, NULL);
46 setLibcallName(RTLIB::UINTTOFP_I64_F64, NULL);
Evan Chenga8e29892007-01-19 07:51:42 +000047
Evan Chengb1df8f22007-04-27 08:15:43 +000048 // Uses VFP for Thumb libfuncs if available.
49 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
50 // Single-precision floating-point arithmetic.
51 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
52 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
53 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
54 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000055
Evan Chengb1df8f22007-04-27 08:15:43 +000056 // Double-precision floating-point arithmetic.
57 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
58 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
59 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
60 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +000061
Evan Chengb1df8f22007-04-27 08:15:43 +000062 // Single-precision comparisons.
63 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
64 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
65 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
66 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
67 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
68 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
69 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
70 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000071
Evan Chengb1df8f22007-04-27 08:15:43 +000072 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
73 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
74 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
75 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
76 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
77 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
78 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
79 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +000080
Evan Chengb1df8f22007-04-27 08:15:43 +000081 // Double-precision comparisons.
82 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
83 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
84 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
85 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
86 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
87 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
88 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
89 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000090
Evan Chengb1df8f22007-04-27 08:15:43 +000091 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
92 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
93 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
94 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
95 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
96 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
97 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
98 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +000099
Evan Chengb1df8f22007-04-27 08:15:43 +0000100 // Floating-point to integer conversions.
101 // i64 conversions are done via library routines even when generating VFP
102 // instructions, so use the same ones.
103 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
104 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
105 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
106 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Chengb1df8f22007-04-27 08:15:43 +0000108 // Conversions between floating types.
109 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
110 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
111
112 // Integer to floating-point conversions.
113 // i64 conversions are done via library routines even when generating VFP
114 // instructions, so use the same ones.
115 // FIXME: There appears to be some naming inconsistency in ARM libgcc: e.g.
116 // __floatunsidf vs. __floatunssidfvfp.
117 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
118 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
119 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
120 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
121 }
Evan Chenga8e29892007-01-19 07:51:42 +0000122 }
123
124 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
Evan Chengb6ab2542007-01-31 08:40:13 +0000125 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000126 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
127 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Chris Lattnerddf89562008-01-17 19:59:44 +0000128
129 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000130 }
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000131 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000132
133 // ARM does not have f32 extending load.
134 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
135
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000136 // ARM does not have i1 sign extending load.
137 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
138
Evan Chenga8e29892007-01-19 07:51:42 +0000139 // ARM supports all 4 flavors of integer indexed load / store.
140 for (unsigned im = (unsigned)ISD::PRE_INC;
141 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
142 setIndexedLoadAction(im, MVT::i1, Legal);
143 setIndexedLoadAction(im, MVT::i8, Legal);
144 setIndexedLoadAction(im, MVT::i16, Legal);
145 setIndexedLoadAction(im, MVT::i32, Legal);
146 setIndexedStoreAction(im, MVT::i1, Legal);
147 setIndexedStoreAction(im, MVT::i8, Legal);
148 setIndexedStoreAction(im, MVT::i16, Legal);
149 setIndexedStoreAction(im, MVT::i32, Legal);
150 }
151
152 // i64 operation support.
153 if (Subtarget->isThumb()) {
154 setOperationAction(ISD::MUL, MVT::i64, Expand);
155 setOperationAction(ISD::MULHU, MVT::i32, Expand);
156 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000157 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
158 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000159 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000160 setOperationAction(ISD::MUL, MVT::i64, Expand);
161 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000162 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000163 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000164 }
165 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
166 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
167 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
168 setOperationAction(ISD::SRL, MVT::i64, Custom);
169 setOperationAction(ISD::SRA, MVT::i64, Custom);
170
171 // ARM does not have ROTL.
172 setOperationAction(ISD::ROTL, MVT::i32, Expand);
173 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
174 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Evan Chengb0636152007-02-01 23:34:03 +0000175 if (!Subtarget->hasV5TOps() || Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000176 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
177
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000178 // Only ARMv6 has BSWAP.
179 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000180 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000181
Evan Chenga8e29892007-01-19 07:51:42 +0000182 // These are expanded into libcalls.
183 setOperationAction(ISD::SDIV, MVT::i32, Expand);
184 setOperationAction(ISD::UDIV, MVT::i32, Expand);
185 setOperationAction(ISD::SREM, MVT::i32, Expand);
186 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000187 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
188 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000189
190 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000191 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000192 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
194 setOperationAction(ISD::RET, MVT::Other, Custom);
195 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
196 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000197 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Evan Chenga8e29892007-01-19 07:51:42 +0000200 // Use the default implementation.
Nate Begeman48a65512008-02-04 21:44:06 +0000201 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000202 setOperationAction(ISD::VAARG , MVT::Other, Expand);
203 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
204 setOperationAction(ISD::VAEND , MVT::Other, Expand);
205 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
206 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000208 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000209
210 if (!Subtarget->hasV6Ops()) {
211 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
212 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
213 }
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
215
Evan Chengb6ab2542007-01-31 08:40:13 +0000216 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000217 // Turn f64->i64 into FMRRD iff target supports vfp2.
218 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000219
220 // We want to custom lower some of our intrinsics.
221 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223 setOperationAction(ISD::SETCC , MVT::i32, Expand);
224 setOperationAction(ISD::SETCC , MVT::f32, Expand);
225 setOperationAction(ISD::SETCC , MVT::f64, Expand);
226 setOperationAction(ISD::SELECT , MVT::i32, Expand);
227 setOperationAction(ISD::SELECT , MVT::f32, Expand);
228 setOperationAction(ISD::SELECT , MVT::f64, Expand);
229 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
230 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
231 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
232
233 setOperationAction(ISD::BRCOND , MVT::Other, Expand);
234 setOperationAction(ISD::BR_CC , MVT::i32, Custom);
235 setOperationAction(ISD::BR_CC , MVT::f32, Custom);
236 setOperationAction(ISD::BR_CC , MVT::f64, Custom);
237 setOperationAction(ISD::BR_JT , MVT::Other, Custom);
238
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000239 // We don't support sin/cos/fmod/copysign/pow
Evan Chenga8e29892007-01-19 07:51:42 +0000240 setOperationAction(ISD::FSIN , MVT::f64, Expand);
241 setOperationAction(ISD::FSIN , MVT::f32, Expand);
242 setOperationAction(ISD::FCOS , MVT::f32, Expand);
243 setOperationAction(ISD::FCOS , MVT::f64, Expand);
244 setOperationAction(ISD::FREM , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f32, Expand);
Evan Cheng110cf482008-04-01 01:50:16 +0000246 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
247 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
248 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
249 }
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000250 setOperationAction(ISD::FPOW , MVT::f64, Expand);
251 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000252
253 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
Evan Cheng110cf482008-04-01 01:50:16 +0000254 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
255 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
256 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
258 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
259 }
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000261 // We have target-specific dag combine patterns for the following nodes:
262 // ARMISD::FMRRD - No need to call setTargetDAGCombine
263
Evan Chenga8e29892007-01-19 07:51:42 +0000264 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000265 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000266 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000267 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000268
269 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chenga8e29892007-01-19 07:51:42 +0000270}
271
272
273const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
274 switch (Opcode) {
275 default: return 0;
276 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000277 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
278 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000279 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000280 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
281 case ARMISD::tCALL: return "ARMISD::tCALL";
282 case ARMISD::BRCOND: return "ARMISD::BRCOND";
283 case ARMISD::BR_JT: return "ARMISD::BR_JT";
284 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
285 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
286 case ARMISD::CMP: return "ARMISD::CMP";
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000287 case ARMISD::CMPNZ: return "ARMISD::CMPNZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000288 case ARMISD::CMPFP: return "ARMISD::CMPFP";
289 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
290 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
291 case ARMISD::CMOV: return "ARMISD::CMOV";
292 case ARMISD::CNEG: return "ARMISD::CNEG";
293
294 case ARMISD::FTOSI: return "ARMISD::FTOSI";
295 case ARMISD::FTOUI: return "ARMISD::FTOUI";
296 case ARMISD::SITOF: return "ARMISD::SITOF";
297 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000298
299 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
300 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
301 case ARMISD::RRX: return "ARMISD::RRX";
302
303 case ARMISD::FMRRD: return "ARMISD::FMRRD";
304 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000305
306 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Evan Chenga8e29892007-01-19 07:51:42 +0000307 }
308}
309
310//===----------------------------------------------------------------------===//
311// Lowering Code
312//===----------------------------------------------------------------------===//
313
314
315/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
316static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
317 switch (CC) {
318 default: assert(0 && "Unknown condition code!");
319 case ISD::SETNE: return ARMCC::NE;
320 case ISD::SETEQ: return ARMCC::EQ;
321 case ISD::SETGT: return ARMCC::GT;
322 case ISD::SETGE: return ARMCC::GE;
323 case ISD::SETLT: return ARMCC::LT;
324 case ISD::SETLE: return ARMCC::LE;
325 case ISD::SETUGT: return ARMCC::HI;
326 case ISD::SETUGE: return ARMCC::HS;
327 case ISD::SETULT: return ARMCC::LO;
328 case ISD::SETULE: return ARMCC::LS;
329 }
330}
331
332/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
333/// returns true if the operands should be inverted to form the proper
334/// comparison.
335static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
336 ARMCC::CondCodes &CondCode2) {
337 bool Invert = false;
338 CondCode2 = ARMCC::AL;
339 switch (CC) {
340 default: assert(0 && "Unknown FP condition!");
341 case ISD::SETEQ:
342 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
343 case ISD::SETGT:
344 case ISD::SETOGT: CondCode = ARMCC::GT; break;
345 case ISD::SETGE:
346 case ISD::SETOGE: CondCode = ARMCC::GE; break;
347 case ISD::SETOLT: CondCode = ARMCC::MI; break;
348 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
349 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
350 case ISD::SETO: CondCode = ARMCC::VC; break;
351 case ISD::SETUO: CondCode = ARMCC::VS; break;
352 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
353 case ISD::SETUGT: CondCode = ARMCC::HI; break;
354 case ISD::SETUGE: CondCode = ARMCC::PL; break;
355 case ISD::SETLT:
356 case ISD::SETULT: CondCode = ARMCC::LT; break;
357 case ISD::SETLE:
358 case ISD::SETULE: CondCode = ARMCC::LE; break;
359 case ISD::SETNE:
360 case ISD::SETUNE: CondCode = ARMCC::NE; break;
361 }
362 return Invert;
363}
364
365static void
Duncan Sands83ec4b62008-06-06 12:08:01 +0000366HowToPassArgument(MVT ObjectVT, unsigned NumGPRs,
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000367 unsigned StackOffset, unsigned &NeededGPRs,
368 unsigned &NeededStackSize, unsigned &GPRPad,
Duncan Sands276dcbd2008-03-21 09:14:45 +0000369 unsigned &StackPad, ISD::ArgFlagsTy Flags) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000370 NeededStackSize = 0;
371 NeededGPRs = 0;
372 StackPad = 0;
373 GPRPad = 0;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000374 unsigned align = Flags.getOrigAlign();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000375 GPRPad = NumGPRs % ((align + 3)/4);
376 StackPad = StackOffset % align;
377 unsigned firstGPR = NumGPRs + GPRPad;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000378 switch (ObjectVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000379 default: assert(0 && "Unhandled argument type!");
380 case MVT::i32:
381 case MVT::f32:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000382 if (firstGPR < 4)
383 NeededGPRs = 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000384 else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000385 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000386 break;
387 case MVT::i64:
388 case MVT::f64:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000389 if (firstGPR < 3)
390 NeededGPRs = 2;
391 else if (firstGPR == 3) {
392 NeededGPRs = 1;
393 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000394 } else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000395 NeededStackSize = 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000396 }
397}
398
Evan Chengfc403422007-02-03 08:53:01 +0000399/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
400/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
401/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +0000402SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000403 MVT RetVT= Op.Val->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000404 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000405 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
406 assert((CallConv == CallingConv::C ||
Evan Chenga8e29892007-01-19 07:51:42 +0000407 CallConv == CallingConv::Fast) && "unknown calling convention");
Dan Gohman475871a2008-07-27 21:46:04 +0000408 SDValue Callee = Op.getOperand(4);
Evan Chenga8e29892007-01-19 07:51:42 +0000409 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
410 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
411 unsigned NumGPRs = 0; // GPRs used for parameter passing.
412
413 // Count how many bytes are to be pushed on the stack.
414 unsigned NumBytes = 0;
415
416 // Add up all the space actually used.
417 for (unsigned i = 0; i < NumOps; ++i) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000418 unsigned ObjSize;
419 unsigned ObjGPRs;
420 unsigned StackPad;
421 unsigned GPRPad;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000422 MVT ObjectVT = Op.getOperand(5+2*i).getValueType();
Duncan Sands276dcbd2008-03-21 09:14:45 +0000423 ISD::ArgFlagsTy Flags =
424 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000425 HowToPassArgument(ObjectVT, NumGPRs, NumBytes, ObjGPRs, ObjSize,
426 GPRPad, StackPad, Flags);
427 NumBytes += ObjSize + StackPad;
428 NumGPRs += ObjGPRs + GPRPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000429 }
430
431 // Adjust the stack pointer for the new arguments...
432 // These operations are automatically eliminated by the prolog/epilog pass
433 Chain = DAG.getCALLSEQ_START(Chain,
434 DAG.getConstant(NumBytes, MVT::i32));
435
Dan Gohman475871a2008-07-27 21:46:04 +0000436 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000437
438 static const unsigned GPRArgRegs[] = {
439 ARM::R0, ARM::R1, ARM::R2, ARM::R3
440 };
441
442 NumGPRs = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000443 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
444 std::vector<SDValue> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000445 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +0000446 SDValue Arg = Op.getOperand(5+2*i);
Duncan Sands276dcbd2008-03-21 09:14:45 +0000447 ISD::ArgFlagsTy Flags =
448 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000449 MVT ArgVT = Arg.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000450
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000451 unsigned ObjSize;
452 unsigned ObjGPRs;
453 unsigned GPRPad;
454 unsigned StackPad;
455 HowToPassArgument(ArgVT, NumGPRs, ArgOffset, ObjGPRs,
456 ObjSize, GPRPad, StackPad, Flags);
457 NumGPRs += GPRPad;
458 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000459 if (ObjGPRs > 0) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000460 switch (ArgVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000461 default: assert(0 && "Unexpected ValueType for argument!");
462 case MVT::i32:
463 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Arg));
464 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000465 case MVT::f32:
Evan Chenga8e29892007-01-19 07:51:42 +0000466 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs],
467 DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg)));
468 break;
469 case MVT::i64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000470 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000471 DAG.getConstant(0, getPointerTy()));
Dan Gohman475871a2008-07-27 21:46:04 +0000472 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000473 DAG.getConstant(1, getPointerTy()));
474 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Lo));
475 if (ObjGPRs == 2)
476 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1], Hi));
477 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000478 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000479 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
480 MemOpChains.push_back(DAG.getStore(Chain, Hi, PtrOff, NULL, 0));
481 }
482 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000483 }
Evan Chenga8e29892007-01-19 07:51:42 +0000484 case MVT::f64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000485 SDValue Cvt = DAG.getNode(ARMISD::FMRRD,
Evan Chenga8e29892007-01-19 07:51:42 +0000486 DAG.getVTList(MVT::i32, MVT::i32),
487 &Arg, 1);
488 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Cvt));
489 if (ObjGPRs == 2)
490 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1],
491 Cvt.getValue(1)));
492 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000493 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000494 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
495 MemOpChains.push_back(DAG.getStore(Chain, Cvt.getValue(1), PtrOff,
496 NULL, 0));
497 }
498 break;
499 }
500 }
501 } else {
502 assert(ObjSize != 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000503 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000504 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
505 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
506 }
507
508 NumGPRs += ObjGPRs;
509 ArgOffset += ObjSize;
510 }
511
512 if (!MemOpChains.empty())
513 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
514 &MemOpChains[0], MemOpChains.size());
515
516 // Build a sequence of copy-to-reg nodes chained together with token chain
517 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000518 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000519 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
520 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
521 InFlag);
522 InFlag = Chain.getValue(1);
523 }
524
525 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
526 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
527 // node so that legalize doesn't hack it.
528 bool isDirect = false;
529 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000530 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000531 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
532 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000533 isDirect = true;
Reid Spencer5cbf9852007-01-30 20:08:39 +0000534 bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() ||
Evan Chenga8e29892007-01-19 07:51:42 +0000535 GV->hasLinkOnceLinkage());
Evan Cheng970a4192007-01-19 19:28:01 +0000536 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000537 getTargetMachine().getRelocationModel() != Reloc::Static;
538 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000539 // ARM call to a local ARM function is predicable.
540 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000541 // tBX takes a register source operand.
542 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
543 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
544 ARMCP::CPStub, 4);
Dan Gohman475871a2008-07-27 21:46:04 +0000545 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
Evan Chengc60e76d2007-01-30 20:37:08 +0000546 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
547 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000548 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chengc60e76d2007-01-30 20:37:08 +0000549 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
550 } else
551 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000552 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000553 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000554 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000555 getTargetMachine().getRelocationModel() != Reloc::Static;
556 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000557 // tBX takes a register source operand.
558 const char *Sym = S->getSymbol();
559 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
560 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
561 ARMCP::CPStub, 4);
Dan Gohman475871a2008-07-27 21:46:04 +0000562 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
Evan Chengc60e76d2007-01-30 20:37:08 +0000563 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
564 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000565 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chengc60e76d2007-01-30 20:37:08 +0000566 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
567 } else
568 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000569 }
570
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000571 // FIXME: handle tail calls differently.
572 unsigned CallOpc;
573 if (Subtarget->isThumb()) {
574 if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc))
575 CallOpc = ARMISD::CALL_NOLINK;
576 else
577 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
578 } else {
579 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000580 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
581 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000582 }
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000583 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) {
584 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000585 Chain = DAG.getCopyToReg(Chain, ARM::LR,
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000586 DAG.getNode(ISD::UNDEF, MVT::i32), InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000587 InFlag = Chain.getValue(1);
588 }
589
Dan Gohman475871a2008-07-27 21:46:04 +0000590 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +0000591 Ops.push_back(Chain);
592 Ops.push_back(Callee);
593
594 // Add argument registers to the end of the list so that they are known live
595 // into the call.
596 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
597 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
598 RegsToPass[i].second.getValueType()));
599
Evan Chenga8e29892007-01-19 07:51:42 +0000600 if (InFlag.Val)
601 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +0000602 // Returns a chain and a flag for retval copy to use.
603 Chain = DAG.getNode(CallOpc, DAG.getVTList(MVT::Other, MVT::Flag),
604 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +0000605 InFlag = Chain.getValue(1);
606
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000607 Chain = DAG.getCALLSEQ_END(Chain,
608 DAG.getConstant(NumBytes, MVT::i32),
609 DAG.getConstant(0, MVT::i32),
610 InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000611 if (RetVT != MVT::Other)
612 InFlag = Chain.getValue(1);
613
Dan Gohman475871a2008-07-27 21:46:04 +0000614 std::vector<SDValue> ResultVals;
Evan Chenga8e29892007-01-19 07:51:42 +0000615
616 // If the call has results, copy the values out of the ret val registers.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000617 switch (RetVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000618 default: assert(0 && "Unexpected ret value!");
619 case MVT::Other:
620 break;
621 case MVT::i32:
622 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
623 ResultVals.push_back(Chain.getValue(0));
624 if (Op.Val->getValueType(1) == MVT::i32) {
625 // Returns a i64 value.
626 Chain = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32,
627 Chain.getValue(2)).getValue(1);
628 ResultVals.push_back(Chain.getValue(0));
Evan Chenga8e29892007-01-19 07:51:42 +0000629 }
Evan Chenga8e29892007-01-19 07:51:42 +0000630 break;
631 case MVT::f32:
632 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
633 ResultVals.push_back(DAG.getNode(ISD::BIT_CONVERT, MVT::f32,
634 Chain.getValue(0)));
Evan Chenga8e29892007-01-19 07:51:42 +0000635 break;
636 case MVT::f64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000637 SDValue Lo = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
638 SDValue Hi = DAG.getCopyFromReg(Lo, ARM::R1, MVT::i32, Lo.getValue(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000639 ResultVals.push_back(DAG.getNode(ARMISD::FMDRR, MVT::f64, Lo, Hi));
Evan Chenga8e29892007-01-19 07:51:42 +0000640 break;
641 }
642 }
643
Evan Chenga8e29892007-01-19 07:51:42 +0000644 if (ResultVals.empty())
645 return Chain;
646
647 ResultVals.push_back(Chain);
Dan Gohman475871a2008-07-27 21:46:04 +0000648 SDValue Res = DAG.getMergeValues(&ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +0000649 return Res.getValue(Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +0000650}
651
Dan Gohman475871a2008-07-27 21:46:04 +0000652static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
653 SDValue Copy;
654 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000655 switch(Op.getNumOperands()) {
656 default:
657 assert(0 && "Do not know how to return this many arguments!");
658 abort();
659 case 1: {
Dan Gohman475871a2008-07-27 21:46:04 +0000660 SDValue LR = DAG.getRegister(ARM::LR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000661 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
662 }
663 case 3:
664 Op = Op.getOperand(1);
665 if (Op.getValueType() == MVT::f32) {
666 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
667 } else if (Op.getValueType() == MVT::f64) {
Chris Lattner65a33232007-10-18 06:17:07 +0000668 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
669 // available.
670 Op = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32), &Op,1);
Dan Gohman475871a2008-07-27 21:46:04 +0000671 SDValue Sign = DAG.getConstant(0, MVT::i32);
Chris Lattner65a33232007-10-18 06:17:07 +0000672 return DAG.getNode(ISD::RET, MVT::Other, Chain, Op, Sign,
673 Op.getValue(1), Sign);
Evan Chenga8e29892007-01-19 07:51:42 +0000674 }
Dan Gohman475871a2008-07-27 21:46:04 +0000675 Copy = DAG.getCopyToReg(Chain, ARM::R0, Op, SDValue());
Chris Lattner84bc5422007-12-31 04:13:23 +0000676 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
677 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
Evan Chenga8e29892007-01-19 07:51:42 +0000678 break;
679 case 5:
Dan Gohman475871a2008-07-27 21:46:04 +0000680 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDValue());
Evan Chenga8e29892007-01-19 07:51:42 +0000681 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
682 // If we haven't noted the R0+R1 are live out, do so now.
Chris Lattner84bc5422007-12-31 04:13:23 +0000683 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
684 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
685 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
Evan Chenga8e29892007-01-19 07:51:42 +0000686 }
687 break;
Chris Lattner78d60452008-07-11 20:53:00 +0000688 case 9: // i128 -> 4 regs
Dan Gohman475871a2008-07-27 21:46:04 +0000689 Copy = DAG.getCopyToReg(Chain, ARM::R3, Op.getOperand(7), SDValue());
Chris Lattner78d60452008-07-11 20:53:00 +0000690 Copy = DAG.getCopyToReg(Copy , ARM::R2, Op.getOperand(5), Copy.getValue(1));
691 Copy = DAG.getCopyToReg(Copy , ARM::R1, Op.getOperand(3), Copy.getValue(1));
692 Copy = DAG.getCopyToReg(Copy , ARM::R0, Op.getOperand(1), Copy.getValue(1));
693 // If we haven't noted the R0+R1 are live out, do so now.
694 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
695 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
696 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
697 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R2);
698 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R3);
699 }
700 break;
701
Evan Chenga8e29892007-01-19 07:51:42 +0000702 }
703
704 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
705 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
706}
707
708// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
709// their target countpart wrapped in the ARMISD::Wrapper node. Suppose N is
710// one of the above mentioned nodes. It has to be wrapped because otherwise
711// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
712// be used to form addressing mode. These wrapped nodes will be selected
Evan Cheng9f6636f2007-03-19 07:48:02 +0000713// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +0000714static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000715 MVT PtrVT = Op.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000716 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000717 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +0000718 if (CP->isMachineConstantPoolEntry())
719 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
720 CP->getAlignment());
721 else
722 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
723 CP->getAlignment());
724 return DAG.getNode(ARMISD::Wrapper, MVT::i32, Res);
725}
726
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000727// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +0000728SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000729ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
730 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000731 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000732 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
733 ARMConstantPoolValue *CPV =
734 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
735 PCAdj, "tlsgd", true);
Dan Gohman475871a2008-07-27 21:46:04 +0000736 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000737 Argument = DAG.getNode(ARMISD::Wrapper, MVT::i32, Argument);
738 Argument = DAG.getLoad(PtrVT, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000739 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000740
Dan Gohman475871a2008-07-27 21:46:04 +0000741 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000742 Argument = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Argument, PICLabel);
743
744 // call __tls_get_addr.
745 ArgListTy Args;
746 ArgListEntry Entry;
747 Entry.Node = Argument;
748 Entry.Ty = (const Type *) Type::Int32Ty;
749 Args.push_back(Entry);
Dan Gohman475871a2008-07-27 21:46:04 +0000750 std::pair<SDValue, SDValue> CallResult =
Duncan Sands00fee652008-02-14 17:28:50 +0000751 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000752 CallingConv::C, false,
753 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG);
754 return CallResult.first;
755}
756
757// Lower ISD::GlobalTLSAddress using the "initial exec" or
758// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +0000759SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000760ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
761 SelectionDAG &DAG) {
762 GlobalValue *GV = GA->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000763 SDValue Offset;
764 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000765 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000766 // Get the Thread Pointer
Dan Gohman475871a2008-07-27 21:46:04 +0000767 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000768
769 if (GV->isDeclaration()){
770 // initial exec model
771 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
772 ARMConstantPoolValue *CPV =
773 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
774 PCAdj, "gottpoff", true);
775 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
776 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
777 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
778 Chain = Offset.getValue(1);
779
Dan Gohman475871a2008-07-27 21:46:04 +0000780 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000781 Offset = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Offset, PICLabel);
782
783 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
784 } else {
785 // local exec model
786 ARMConstantPoolValue *CPV =
787 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
788 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
789 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
790 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
791 }
792
793 // The address of the thread local variable is the add of the thread
794 // pointer with the offset of the variable.
795 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
796}
797
Dan Gohman475871a2008-07-27 21:46:04 +0000798SDValue
799ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000800 // TODO: implement the "local dynamic" model
801 assert(Subtarget->isTargetELF() &&
802 "TLS not implemented for non-ELF targets");
803 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
804 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
805 // otherwise use the "Local Exec" TLS Model
806 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
807 return LowerToTLSGeneralDynamicModel(GA, DAG);
808 else
809 return LowerToTLSExecModels(GA, DAG);
810}
811
Dan Gohman475871a2008-07-27 21:46:04 +0000812SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000813 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000814 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000815 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
816 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
817 if (RelocM == Reloc::PIC_) {
Lauro Ramos Venancio5d3d44a2007-05-14 23:20:21 +0000818 bool UseGOTOFF = GV->hasInternalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000819 ARMConstantPoolValue *CPV =
820 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Dan Gohman475871a2008-07-27 21:46:04 +0000821 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000822 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
824 SDValue Chain = Result.getValue(1);
825 SDValue GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, PtrVT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000826 Result = DAG.getNode(ISD::ADD, PtrVT, Result, GOT);
827 if (!UseGOTOFF)
828 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
829 return Result;
830 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000831 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000832 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
833 return DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
834 }
835}
836
Evan Chenga8e29892007-01-19 07:51:42 +0000837/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +0000838/// even in non-static mode.
839static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
840 return RelocM != Reloc::Static &&
841 (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
Gabor Greifa99be512007-07-05 17:07:56 +0000842 (GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode()));
Evan Chenga8e29892007-01-19 07:51:42 +0000843}
844
Dan Gohman475871a2008-07-27 21:46:04 +0000845SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000846 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000847 MVT PtrVT = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +0000848 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
849 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +0000850 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +0000851 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +0000852 if (RelocM == Reloc::Static)
853 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
854 else {
855 unsigned PCAdj = (RelocM != Reloc::PIC_)
856 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +0000857 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
858 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000859 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +0000860 Kind, PCAdj);
Evan Chenga8e29892007-01-19 07:51:42 +0000861 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
862 }
863 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
864
Dan Gohman475871a2008-07-27 21:46:04 +0000865 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
866 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +0000867
868 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +0000869 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000870 Result = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
871 }
872 if (IsIndirect)
873 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
874
875 return Result;
876}
877
Dan Gohman475871a2008-07-27 21:46:04 +0000878SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000879 SelectionDAG &DAG){
880 assert(Subtarget->isTargetELF() &&
881 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +0000882 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000883 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
884 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
885 ARMPCLabelIndex,
886 ARMCP::CPValue, PCAdj);
Dan Gohman475871a2008-07-27 21:46:04 +0000887 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000888 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
Dan Gohman475871a2008-07-27 21:46:04 +0000889 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
890 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000891 return DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
892}
893
Dan Gohman475871a2008-07-27 21:46:04 +0000894static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000895 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000896 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
897 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000898 default: return SDValue(); // Don't custom lower most intrinsics.
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000899 case Intrinsic::arm_thread_pointer:
900 return DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
901 }
902}
903
Dan Gohman475871a2008-07-27 21:46:04 +0000904static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000905 unsigned VarArgsFrameIndex) {
906 // vastart just stores the address of the VarArgsFrameIndex slot into the
907 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000908 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +0000909 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +0000910 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
911 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000912}
913
Dan Gohman475871a2008-07-27 21:46:04 +0000914static SDValue LowerFORMAL_ARGUMENT(SDValue Op, SelectionDAG &DAG,
Nate Begemanbf1caa92008-02-12 22:54:40 +0000915 unsigned ArgNo, unsigned &NumGPRs,
916 unsigned &ArgOffset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000917 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000918 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000919 SDValue Root = Op.getOperand(0);
920 std::vector<SDValue> ArgValues;
Chris Lattner84bc5422007-12-31 04:13:23 +0000921 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000922
923 static const unsigned GPRArgRegs[] = {
924 ARM::R0, ARM::R1, ARM::R2, ARM::R3
925 };
926
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000927 unsigned ObjSize;
928 unsigned ObjGPRs;
929 unsigned GPRPad;
930 unsigned StackPad;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000931 ISD::ArgFlagsTy Flags =
932 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo + 3))->getArgFlags();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000933 HowToPassArgument(ObjectVT, NumGPRs, ArgOffset, ObjGPRs,
934 ObjSize, GPRPad, StackPad, Flags);
935 NumGPRs += GPRPad;
936 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000937
Dan Gohman475871a2008-07-27 21:46:04 +0000938 SDValue ArgValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000939 if (ObjGPRs == 1) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000940 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
941 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000942 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
943 if (ObjectVT == MVT::f32)
944 ArgValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, ArgValue);
945 } else if (ObjGPRs == 2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000946 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
947 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000948 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
949
Chris Lattner84bc5422007-12-31 04:13:23 +0000950 VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
951 RegInfo.addLiveIn(GPRArgRegs[NumGPRs+1], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +0000952 SDValue ArgValue2 = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000953
Chris Lattner27a6c732007-11-24 07:07:01 +0000954 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
955 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000956 }
957 NumGPRs += ObjGPRs;
958
959 if (ObjSize) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000960 MachineFrameInfo *MFI = MF.getFrameInfo();
961 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000962 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000963 if (ObjGPRs == 0)
964 ArgValue = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
965 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000966 SDValue ArgValue2 = DAG.getLoad(MVT::i32, Root, FIN, NULL, 0);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000967 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
968 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000969 }
970
971 ArgOffset += ObjSize; // Move on to the next argument.
972 }
973
974 return ArgValue;
975}
976
Dan Gohman475871a2008-07-27 21:46:04 +0000977SDValue
978ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
979 std::vector<SDValue> ArgValues;
980 SDValue Root = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000981 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
982 unsigned NumGPRs = 0; // GPRs used for parameter passing.
Evan Chenga8e29892007-01-19 07:51:42 +0000983
984 unsigned NumArgs = Op.Val->getNumValues()-1;
985 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo)
Nate Begemanbf1caa92008-02-12 22:54:40 +0000986 ArgValues.push_back(LowerFORMAL_ARGUMENT(Op, DAG, ArgNo,
Evan Chenga8e29892007-01-19 07:51:42 +0000987 NumGPRs, ArgOffset));
988
989 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
990 if (isVarArg) {
991 static const unsigned GPRArgRegs[] = {
992 ARM::R0, ARM::R1, ARM::R2, ARM::R3
993 };
994
995 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +0000996 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000997 MachineFrameInfo *MFI = MF.getFrameInfo();
998 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +0000999 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1000 unsigned VARegSize = (4 - NumGPRs) * 4;
1001 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Evan Chenga8e29892007-01-19 07:51:42 +00001002 if (VARegSaveSize) {
1003 // If this function is vararg, store any remaining integer argument regs
1004 // to their spots on the stack so that they may be loaded by deferencing
1005 // the result of va_next.
1006 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001007 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1008 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001009 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001010
Dan Gohman475871a2008-07-27 21:46:04 +00001011 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001012 for (; NumGPRs < 4; ++NumGPRs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001013 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
1014 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001015 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1016 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001017 MemOps.push_back(Store);
1018 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1019 DAG.getConstant(4, getPointerTy()));
1020 }
1021 if (!MemOps.empty())
1022 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1023 &MemOps[0], MemOps.size());
1024 } else
1025 // This will point to the next argument passed via stack.
1026 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1027 }
1028
1029 ArgValues.push_back(Root);
1030
1031 // Return the new list of results.
Duncan Sandsf9516202008-06-30 10:19:09 +00001032 return DAG.getMergeValues(Op.Val->getVTList(), &ArgValues[0],
1033 ArgValues.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001034}
1035
1036/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001037static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001038 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001039 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001040 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
1041 // Maybe this has already been legalized into the constant pool?
1042 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001043 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001044 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1045 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001046 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001047 }
1048 }
1049 return false;
1050}
1051
Evan Cheng9a2ef952007-02-02 01:53:26 +00001052static bool isLegalCmpImmediate(unsigned C, bool isThumb) {
Evan Chenga8e29892007-01-19 07:51:42 +00001053 return ( isThumb && (C & ~255U) == 0) ||
1054 (!isThumb && ARM_AM::getSOImmVal(C) != -1);
1055}
1056
1057/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1058/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001059static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1060 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb) {
Evan Chenga8e29892007-01-19 07:51:42 +00001061 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.Val)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001062 unsigned C = RHSC->getValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001063 if (!isLegalCmpImmediate(C, isThumb)) {
1064 // Constant does not fit, try adjusting it by one?
1065 switch (CC) {
1066 default: break;
1067 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001068 case ISD::SETGE:
Evan Chenga8e29892007-01-19 07:51:42 +00001069 if (isLegalCmpImmediate(C-1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001070 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1071 RHS = DAG.getConstant(C-1, MVT::i32);
1072 }
1073 break;
1074 case ISD::SETULT:
1075 case ISD::SETUGE:
1076 if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) {
1077 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001078 RHS = DAG.getConstant(C-1, MVT::i32);
1079 }
1080 break;
1081 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001082 case ISD::SETGT:
Evan Chenga8e29892007-01-19 07:51:42 +00001083 if (isLegalCmpImmediate(C+1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001084 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1085 RHS = DAG.getConstant(C+1, MVT::i32);
1086 }
1087 break;
1088 case ISD::SETULE:
1089 case ISD::SETUGT:
1090 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) {
1091 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001092 RHS = DAG.getConstant(C+1, MVT::i32);
1093 }
1094 break;
1095 }
1096 }
1097 }
1098
1099 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001100 ARMISD::NodeType CompareType;
1101 switch (CondCode) {
1102 default:
1103 CompareType = ARMISD::CMP;
1104 break;
1105 case ARMCC::EQ:
1106 case ARMCC::NE:
1107 case ARMCC::MI:
1108 case ARMCC::PL:
1109 // Uses only N and Z Flags
1110 CompareType = ARMISD::CMPNZ;
1111 break;
1112 }
Evan Chenga8e29892007-01-19 07:51:42 +00001113 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001114 return DAG.getNode(CompareType, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001115}
1116
1117/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001118static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG) {
1119 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001120 if (!isFloatingPointZero(RHS))
1121 Cmp = DAG.getNode(ARMISD::CMPFP, MVT::Flag, LHS, RHS);
1122 else
1123 Cmp = DAG.getNode(ARMISD::CMPFPw0, MVT::Flag, LHS);
1124 return DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
1125}
1126
Dan Gohman475871a2008-07-27 21:46:04 +00001127static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001128 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001129 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001130 SDValue LHS = Op.getOperand(0);
1131 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001132 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001133 SDValue TrueVal = Op.getOperand(2);
1134 SDValue FalseVal = Op.getOperand(3);
Evan Chenga8e29892007-01-19 07:51:42 +00001135
1136 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001137 SDValue ARMCC;
1138 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1139 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001140 return DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001141 }
1142
1143 ARMCC::CondCodes CondCode, CondCode2;
1144 if (FPCCToARMCC(CC, CondCode, CondCode2))
1145 std::swap(TrueVal, FalseVal);
1146
Dan Gohman475871a2008-07-27 21:46:04 +00001147 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1148 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1149 SDValue Cmp = getVFPCmp(LHS, RHS, DAG);
1150 SDValue Result = DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001151 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001152 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001153 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001154 // FIXME: Needs another CMP because flag can have but one use.
Dan Gohman475871a2008-07-27 21:46:04 +00001155 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001156 Result = DAG.getNode(ARMISD::CMOV, VT, Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001157 }
1158 return Result;
1159}
1160
Dan Gohman475871a2008-07-27 21:46:04 +00001161static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001162 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001163 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001164 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001165 SDValue LHS = Op.getOperand(2);
1166 SDValue RHS = Op.getOperand(3);
1167 SDValue Dest = Op.getOperand(4);
Evan Chenga8e29892007-01-19 07:51:42 +00001168
1169 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001170 SDValue ARMCC;
1171 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1172 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001173 return DAG.getNode(ARMISD::BRCOND, MVT::Other, Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001174 }
1175
1176 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1177 ARMCC::CondCodes CondCode, CondCode2;
1178 if (FPCCToARMCC(CC, CondCode, CondCode2))
1179 // Swap the LHS/RHS of the comparison if needed.
1180 std::swap(LHS, RHS);
1181
Dan Gohman475871a2008-07-27 21:46:04 +00001182 SDValue Cmp = getVFPCmp(LHS, RHS, DAG);
1183 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1184 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001185 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001186 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
1187 SDValue Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001188 if (CondCode2 != ARMCC::AL) {
1189 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001190 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Evan Cheng0e1d3792007-07-05 07:18:20 +00001191 Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001192 }
1193 return Res;
1194}
1195
Dan Gohman475871a2008-07-27 21:46:04 +00001196SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1197 SDValue Chain = Op.getOperand(0);
1198 SDValue Table = Op.getOperand(1);
1199 SDValue Index = Op.getOperand(2);
Evan Chenga8e29892007-01-19 07:51:42 +00001200
Duncan Sands83ec4b62008-06-06 12:08:01 +00001201 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001202 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1203 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
1205 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Evan Chenga8e29892007-01-19 07:51:42 +00001206 Table = DAG.getNode(ARMISD::WrapperJT, MVT::i32, JTI, UId);
1207 Index = DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(4, PTy));
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SDValue Addr = DAG.getNode(ISD::ADD, PTy, Index, Table);
Evan Chenga8e29892007-01-19 07:51:42 +00001209 bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001210 Addr = DAG.getLoad(isPIC ? (MVT)MVT::i32 : PTy,
Evan Chenge2446c62007-06-26 18:31:22 +00001211 Chain, Addr, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001212 Chain = Addr.getValue(1);
1213 if (isPIC)
1214 Addr = DAG.getNode(ISD::ADD, PTy, Addr, Table);
1215 return DAG.getNode(ARMISD::BR_JT, MVT::Other, Chain, Addr, JTI, UId);
1216}
1217
Dan Gohman475871a2008-07-27 21:46:04 +00001218static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001219 unsigned Opc =
1220 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
1221 Op = DAG.getNode(Opc, MVT::f32, Op.getOperand(0));
1222 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
1223}
1224
Dan Gohman475871a2008-07-27 21:46:04 +00001225static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001226 MVT VT = Op.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +00001227 unsigned Opc =
1228 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1229
1230 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
1231 return DAG.getNode(Opc, VT, Op);
1232}
1233
Dan Gohman475871a2008-07-27 21:46:04 +00001234static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001235 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001236 SDValue Tmp0 = Op.getOperand(0);
1237 SDValue Tmp1 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001238 MVT VT = Op.getValueType();
1239 MVT SrcVT = Tmp1.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001240 SDValue AbsVal = DAG.getNode(ISD::FABS, VT, Tmp0);
1241 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG);
1242 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1243 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001244 return DAG.getNode(ARMISD::CNEG, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001245}
1246
Dan Gohman475871a2008-07-27 21:46:04 +00001247SDValue
Dan Gohman707e0182008-04-12 04:36:06 +00001248ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue Chain,
1250 SDValue Dst, SDValue Src,
1251 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001252 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001253 const Value *DstSV, uint64_t DstSVOff,
1254 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001255 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001256 // This requires 4-byte alignment.
1257 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001258 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001259 // This requires the copy size to be a constant, preferrably
1260 // within a subtarget-specific limit.
1261 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1262 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001263 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001264 uint64_t SizeVal = ConstantSize->getValue();
1265 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001266 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001267
1268 unsigned BytesLeft = SizeVal & 3;
1269 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001270 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001271 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001272 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001273 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001274 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001275 SDValue TFOps[MAX_LOADS_IN_LDM];
1276 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001277 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001278
Evan Cheng4102eb52007-10-22 22:11:27 +00001279 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1280 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001281 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001282 while (EmittedNumMemOps < NumMemOps) {
1283 for (i = 0;
1284 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001285 Loads[i] = DAG.getLoad(VT, Chain,
Dan Gohman707e0182008-04-12 04:36:06 +00001286 DAG.getNode(ISD::ADD, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001287 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001288 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001289 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001290 SrcOff += VTSize;
1291 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001292 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001293
Evan Cheng4102eb52007-10-22 22:11:27 +00001294 for (i = 0;
1295 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
1296 TFOps[i] = DAG.getStore(Chain, Loads[i],
Dan Gohman707e0182008-04-12 04:36:06 +00001297 DAG.getNode(ISD::ADD, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001298 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001299 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001300 DstOff += VTSize;
1301 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001302 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1303
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001304 EmittedNumMemOps += i;
1305 }
1306
Evan Cheng4102eb52007-10-22 22:11:27 +00001307 if (BytesLeft == 0)
1308 return Chain;
1309
1310 // Issue loads / stores for the trailing (1 - 3) bytes.
1311 unsigned BytesLeftSave = BytesLeft;
1312 i = 0;
1313 while (BytesLeft) {
1314 if (BytesLeft >= 2) {
1315 VT = MVT::i16;
1316 VTSize = 2;
1317 } else {
1318 VT = MVT::i8;
1319 VTSize = 1;
1320 }
1321
1322 Loads[i] = DAG.getLoad(VT, Chain,
Dan Gohman707e0182008-04-12 04:36:06 +00001323 DAG.getNode(ISD::ADD, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001324 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001325 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001326 TFOps[i] = Loads[i].getValue(1);
1327 ++i;
1328 SrcOff += VTSize;
1329 BytesLeft -= VTSize;
1330 }
1331 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1332
1333 i = 0;
1334 BytesLeft = BytesLeftSave;
1335 while (BytesLeft) {
1336 if (BytesLeft >= 2) {
1337 VT = MVT::i16;
1338 VTSize = 2;
1339 } else {
1340 VT = MVT::i8;
1341 VTSize = 1;
1342 }
1343
1344 TFOps[i] = DAG.getStore(Chain, Loads[i],
Dan Gohman707e0182008-04-12 04:36:06 +00001345 DAG.getNode(ISD::ADD, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001346 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001347 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001348 ++i;
1349 DstOff += VTSize;
1350 BytesLeft -= VTSize;
1351 }
1352 return DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001353}
1354
Chris Lattner27a6c732007-11-24 07:07:01 +00001355static SDNode *ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
1356 // Turn f64->i64 into FMRRD.
1357 assert(N->getValueType(0) == MVT::i64 &&
1358 N->getOperand(0).getValueType() == MVT::f64);
1359
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SDValue Op = N->getOperand(0);
1361 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32),
Chris Lattner27a6c732007-11-24 07:07:01 +00001362 &Op, 1);
1363
1364 // Merge the pieces into a single i64 value.
1365 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Cvt, Cvt.getValue(1)).Val;
1366}
1367
1368static SDNode *ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) {
1369 assert(N->getValueType(0) == MVT::i64 &&
1370 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1371 "Unknown shift to lower!");
1372
1373 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1374 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
1375 cast<ConstantSDNode>(N->getOperand(1))->getValue() != 1)
1376 return 0;
1377
1378 // If we are in thumb mode, we don't have RRX.
1379 if (ST->isThumb()) return 0;
1380
1381 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dan Gohman475871a2008-07-27 21:46:04 +00001382 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001383 DAG.getConstant(0, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00001384 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001385 DAG.getConstant(1, MVT::i32));
1386
1387 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
1388 // captures the result into a carry flag.
1389 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
1390 Hi = DAG.getNode(Opc, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
1391
1392 // The low part is an ARMISD::RRX operand, which shifts the carry in.
1393 Lo = DAG.getNode(ARMISD::RRX, MVT::i32, Lo, Hi.getValue(1));
1394
1395 // Merge the pieces into a single i64 value.
1396 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi).Val;
1397}
1398
1399
Dan Gohman475871a2008-07-27 21:46:04 +00001400SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001401 switch (Op.getOpcode()) {
1402 default: assert(0 && "Don't know how to custom lower this!"); abort();
1403 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001404 case ISD::GlobalAddress:
1405 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
1406 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001407 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00001408 case ISD::CALL: return LowerCALL(Op, DAG);
1409 case ISD::RET: return LowerRET(Op, DAG);
1410 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
1411 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
1412 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
1413 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
1414 case ISD::SINT_TO_FP:
1415 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
1416 case ISD::FP_TO_SINT:
1417 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
1418 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001419 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00001420 case ISD::RETURNADDR: break;
1421 case ISD::FRAMEADDR: break;
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001422 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001423 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001424
1425
1426 // FIXME: Remove these when LegalizeDAGTypes lands.
Dan Gohman475871a2008-07-27 21:46:04 +00001427 case ISD::BIT_CONVERT: return SDValue(ExpandBIT_CONVERT(Op.Val, DAG), 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00001428 case ISD::SRL:
Dan Gohman475871a2008-07-27 21:46:04 +00001429 case ISD::SRA: return SDValue(ExpandSRx(Op.Val, DAG,Subtarget),0);
Evan Chenga8e29892007-01-19 07:51:42 +00001430 }
Dan Gohman475871a2008-07-27 21:46:04 +00001431 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001432}
1433
Chris Lattner27a6c732007-11-24 07:07:01 +00001434
Duncan Sands126d9072008-07-04 11:47:58 +00001435/// ReplaceNodeResults - Provide custom lowering hooks for nodes with illegal
1436/// result types.
1437SDNode *ARMTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001438 switch (N->getOpcode()) {
1439 default: assert(0 && "Don't know how to custom expand this!"); abort();
1440 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(N, DAG);
1441 case ISD::SRL:
1442 case ISD::SRA: return ExpandSRx(N, DAG, Subtarget);
1443 }
1444}
1445
1446
Evan Chenga8e29892007-01-19 07:51:42 +00001447//===----------------------------------------------------------------------===//
1448// ARM Scheduler Hooks
1449//===----------------------------------------------------------------------===//
1450
1451MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00001452ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chenga8e29892007-01-19 07:51:42 +00001453 MachineBasicBlock *BB) {
1454 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1455 switch (MI->getOpcode()) {
1456 default: assert(false && "Unexpected instr type to insert");
1457 case ARM::tMOVCCr: {
1458 // To "insert" a SELECT_CC instruction, we actually have to insert the
1459 // diamond control-flow pattern. The incoming instruction knows the
1460 // destination vreg to set, the condition code register to branch on, the
1461 // true/false values to select between, and a branch opcode to use.
1462 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001463 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00001464 ++It;
1465
1466 // thisMBB:
1467 // ...
1468 // TrueVal = ...
1469 // cmpTY ccX, r1, r2
1470 // bCC copy1MBB
1471 // fallthrough --> copy0MBB
1472 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001473 MachineFunction *F = BB->getParent();
1474 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1475 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chenga8e29892007-01-19 07:51:42 +00001476 BuildMI(BB, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00001477 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001478 F->insert(It, copy0MBB);
1479 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001480 // Update machine-CFG edges by first adding all successors of the current
1481 // block to the new block which will contain the Phi node for the select.
1482 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1483 e = BB->succ_end(); i != e; ++i)
1484 sinkMBB->addSuccessor(*i);
1485 // Next, remove all successors of the current block, and add the true
1486 // and fallthrough blocks as its successors.
1487 while(!BB->succ_empty())
1488 BB->removeSuccessor(BB->succ_begin());
1489 BB->addSuccessor(copy0MBB);
1490 BB->addSuccessor(sinkMBB);
1491
1492 // copy0MBB:
1493 // %FalseValue = ...
1494 // # fallthrough to sinkMBB
1495 BB = copy0MBB;
1496
1497 // Update machine-CFG edges
1498 BB->addSuccessor(sinkMBB);
1499
1500 // sinkMBB:
1501 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1502 // ...
1503 BB = sinkMBB;
1504 BuildMI(BB, TII->get(ARM::PHI), MI->getOperand(0).getReg())
1505 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1506 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1507
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001508 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00001509 return BB;
1510 }
1511 }
1512}
1513
1514//===----------------------------------------------------------------------===//
1515// ARM Optimization Hooks
1516//===----------------------------------------------------------------------===//
1517
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001518/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Dan Gohman475871a2008-07-27 21:46:04 +00001519static SDValue PerformFMRRDCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001520 TargetLowering::DAGCombinerInfo &DCI) {
1521 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00001522 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001523 if (InDouble.getOpcode() == ARMISD::FMDRR)
1524 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00001525 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001526}
1527
Dan Gohman475871a2008-07-27 21:46:04 +00001528SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001529 DAGCombinerInfo &DCI) const {
1530 switch (N->getOpcode()) {
1531 default: break;
1532 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
1533 }
1534
Dan Gohman475871a2008-07-27 21:46:04 +00001535 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001536}
1537
1538
Evan Chengb01fad62007-03-12 23:30:29 +00001539/// isLegalAddressImmediate - Return true if the integer value can be used
1540/// as the offset of the target addressing mode for load / store of the
1541/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001542static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00001543 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00001544 if (V == 0)
1545 return true;
1546
Evan Chengb01fad62007-03-12 23:30:29 +00001547 if (Subtarget->isThumb()) {
1548 if (V < 0)
1549 return false;
1550
1551 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001552 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001553 default: return false;
1554 case MVT::i1:
1555 case MVT::i8:
1556 // Scale == 1;
1557 break;
1558 case MVT::i16:
1559 // Scale == 2;
1560 Scale = 2;
1561 break;
1562 case MVT::i32:
1563 // Scale == 4;
1564 Scale = 4;
1565 break;
1566 }
1567
1568 if ((V & (Scale - 1)) != 0)
1569 return false;
1570 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001571 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001572 }
1573
1574 if (V < 0)
1575 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001576 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001577 default: return false;
1578 case MVT::i1:
1579 case MVT::i8:
1580 case MVT::i32:
1581 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001582 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001583 case MVT::i16:
1584 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001585 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001586 case MVT::f32:
1587 case MVT::f64:
1588 if (!Subtarget->hasVFP2())
1589 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00001590 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00001591 return false;
1592 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001593 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001594 }
Evan Chenga8e29892007-01-19 07:51:42 +00001595}
1596
Chris Lattner37caf8c2007-04-09 23:33:39 +00001597/// isLegalAddressingMode - Return true if the addressing mode represented
1598/// by AM is legal for this target, for a load/store of the specified type.
1599bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
1600 const Type *Ty) const {
Evan Chengd1b3da62008-07-25 00:55:17 +00001601 if (!isLegalAddressImmediate(AM.BaseOffs, getValueType(Ty, true), Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00001602 return false;
Chris Lattner37caf8c2007-04-09 23:33:39 +00001603
1604 // Can never fold addr of global into load/store.
1605 if (AM.BaseGV)
1606 return false;
1607
1608 switch (AM.Scale) {
1609 case 0: // no scale reg, must be "r+i" or "r", or "i".
1610 break;
1611 case 1:
1612 if (Subtarget->isThumb())
1613 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001614 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00001615 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001616 // ARM doesn't support any R+R*scale+imm addr modes.
1617 if (AM.BaseOffs)
1618 return false;
1619
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001620 int Scale = AM.Scale;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001621 switch (getValueType(Ty).getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00001622 default: return false;
1623 case MVT::i1:
1624 case MVT::i8:
1625 case MVT::i32:
1626 case MVT::i64:
1627 // This assumes i64 is legalized to a pair of i32. If not (i.e.
1628 // ldrd / strd are used, then its address mode is same as i16.
1629 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001630 if (Scale < 0) Scale = -Scale;
1631 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001632 return true;
1633 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00001634 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00001635 case MVT::i16:
1636 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001637 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001638 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00001639 return false;
1640
Chris Lattner37caf8c2007-04-09 23:33:39 +00001641 case MVT::isVoid:
1642 // Note, we allow "void" uses (basically, uses that aren't loads or
1643 // stores), because arm allows folding a scale into many arithmetic
1644 // operations. This should be made more precise and revisited later.
Chris Lattnerb2c594f2007-04-03 00:13:57 +00001645
Chris Lattner37caf8c2007-04-09 23:33:39 +00001646 // Allow r << imm, but the imm has to be a multiple of two.
1647 if (AM.Scale & 1) return false;
1648 return isPowerOf2_32(AM.Scale);
1649 }
1650 break;
Evan Chengb01fad62007-03-12 23:30:29 +00001651 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00001652 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00001653}
1654
Chris Lattner37caf8c2007-04-09 23:33:39 +00001655
Duncan Sands83ec4b62008-06-06 12:08:01 +00001656static bool getIndexedAddressParts(SDNode *Ptr, MVT VT,
Dan Gohman475871a2008-07-27 21:46:04 +00001657 bool isSEXTLoad, SDValue &Base,
1658 SDValue &Offset, bool &isInc,
Evan Chenga8e29892007-01-19 07:51:42 +00001659 SelectionDAG &DAG) {
1660 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
1661 return false;
1662
1663 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
1664 // AddressingMode 3
1665 Base = Ptr->getOperand(0);
1666 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
1667 int RHSC = (int)RHS->getValue();
1668 if (RHSC < 0 && RHSC > -256) {
1669 isInc = false;
1670 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1671 return true;
1672 }
1673 }
1674 isInc = (Ptr->getOpcode() == ISD::ADD);
1675 Offset = Ptr->getOperand(1);
1676 return true;
1677 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
1678 // AddressingMode 2
1679 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
1680 int RHSC = (int)RHS->getValue();
1681 if (RHSC < 0 && RHSC > -0x1000) {
1682 isInc = false;
1683 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1684 Base = Ptr->getOperand(0);
1685 return true;
1686 }
1687 }
1688
1689 if (Ptr->getOpcode() == ISD::ADD) {
1690 isInc = true;
1691 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
1692 if (ShOpcVal != ARM_AM::no_shift) {
1693 Base = Ptr->getOperand(1);
1694 Offset = Ptr->getOperand(0);
1695 } else {
1696 Base = Ptr->getOperand(0);
1697 Offset = Ptr->getOperand(1);
1698 }
1699 return true;
1700 }
1701
1702 isInc = (Ptr->getOpcode() == ISD::ADD);
1703 Base = Ptr->getOperand(0);
1704 Offset = Ptr->getOperand(1);
1705 return true;
1706 }
1707
1708 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
1709 return false;
1710}
1711
1712/// getPreIndexedAddressParts - returns true by value, base pointer and
1713/// offset pointer and addressing mode by reference if the node's address
1714/// can be legally represented as pre-indexed load / store address.
1715bool
Dan Gohman475871a2008-07-27 21:46:04 +00001716ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1717 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001718 ISD::MemIndexedMode &AM,
1719 SelectionDAG &DAG) {
1720 if (Subtarget->isThumb())
1721 return false;
1722
Duncan Sands83ec4b62008-06-06 12:08:01 +00001723 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001724 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001725 bool isSEXTLoad = false;
1726 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1727 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001728 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001729 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1730 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1731 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001732 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001733 } else
1734 return false;
1735
1736 bool isInc;
1737 bool isLegal = getIndexedAddressParts(Ptr.Val, VT, isSEXTLoad, Base, Offset,
1738 isInc, DAG);
1739 if (isLegal) {
1740 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
1741 return true;
1742 }
1743 return false;
1744}
1745
1746/// getPostIndexedAddressParts - returns true by value, base pointer and
1747/// offset pointer and addressing mode by reference if this node can be
1748/// combined with a load / store to form a post-indexed load / store.
1749bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00001750 SDValue &Base,
1751 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001752 ISD::MemIndexedMode &AM,
1753 SelectionDAG &DAG) {
1754 if (Subtarget->isThumb())
1755 return false;
1756
Duncan Sands83ec4b62008-06-06 12:08:01 +00001757 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001758 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001759 bool isSEXTLoad = false;
1760 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001761 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001762 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1763 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001764 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001765 } else
1766 return false;
1767
1768 bool isInc;
1769 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
1770 isInc, DAG);
1771 if (isLegal) {
1772 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
1773 return true;
1774 }
1775 return false;
1776}
1777
Dan Gohman475871a2008-07-27 21:46:04 +00001778void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001779 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001780 APInt &KnownZero,
1781 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001782 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001783 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001784 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001785 switch (Op.getOpcode()) {
1786 default: break;
1787 case ARMISD::CMOV: {
1788 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00001789 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001790 if (KnownZero == 0 && KnownOne == 0) return;
1791
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001792 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00001793 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
1794 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001795 KnownZero &= KnownZeroRHS;
1796 KnownOne &= KnownOneRHS;
1797 return;
1798 }
1799 }
1800}
1801
1802//===----------------------------------------------------------------------===//
1803// ARM Inline Assembly Support
1804//===----------------------------------------------------------------------===//
1805
1806/// getConstraintType - Given a constraint letter, return the type of
1807/// constraint it is for this target.
1808ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001809ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
1810 if (Constraint.size() == 1) {
1811 switch (Constraint[0]) {
1812 default: break;
1813 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001814 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00001815 }
Evan Chenga8e29892007-01-19 07:51:42 +00001816 }
Chris Lattner4234f572007-03-25 02:14:49 +00001817 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00001818}
1819
1820std::pair<unsigned, const TargetRegisterClass*>
1821ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001822 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001823 if (Constraint.size() == 1) {
1824 // GCC RS6000 Constraint Letters
1825 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001826 case 'l':
1827 // FIXME: in thumb mode, 'l' is only low-regs.
1828 // FALL THROUGH.
1829 case 'r':
1830 return std::make_pair(0U, ARM::GPRRegisterClass);
1831 case 'w':
1832 if (VT == MVT::f32)
1833 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00001834 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001835 return std::make_pair(0U, ARM::DPRRegisterClass);
1836 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001837 }
1838 }
1839 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1840}
1841
1842std::vector<unsigned> ARMTargetLowering::
1843getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001844 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001845 if (Constraint.size() != 1)
1846 return std::vector<unsigned>();
1847
1848 switch (Constraint[0]) { // GCC ARM Constraint Letters
1849 default: break;
1850 case 'l':
1851 case 'r':
1852 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
1853 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
1854 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
1855 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001856 case 'w':
1857 if (VT == MVT::f32)
1858 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
1859 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
1860 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
1861 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
1862 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
1863 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
1864 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
1865 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
1866 if (VT == MVT::f64)
1867 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
1868 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
1869 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
1870 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
1871 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001872 }
1873
1874 return std::vector<unsigned>();
1875}