blob: 363bfe19cbd85d1672cff42d12fda5436a0eb0bd [file] [log] [blame]
Chris Lattner1c809c52004-02-29 00:27:00 +00001//===-- InstSelectSimple.cpp - A simple instruction selector for SparcV8 --===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Chris Lattner1c809c52004-02-29 00:27:00 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Chris Lattner1c809c52004-02-29 00:27:00 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a simple peephole instruction selector for the V8 target
11//
12//===----------------------------------------------------------------------===//
13
14#include "SparcV8.h"
Brian Gaekebc1d27a2004-03-03 23:03:14 +000015#include "SparcV8InstrInfo.h"
Brian Gaeke74dfcf12004-09-02 02:37:43 +000016#include "llvm/Support/Debug.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000017#include "llvm/Instructions.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000018#include "llvm/Pass.h"
Brian Gaekebc1d27a2004-03-03 23:03:14 +000019#include "llvm/Constants.h"
Chris Lattner84c556e2004-12-17 19:07:04 +000020#include "llvm/DerivedTypes.h"
Chris Lattner30483732004-06-20 07:49:54 +000021#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Brian Gaeke9df92822004-06-15 19:16:07 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Brian Gaekec93a7522004-06-18 05:19:16 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000025#include "llvm/CodeGen/MachineFunction.h"
Brian Gaekebc1d27a2004-03-03 23:03:14 +000026#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000027#include "llvm/Target/TargetMachine.h"
Chris Lattner1c809c52004-02-29 00:27:00 +000028#include "llvm/Support/InstVisitor.h"
29#include "llvm/Support/CFG.h"
30using namespace llvm;
31
32namespace {
33 struct V8ISel : public FunctionPass, public InstVisitor<V8ISel> {
34 TargetMachine &TM;
35 MachineFunction *F; // The function we are compiling into
36 MachineBasicBlock *BB; // The current MBB we are compiling
Brian Gaeked90282d2004-11-19 20:57:24 +000037 int VarArgsOffset; // Offset from fp for start of varargs area
Chris Lattner1c809c52004-02-29 00:27:00 +000038
39 std::map<Value*, unsigned> RegMap; // Mapping between Val's and SSA Regs
40
41 // MBBMap - Mapping between LLVM BB -> Machine BB
42 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
43
44 V8ISel(TargetMachine &tm) : TM(tm), F(0), BB(0) {}
45
46 /// runOnFunction - Top level implementation of instruction selection for
47 /// the entire function.
48 ///
49 bool runOnFunction(Function &Fn);
50
51 virtual const char *getPassName() const {
52 return "SparcV8 Simple Instruction Selection";
53 }
54
Brian Gaeke532e60c2004-05-08 04:21:17 +000055 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
56 /// constant expression GEP support.
57 ///
58 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
59 Value *Src, User::op_iterator IdxBegin,
60 User::op_iterator IdxEnd, unsigned TargetReg);
61
Brian Gaeke00e514e2004-06-24 06:33:00 +000062 /// emitCastOperation - Common code shared between visitCastInst and
63 /// constant expression cast support.
64 ///
65 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
66 Value *Src, const Type *DestTy, unsigned TargetReg);
67
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +000068 /// emitIntegerCast, emitFPToIntegerCast - Helper methods for
69 /// emitCastOperation.
70 ///
Brian Gaekea54df252004-11-19 18:48:10 +000071 unsigned emitIntegerCast (MachineBasicBlock *BB,
72 MachineBasicBlock::iterator IP,
73 const Type *oldTy, unsigned SrcReg,
Brian Gaeke6b260e22004-12-14 08:21:02 +000074 const Type *newTy, unsigned DestReg,
75 bool castToLong = false);
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +000076 void emitFPToIntegerCast (MachineBasicBlock *BB,
77 MachineBasicBlock::iterator IP, const Type *oldTy,
78 unsigned SrcReg, const Type *newTy,
79 unsigned DestReg);
80
Chris Lattner1c809c52004-02-29 00:27:00 +000081 /// visitBasicBlock - This method is called when we are visiting a new basic
82 /// block. This simply creates a new MachineBasicBlock to emit code into
83 /// and adds it to the current MachineFunction. Subsequent visit* for
84 /// instructions will be invoked for all instructions in the basic block.
85 ///
86 void visitBasicBlock(BasicBlock &LLVM_BB) {
87 BB = MBBMap[&LLVM_BB];
88 }
89
Brian Gaeke5f91de22004-11-21 07:13:16 +000090 void emitOp64LibraryCall (MachineBasicBlock *MBB,
91 MachineBasicBlock::iterator IP,
92 unsigned DestReg, const char *FuncName,
93 unsigned Op0Reg, unsigned Op1Reg);
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +000094 void emitShift64 (MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
95 Instruction &I, unsigned DestReg, unsigned Op0Reg,
96 unsigned Op1Reg);
Chris Lattner4be7ca52004-04-07 04:27:16 +000097 void visitBinaryOperator(Instruction &I);
Brian Gaeked6a10532004-06-15 21:09:46 +000098 void visitShiftInst (ShiftInst &SI) { visitBinaryOperator (SI); }
Misha Brukmanea091262004-06-30 21:47:40 +000099 void visitSetCondInst(SetCondInst &I);
Chris Lattner4be7ca52004-04-07 04:27:16 +0000100 void visitCallInst(CallInst &I);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000101 void visitReturnInst(ReturnInst &I);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000102 void visitBranchInst(BranchInst &I);
Chris Lattnerd14d5b42004-10-17 02:42:42 +0000103 void visitUnreachableInst(UnreachableInst &I) {}
Brian Gaeke3d11e8a2004-04-13 18:27:46 +0000104 void visitCastInst(CastInst &I);
Brian Gaekeb6c409a2004-11-19 21:08:18 +0000105 void visitVAArgInst(VAArgInst &I);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000106 void visitLoadInst(LoadInst &I);
107 void visitStoreInst(StoreInst &I);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000108 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
109 void visitGetElementPtrInst(GetElementPtrInst &I);
Brian Gaekec93a7522004-06-18 05:19:16 +0000110 void visitAllocaInst(AllocaInst &I);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000111
Chris Lattner1c809c52004-02-29 00:27:00 +0000112 void visitInstruction(Instruction &I) {
113 std::cerr << "Unhandled instruction: " << I;
114 abort();
115 }
116
117 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
118 /// function, lowering any calls to unknown intrinsic functions into the
119 /// equivalent LLVM code.
120 void LowerUnknownIntrinsicFunctionCalls(Function &F);
Chris Lattner1c809c52004-02-29 00:27:00 +0000121 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI);
122
Brian Gaeke562cb162004-04-07 17:04:09 +0000123 void LoadArgumentsToVirtualRegs(Function *F);
124
Brian Gaeke6c868a42004-06-17 22:34:08 +0000125 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
126 /// because we have to generate our sources into the source basic blocks,
127 /// not the current one.
128 ///
129 void SelectPHINodes();
130
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000131 /// copyConstantToRegister - Output the instructions required to put the
132 /// specified constant into the specified register.
133 ///
134 void copyConstantToRegister(MachineBasicBlock *MBB,
135 MachineBasicBlock::iterator IP,
136 Constant *C, unsigned R);
137
138 /// makeAnotherReg - This method returns the next register number we haven't
139 /// yet used.
140 ///
141 /// Long values are handled somewhat specially. They are always allocated
142 /// as pairs of 32 bit integer values. The register number returned is the
143 /// lower 32 bits of the long value, and the regNum+1 is the upper 32 bits
144 /// of the long value.
145 ///
146 unsigned makeAnotherReg(const Type *Ty) {
147 assert(dynamic_cast<const SparcV8RegisterInfo*>(TM.getRegisterInfo()) &&
148 "Current target doesn't have SparcV8 reg info??");
149 const SparcV8RegisterInfo *MRI =
150 static_cast<const SparcV8RegisterInfo*>(TM.getRegisterInfo());
151 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
152 const TargetRegisterClass *RC = MRI->getRegClassForType(Type::IntTy);
153 // Create the lower part
154 F->getSSARegMap()->createVirtualRegister(RC);
155 // Create the upper part.
156 return F->getSSARegMap()->createVirtualRegister(RC)-1;
157 }
158
159 // Add the mapping of regnumber => reg class to MachineFunction
160 const TargetRegisterClass *RC = MRI->getRegClassForType(Ty);
161 return F->getSSARegMap()->createVirtualRegister(RC);
162 }
163
164 unsigned getReg(Value &V) { return getReg (&V); } // allow refs.
165 unsigned getReg(Value *V) {
166 // Just append to the end of the current bb.
167 MachineBasicBlock::iterator It = BB->end();
168 return getReg(V, BB, It);
169 }
170 unsigned getReg(Value *V, MachineBasicBlock *MBB,
171 MachineBasicBlock::iterator IPt) {
172 unsigned &Reg = RegMap[V];
173 if (Reg == 0) {
174 Reg = makeAnotherReg(V->getType());
175 RegMap[V] = Reg;
176 }
177 // If this operand is a constant, emit the code to copy the constant into
178 // the register here...
179 //
180 if (Constant *C = dyn_cast<Constant>(V)) {
181 copyConstantToRegister(MBB, IPt, C, Reg);
182 RegMap.erase(V); // Assign a new name to this constant if ref'd again
183 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
184 // Move the address of the global into the register
Brian Gaekecf471982004-03-09 04:49:13 +0000185 unsigned TmpReg = makeAnotherReg(V->getType());
186 BuildMI (*MBB, IPt, V8::SETHIi, 1, TmpReg).addGlobalAddress (GV);
187 BuildMI (*MBB, IPt, V8::ORri, 2, Reg).addReg (TmpReg)
188 .addGlobalAddress (GV);
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000189 RegMap.erase(V); // Assign a new name to this address if ref'd again
190 }
191
192 return Reg;
193 }
194
Chris Lattner1c809c52004-02-29 00:27:00 +0000195 };
196}
197
198FunctionPass *llvm::createSparcV8SimpleInstructionSelector(TargetMachine &TM) {
199 return new V8ISel(TM);
200}
201
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000202enum TypeClass {
Brian Gaekef57e3642004-03-16 22:37:11 +0000203 cByte, cShort, cInt, cLong, cFloat, cDouble
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000204};
205
206static TypeClass getClass (const Type *T) {
Chris Lattnerf70c22b2004-06-17 18:19:28 +0000207 switch (T->getTypeID()) {
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000208 case Type::UByteTyID: case Type::SByteTyID: return cByte;
209 case Type::UShortTyID: case Type::ShortTyID: return cShort;
Brian Gaeke562cb162004-04-07 17:04:09 +0000210 case Type::PointerTyID:
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000211 case Type::UIntTyID: case Type::IntTyID: return cInt;
Brian Gaekef57e3642004-03-16 22:37:11 +0000212 case Type::ULongTyID: case Type::LongTyID: return cLong;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000213 case Type::FloatTyID: return cFloat;
214 case Type::DoubleTyID: return cDouble;
215 default:
216 assert (0 && "Type of unknown class passed to getClass?");
217 return cByte;
218 }
219}
Brian Gaeke50094ed2004-10-10 19:57:18 +0000220
Chris Lattner0d538bb2004-04-07 04:36:53 +0000221static TypeClass getClassB(const Type *T) {
222 if (T == Type::BoolTy) return cByte;
223 return getClass(T);
224}
225
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000226/// copyConstantToRegister - Output the instructions required to put the
227/// specified constant into the specified register.
228///
229void V8ISel::copyConstantToRegister(MachineBasicBlock *MBB,
230 MachineBasicBlock::iterator IP,
231 Constant *C, unsigned R) {
Brian Gaeke9df92822004-06-15 19:16:07 +0000232 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
233 switch (CE->getOpcode()) {
234 case Instruction::GetElementPtr:
235 emitGEPOperation(MBB, IP, CE->getOperand(0),
236 CE->op_begin()+1, CE->op_end(), R);
237 return;
Brian Gaeke00e514e2004-06-24 06:33:00 +0000238 case Instruction::Cast:
239 emitCastOperation(MBB, IP, CE->getOperand(0), CE->getType(), R);
240 return;
Brian Gaeke9df92822004-06-15 19:16:07 +0000241 default:
242 std::cerr << "Copying this constant expr not yet handled: " << *CE;
243 abort();
244 }
Chris Lattnerd14d5b42004-10-17 02:42:42 +0000245 } else if (isa<UndefValue>(C)) {
246 BuildMI(*MBB, IP, V8::IMPLICIT_DEF, 0, R);
247 if (getClassB (C->getType ()) == cLong)
248 BuildMI(*MBB, IP, V8::IMPLICIT_DEF, 0, R+1);
249 return;
Brian Gaeke9df92822004-06-15 19:16:07 +0000250 }
251
Brian Gaekee302a7e2004-05-07 21:39:30 +0000252 if (C->getType()->isIntegral ()) {
Brian Gaeke9df92822004-06-15 19:16:07 +0000253 unsigned Class = getClassB (C->getType ());
254 if (Class == cLong) {
255 unsigned TmpReg = makeAnotherReg (Type::IntTy);
256 unsigned TmpReg2 = makeAnotherReg (Type::IntTy);
257 // Copy the value into the register pair.
258 // R = top(more-significant) half, R+1 = bottom(less-significant) half
259 uint64_t Val = cast<ConstantInt>(C)->getRawValue();
Brian Gaeke1df468e2004-09-29 03:34:41 +0000260 copyConstantToRegister(MBB, IP, ConstantUInt::get(Type::UIntTy,
261 Val >> 32), R);
262 copyConstantToRegister(MBB, IP, ConstantUInt::get(Type::UIntTy,
263 Val & 0xffffffffU), R+1);
Brian Gaeke9df92822004-06-15 19:16:07 +0000264 return;
265 }
266
267 assert(Class <= cInt && "Type not handled yet!");
Chris Lattnere7f96c52005-01-01 16:06:57 +0000268 unsigned Val;
Brian Gaeke9df92822004-06-15 19:16:07 +0000269
Brian Gaekee302a7e2004-05-07 21:39:30 +0000270 if (C->getType() == Type::BoolTy) {
271 Val = (C == ConstantBool::True);
272 } else {
Brian Gaekef731be02004-12-12 07:42:58 +0000273 ConstantIntegral *CI = cast<ConstantIntegral> (C);
Chris Lattnere7f96c52005-01-01 16:06:57 +0000274 Val = CI->getRawValue();
Brian Gaekee302a7e2004-05-07 21:39:30 +0000275 }
Brian Gaekef731be02004-12-12 07:42:58 +0000276 if (C->getType()->isSigned()) {
277 switch (Class) {
278 case cByte: Val = (int8_t) Val; break;
279 case cShort: Val = (int16_t) Val; break;
280 case cInt: Val = (int32_t) Val; break;
281 }
282 } else {
283 switch (Class) {
284 case cByte: Val = (uint8_t) Val; break;
285 case cShort: Val = (uint16_t) Val; break;
286 case cInt: Val = (uint32_t) Val; break;
287 }
Brian Gaekee8061732004-03-04 00:56:25 +0000288 }
Brian Gaeke13dc4332004-06-24 09:17:47 +0000289 if (Val == 0) {
290 BuildMI (*MBB, IP, V8::ORrr, 2, R).addReg (V8::G0).addReg(V8::G0);
Chris Lattnere7f96c52005-01-01 16:06:57 +0000291 } else if ((int)Val >= -4096 && (int)Val <= 4095) {
Brian Gaeke13dc4332004-06-24 09:17:47 +0000292 BuildMI (*MBB, IP, V8::ORri, 2, R).addReg (V8::G0).addSImm(Val);
293 } else {
294 unsigned TmpReg = makeAnotherReg (C->getType ());
295 BuildMI (*MBB, IP, V8::SETHIi, 1, TmpReg)
296 .addSImm (((uint32_t) Val) >> 10);
297 BuildMI (*MBB, IP, V8::ORri, 2, R).addReg (TmpReg)
298 .addSImm (((uint32_t) Val) & 0x03ff);
299 return;
300 }
Brian Gaekec93a7522004-06-18 05:19:16 +0000301 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
302 // We need to spill the constant to memory...
303 MachineConstantPool *CP = F->getConstantPool();
304 unsigned CPI = CP->getConstantPoolIndex(CFP);
305 const Type *Ty = CFP->getType();
Brian Gaeke1df468e2004-09-29 03:34:41 +0000306 unsigned TmpReg = makeAnotherReg (Type::UIntTy);
307 unsigned AddrReg = makeAnotherReg (Type::UIntTy);
Brian Gaekec93a7522004-06-18 05:19:16 +0000308
309 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Brian Gaeke44733032004-06-24 07:36:48 +0000310 unsigned LoadOpcode = Ty == Type::FloatTy ? V8::LDFri : V8::LDDFri;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000311 BuildMI (*MBB, IP, V8::SETHIi, 1, TmpReg).addConstantPoolIndex (CPI);
Brian Gaeke50094ed2004-10-10 19:57:18 +0000312 BuildMI (*MBB, IP, V8::ORri, 2, AddrReg).addReg (TmpReg)
313 .addConstantPoolIndex (CPI);
Brian Gaeke1df468e2004-09-29 03:34:41 +0000314 BuildMI (*MBB, IP, LoadOpcode, 2, R).addReg (AddrReg).addSImm (0);
Brian Gaeke9df92822004-06-15 19:16:07 +0000315 } else if (isa<ConstantPointerNull>(C)) {
316 // Copy zero (null pointer) to the register.
Brian Gaekec7fd0f42004-06-24 08:55:09 +0000317 BuildMI (*MBB, IP, V8::ORri, 2, R).addReg (V8::G0).addSImm (0);
Chris Lattner73302482004-07-18 07:26:17 +0000318 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
Brian Gaeke9df92822004-06-15 19:16:07 +0000319 // Copy it with a SETHI/OR pair; the JIT + asmwriter should recognize
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000320 // that SETHI %reg,global == SETHI %reg,%hi(global) and
Brian Gaeke9df92822004-06-15 19:16:07 +0000321 // OR %reg,global,%reg == OR %reg,%lo(global),%reg.
322 unsigned TmpReg = makeAnotherReg (C->getType ());
Chris Lattner73302482004-07-18 07:26:17 +0000323 BuildMI (*MBB, IP, V8::SETHIi, 1, TmpReg).addGlobalAddress(GV);
324 BuildMI (*MBB, IP, V8::ORri, 2, R).addReg(TmpReg).addGlobalAddress(GV);
Brian Gaeke9df92822004-06-15 19:16:07 +0000325 } else {
326 std::cerr << "Offending constant: " << *C << "\n";
327 assert (0 && "Can't copy this kind of constant into register yet");
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000328 }
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000329}
Chris Lattner1c809c52004-02-29 00:27:00 +0000330
Brian Gaeke812c4882004-07-16 10:31:25 +0000331void V8ISel::LoadArgumentsToVirtualRegs (Function *LF) {
Brian Gaeke562cb162004-04-07 17:04:09 +0000332 static const unsigned IncomingArgRegs[] = { V8::I0, V8::I1, V8::I2,
333 V8::I3, V8::I4, V8::I5 };
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000334
Brian Gaeke812c4882004-07-16 10:31:25 +0000335 // Add IMPLICIT_DEFs of input regs.
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000336 unsigned ArgNo = 0;
Chris Lattnere4d5c442005-03-15 04:54:21 +0000337 for (Function::arg_iterator I = LF->arg_begin(), E = LF->arg_end();
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000338 I != E && ArgNo < 6; ++I, ++ArgNo) {
Brian Gaeke812c4882004-07-16 10:31:25 +0000339 switch (getClassB(I->getType())) {
340 case cByte:
341 case cShort:
342 case cInt:
343 case cFloat:
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000344 BuildMI(BB, V8::IMPLICIT_DEF, 0, IncomingArgRegs[ArgNo]);
Brian Gaeke812c4882004-07-16 10:31:25 +0000345 break;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000346 case cDouble:
347 case cLong:
348 // Double and Long use register pairs.
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000349 BuildMI(BB, V8::IMPLICIT_DEF, 0, IncomingArgRegs[ArgNo]);
350 ++ArgNo;
351 if (ArgNo < 6)
352 BuildMI(BB, V8::IMPLICIT_DEF, 0, IncomingArgRegs[ArgNo]);
Brian Gaeke1df468e2004-09-29 03:34:41 +0000353 break;
Brian Gaeke812c4882004-07-16 10:31:25 +0000354 default:
Brian Gaeke1df468e2004-09-29 03:34:41 +0000355 assert (0 && "type not handled");
Brian Gaeke812c4882004-07-16 10:31:25 +0000356 return;
357 }
Brian Gaeke812c4882004-07-16 10:31:25 +0000358 }
359
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000360 const unsigned *IAREnd = &IncomingArgRegs[6];
361 const unsigned *IAR = &IncomingArgRegs[0];
362 unsigned ArgOffset = 68;
Brian Gaeke4e459c42004-11-19 20:31:08 +0000363
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000364 // Store registers onto stack if this is a varargs function.
Brian Gaeke4e459c42004-11-19 20:31:08 +0000365 // FIXME: This doesn't really pertain to "loading arguments into
366 // virtual registers", so it's not clear that it really belongs here.
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000367 // FIXME: We could avoid storing any args onto the stack that don't
Brian Gaeke4e459c42004-11-19 20:31:08 +0000368 // need to be in memory, because they come before the ellipsis in the
369 // parameter list (and thus could never be accessed through va_arg).
370 if (LF->getFunctionType ()->isVarArg ()) {
371 for (unsigned i = 0; i < 6; ++i) {
372 int FI = F->getFrameInfo()->CreateFixedObject(4, ArgOffset);
373 assert (IAR != IAREnd
374 && "About to dereference past end of IncomingArgRegs");
375 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (0).addReg (*IAR++);
376 ArgOffset += 4;
377 }
378 // Reset the pointers now that we're done.
379 ArgOffset = 68;
380 IAR = &IncomingArgRegs[0];
381 }
382
383 // Copy args out of their incoming hard regs or stack slots into virtual regs.
Chris Lattnere4d5c442005-03-15 04:54:21 +0000384 for (Function::arg_iterator I = LF->arg_begin(), E = LF->arg_end(); I != E; ++I) {
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000385 Argument &A = *I;
386 unsigned ArgReg = getReg (A);
387 if (getClassB (A.getType ()) < cLong) {
388 // Get it out of the incoming arg register
389 if (ArgOffset < 92) {
390 assert (IAR != IAREnd
391 && "About to dereference past end of IncomingArgRegs");
392 BuildMI (BB, V8::ORrr, 2, ArgReg).addReg (V8::G0).addReg (*IAR++);
393 } else {
394 int FI = F->getFrameInfo()->CreateFixedObject(4, ArgOffset);
395 BuildMI (BB, V8::LD, 3, ArgReg).addFrameIndex (FI).addSImm (0);
396 }
397 ArgOffset += 4;
398 } else if (getClassB (A.getType ()) == cFloat) {
399 if (ArgOffset < 92) {
Brian Gaeke1df468e2004-09-29 03:34:41 +0000400 // Single-fp args are passed in integer registers; go through
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000401 // memory to get them out of integer registers and back into fp. (Bleh!)
Brian Gaeke1df468e2004-09-29 03:34:41 +0000402 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
403 int FI = F->getFrameInfo()->CreateStackObject(4, FltAlign);
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000404 assert (IAR != IAREnd
405 && "About to dereference past end of IncomingArgRegs");
406 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (0).addReg (*IAR++);
407 BuildMI (BB, V8::LDFri, 2, ArgReg).addFrameIndex (FI).addSImm (0);
408 } else {
409 int FI = F->getFrameInfo()->CreateFixedObject(4, ArgOffset);
410 BuildMI (BB, V8::LDFri, 3, ArgReg).addFrameIndex (FI).addSImm (0);
Brian Gaeke1df468e2004-09-29 03:34:41 +0000411 }
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000412 ArgOffset += 4;
413 } else if (getClassB (A.getType ()) == cDouble) {
414 // Double-fp args are passed in pairs of integer registers; go through
415 // memory to get them out of integer registers and back into fp. (Bleh!)
416 // We'd like to 'ldd' these right out of the incoming-args area,
417 // but it might not be 8-byte aligned (e.g., call x(int x, double d)).
418 unsigned DblAlign = TM.getTargetData().getDoubleAlignment();
419 int FI = F->getFrameInfo()->CreateStackObject(8, DblAlign);
420 if (ArgOffset < 92 && IAR != IAREnd) {
421 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (0).addReg (*IAR++);
422 } else {
423 unsigned TempReg = makeAnotherReg (Type::IntTy);
424 BuildMI (BB, V8::LD, 2, TempReg).addFrameIndex (FI).addSImm (0);
425 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (0).addReg (TempReg);
Brian Gaeke6672f862004-09-30 19:44:32 +0000426 }
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000427 ArgOffset += 4;
428 if (ArgOffset < 92 && IAR != IAREnd) {
429 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (4).addReg (*IAR++);
430 } else {
431 unsigned TempReg = makeAnotherReg (Type::IntTy);
432 BuildMI (BB, V8::LD, 2, TempReg).addFrameIndex (FI).addSImm (4);
433 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (4).addReg (TempReg);
Brian Gaeke1df468e2004-09-29 03:34:41 +0000434 }
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000435 ArgOffset += 4;
436 BuildMI (BB, V8::LDDFri, 2, ArgReg).addFrameIndex (FI).addSImm (0);
437 } else if (getClassB (A.getType ()) == cLong) {
438 // do the first half...
439 if (ArgOffset < 92) {
440 assert (IAR != IAREnd
441 && "About to dereference past end of IncomingArgRegs");
442 BuildMI (BB, V8::ORrr, 2, ArgReg).addReg (V8::G0).addReg (*IAR++);
443 } else {
444 int FI = F->getFrameInfo()->CreateFixedObject(4, ArgOffset);
445 BuildMI (BB, V8::LD, 2, ArgReg).addFrameIndex (FI).addSImm (0);
446 }
447 ArgOffset += 4;
448 // ...then do the second half
449 if (ArgOffset < 92) {
450 assert (IAR != IAREnd
451 && "About to dereference past end of IncomingArgRegs");
452 BuildMI (BB, V8::ORrr, 2, ArgReg+1).addReg (V8::G0).addReg (*IAR++);
453 } else {
454 int FI = F->getFrameInfo()->CreateFixedObject(4, ArgOffset);
455 BuildMI (BB, V8::LD, 2, ArgReg+1).addFrameIndex (FI).addSImm (0);
456 }
457 ArgOffset += 4;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000458 } else {
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000459 assert (0 && "Unknown class?!");
Brian Gaeke812c4882004-07-16 10:31:25 +0000460 }
Brian Gaeke562cb162004-04-07 17:04:09 +0000461 }
Brian Gaeked90282d2004-11-19 20:57:24 +0000462
463 // If the function takes variable number of arguments, remember the fp
464 // offset for the start of the first vararg value... this is used to expand
465 // llvm.va_start.
466 if (LF->getFunctionType ()->isVarArg ())
467 VarArgsOffset = ArgOffset;
Brian Gaeke562cb162004-04-07 17:04:09 +0000468}
469
Brian Gaeke6c868a42004-06-17 22:34:08 +0000470void V8ISel::SelectPHINodes() {
471 const TargetInstrInfo &TII = *TM.getInstrInfo();
472 const Function &LF = *F->getFunction(); // The LLVM function...
473 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
474 const BasicBlock *BB = I;
475 MachineBasicBlock &MBB = *MBBMap[I];
476
477 // Loop over all of the PHI nodes in the LLVM basic block...
478 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
479 for (BasicBlock::const_iterator I = BB->begin();
480 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
481
482 // Create a new machine instr PHI node, and insert it.
483 unsigned PHIReg = getReg(*PN);
484 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
485 V8::PHI, PN->getNumOperands(), PHIReg);
486
487 MachineInstr *LongPhiMI = 0;
488 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
489 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
490 V8::PHI, PN->getNumOperands(), PHIReg+1);
491
492 // PHIValues - Map of blocks to incoming virtual registers. We use this
493 // so that we only initialize one incoming value for a particular block,
494 // even if the block has multiple entries in the PHI node.
495 //
496 std::map<MachineBasicBlock*, unsigned> PHIValues;
497
498 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
499 MachineBasicBlock *PredMBB = 0;
500 for (MachineBasicBlock::pred_iterator PI = MBB.pred_begin (),
501 PE = MBB.pred_end (); PI != PE; ++PI)
502 if (PN->getIncomingBlock(i) == (*PI)->getBasicBlock()) {
503 PredMBB = *PI;
504 break;
505 }
506 assert (PredMBB && "Couldn't find incoming machine-cfg edge for phi");
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000507
Brian Gaeke6c868a42004-06-17 22:34:08 +0000508 unsigned ValReg;
509 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
510 PHIValues.lower_bound(PredMBB);
511
512 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
513 // We already inserted an initialization of the register for this
514 // predecessor. Recycle it.
515 ValReg = EntryIt->second;
516
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000517 } else {
Brian Gaeke6c868a42004-06-17 22:34:08 +0000518 // Get the incoming value into a virtual register.
519 //
520 Value *Val = PN->getIncomingValue(i);
521
522 // If this is a constant or GlobalValue, we may have to insert code
523 // into the basic block to compute it into a virtual register.
524 if ((isa<Constant>(Val) && !isa<ConstantExpr>(Val)) ||
525 isa<GlobalValue>(Val)) {
526 // Simple constants get emitted at the end of the basic block,
527 // before any terminator instructions. We "know" that the code to
528 // move a constant into a register will never clobber any flags.
529 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
530 } else {
531 // Because we don't want to clobber any values which might be in
532 // physical registers with the computation of this constant (which
533 // might be arbitrarily complex if it is a constant expression),
534 // just insert the computation at the top of the basic block.
535 MachineBasicBlock::iterator PI = PredMBB->begin();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000536
Brian Gaeke6c868a42004-06-17 22:34:08 +0000537 // Skip over any PHI nodes though!
538 while (PI != PredMBB->end() && PI->getOpcode() == V8::PHI)
539 ++PI;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000540
Brian Gaeke6c868a42004-06-17 22:34:08 +0000541 ValReg = getReg(Val, PredMBB, PI);
542 }
543
544 // Remember that we inserted a value for this PHI for this predecessor
545 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
546 }
547
548 PhiMI->addRegOperand(ValReg);
549 PhiMI->addMachineBasicBlockOperand(PredMBB);
550 if (LongPhiMI) {
551 LongPhiMI->addRegOperand(ValReg+1);
552 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
553 }
554 }
555
556 // Now that we emitted all of the incoming values for the PHI node, make
557 // sure to reposition the InsertPoint after the PHI that we just added.
558 // This is needed because we might have inserted a constant into this
559 // block, right after the PHI's which is before the old insert point!
560 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
561 ++PHIInsertPoint;
562 }
563 }
564}
565
Chris Lattner1c809c52004-02-29 00:27:00 +0000566bool V8ISel::runOnFunction(Function &Fn) {
567 // First pass over the function, lower any unknown intrinsic functions
568 // with the IntrinsicLowering class.
569 LowerUnknownIntrinsicFunctionCalls(Fn);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000570
Chris Lattner1c809c52004-02-29 00:27:00 +0000571 F = &MachineFunction::construct(&Fn, TM);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000572
Chris Lattner1c809c52004-02-29 00:27:00 +0000573 // Create all of the machine basic blocks for the function...
574 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
575 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000576
Chris Lattner1c809c52004-02-29 00:27:00 +0000577 BB = &F->front();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000578
Chris Lattner1c809c52004-02-29 00:27:00 +0000579 // Set up a frame object for the return address. This is used by the
580 // llvm.returnaddress & llvm.frameaddress intrinisics.
581 //ReturnAddressIndex = F->getFrameInfo()->CreateFixedObject(4, -4);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000582
Chris Lattner1c809c52004-02-29 00:27:00 +0000583 // Copy incoming arguments off of the stack and out of fixed registers.
Brian Gaeke562cb162004-04-07 17:04:09 +0000584 LoadArgumentsToVirtualRegs(&Fn);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000585
Chris Lattner1c809c52004-02-29 00:27:00 +0000586 // Instruction select everything except PHI nodes
587 visit(Fn);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000588
Chris Lattner1c809c52004-02-29 00:27:00 +0000589 // Select the PHI nodes
Brian Gaeke6c868a42004-06-17 22:34:08 +0000590 SelectPHINodes();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000591
Chris Lattner1c809c52004-02-29 00:27:00 +0000592 RegMap.clear();
593 MBBMap.clear();
594 F = 0;
595 // We always build a machine code representation for the function
596 return true;
597}
598
Brian Gaeke3d11e8a2004-04-13 18:27:46 +0000599void V8ISel::visitCastInst(CastInst &I) {
Brian Gaeke00e514e2004-06-24 06:33:00 +0000600 Value *Op = I.getOperand(0);
601 unsigned DestReg = getReg(I);
602 MachineBasicBlock::iterator MI = BB->end();
603 emitCastOperation(BB, MI, Op, I.getType(), DestReg);
604}
605
Brian Gaekea54df252004-11-19 18:48:10 +0000606unsigned V8ISel::emitIntegerCast (MachineBasicBlock *BB,
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000607 MachineBasicBlock::iterator IP, const Type *oldTy,
608 unsigned SrcReg, const Type *newTy,
Brian Gaeke6b260e22004-12-14 08:21:02 +0000609 unsigned DestReg, bool castToLong) {
610 unsigned shiftWidth = 32 - (8 * TM.getTargetData ().getTypeSize (newTy));
611 if (oldTy == newTy || (!castToLong && shiftWidth == 0)) {
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000612 // No-op cast - just emit a copy; assume the reg. allocator will zap it.
613 BuildMI (*BB, IP, V8::ORrr, 2, DestReg).addReg (V8::G0).addReg(SrcReg);
Brian Gaekea54df252004-11-19 18:48:10 +0000614 return SrcReg;
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000615 }
616 // Emit left-shift, then right-shift to sign- or zero-extend.
617 unsigned TmpReg = makeAnotherReg (newTy);
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000618 BuildMI (*BB, IP, V8::SLLri, 2, TmpReg).addZImm (shiftWidth).addReg(SrcReg);
619 if (newTy->isSigned ()) { // sign-extend with SRA
620 BuildMI(*BB, IP, V8::SRAri, 2, DestReg).addZImm (shiftWidth).addReg(TmpReg);
621 } else { // zero-extend with SRL
622 BuildMI(*BB, IP, V8::SRLri, 2, DestReg).addZImm (shiftWidth).addReg(TmpReg);
623 }
Brian Gaekea54df252004-11-19 18:48:10 +0000624 // Return the temp reg. in case this is one half of a cast to long.
625 return TmpReg;
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000626}
627
628void V8ISel::emitFPToIntegerCast (MachineBasicBlock *BB,
629 MachineBasicBlock::iterator IP,
630 const Type *oldTy, unsigned SrcReg,
631 const Type *newTy, unsigned DestReg) {
632 unsigned FPCastOpcode, FPStoreOpcode, FPSize, FPAlign;
633 unsigned oldTyClass = getClassB(oldTy);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000634 if (oldTyClass == cFloat) {
635 FPCastOpcode = V8::FSTOI; FPStoreOpcode = V8::STFri; FPSize = 4;
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000636 FPAlign = TM.getTargetData().getFloatAlignment();
637 } else { // it's a double
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000638 FPCastOpcode = V8::FDTOI; FPStoreOpcode = V8::STDFri; FPSize = 8;
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000639 FPAlign = TM.getTargetData().getDoubleAlignment();
640 }
641 unsigned TempReg = makeAnotherReg (oldTy);
642 BuildMI (*BB, IP, FPCastOpcode, 1, TempReg).addReg (SrcReg);
643 int FI = F->getFrameInfo()->CreateStackObject(FPSize, FPAlign);
644 BuildMI (*BB, IP, FPStoreOpcode, 3).addFrameIndex (FI).addSImm (0)
645 .addReg (TempReg);
646 unsigned TempReg2 = makeAnotherReg (newTy);
647 BuildMI (*BB, IP, V8::LD, 3, TempReg2).addFrameIndex (FI).addSImm (0);
648 emitIntegerCast (BB, IP, Type::IntTy, TempReg2, newTy, DestReg);
649}
650
Brian Gaeke00e514e2004-06-24 06:33:00 +0000651/// emitCastOperation - Common code shared between visitCastInst and constant
652/// expression cast support.
653///
654void V8ISel::emitCastOperation(MachineBasicBlock *BB,
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000655 MachineBasicBlock::iterator IP, Value *Src,
656 const Type *DestTy, unsigned DestReg) {
Brian Gaeke00e514e2004-06-24 06:33:00 +0000657 const Type *SrcTy = Src->getType();
658 unsigned SrcClass = getClassB(SrcTy);
659 unsigned DestClass = getClassB(DestTy);
660 unsigned SrcReg = getReg(Src, BB, IP);
661
662 const Type *oldTy = SrcTy;
663 const Type *newTy = DestTy;
664 unsigned oldTyClass = SrcClass;
665 unsigned newTyClass = DestClass;
Brian Gaeke3d11e8a2004-04-13 18:27:46 +0000666
Brian Gaeke429022b2004-05-08 06:36:14 +0000667 if (oldTyClass < cLong && newTyClass < cLong) {
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000668 emitIntegerCast (BB, IP, oldTy, SrcReg, newTy, DestReg);
669 } else switch (newTyClass) {
670 case cByte:
671 case cShort:
672 case cInt:
Brian Gaeke495a0972004-06-24 21:22:08 +0000673 switch (oldTyClass) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000674 case cLong:
Brian Gaekea54df252004-11-19 18:48:10 +0000675 // Treat it like a cast from the lower half of the value.
676 emitIntegerCast (BB, IP, Type::IntTy, SrcReg+1, newTy, DestReg);
677 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000678 case cFloat:
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000679 case cDouble:
680 emitFPToIntegerCast (BB, IP, oldTy, SrcReg, newTy, DestReg);
681 break;
682 default: goto not_yet;
683 }
684 return;
685
686 case cFloat:
687 switch (oldTyClass) {
688 case cLong: goto not_yet;
Brian Gaeke495a0972004-06-24 21:22:08 +0000689 case cFloat:
690 BuildMI (*BB, IP, V8::FMOVS, 1, DestReg).addReg (SrcReg);
691 break;
692 case cDouble:
693 BuildMI (*BB, IP, V8::FDTOS, 1, DestReg).addReg (SrcReg);
694 break;
Brian Gaekeec3227f2004-06-27 22:47:33 +0000695 default: {
696 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000697 // cast integer type to float. Store it to a stack slot and then load
Brian Gaeke495a0972004-06-24 21:22:08 +0000698 // it using ldf into a floating point register. then do fitos.
Brian Gaekeec3227f2004-06-27 22:47:33 +0000699 unsigned TmpReg = makeAnotherReg (newTy);
700 int FI = F->getFrameInfo()->CreateStackObject(4, FltAlign);
701 BuildMI (*BB, IP, V8::ST, 3).addFrameIndex (FI).addSImm (0)
702 .addReg (SrcReg);
703 BuildMI (*BB, IP, V8::LDFri, 2, TmpReg).addFrameIndex (FI).addSImm (0);
704 BuildMI (*BB, IP, V8::FITOS, 1, DestReg).addReg(TmpReg);
Brian Gaeke495a0972004-06-24 21:22:08 +0000705 break;
706 }
Brian Gaekeec3227f2004-06-27 22:47:33 +0000707 }
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000708 return;
709
710 case cDouble:
Brian Gaeke495a0972004-06-24 21:22:08 +0000711 switch (oldTyClass) {
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000712 case cLong: goto not_yet;
Brian Gaeke495a0972004-06-24 21:22:08 +0000713 case cFloat:
714 BuildMI (*BB, IP, V8::FSTOD, 1, DestReg).addReg (SrcReg);
715 break;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000716 case cDouble: // use double move pseudo-instr
717 BuildMI (*BB, IP, V8::FpMOVD, 1, DestReg).addReg (SrcReg);
Brian Gaeke495a0972004-06-24 21:22:08 +0000718 break;
Brian Gaekeec3227f2004-06-27 22:47:33 +0000719 default: {
720 unsigned DoubleAlignment = TM.getTargetData().getDoubleAlignment();
721 unsigned TmpReg = makeAnotherReg (newTy);
722 int FI = F->getFrameInfo()->CreateStackObject(8, DoubleAlignment);
723 BuildMI (*BB, IP, V8::ST, 3).addFrameIndex (FI).addSImm (0)
724 .addReg (SrcReg);
725 BuildMI (*BB, IP, V8::LDDFri, 2, TmpReg).addFrameIndex (FI).addSImm (0);
726 BuildMI (*BB, IP, V8::FITOD, 1, DestReg).addReg(TmpReg);
727 break;
728 }
729 }
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000730 return;
731
732 case cLong:
733 switch (oldTyClass) {
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000734 case cByte:
735 case cShort:
Brian Gaekea54df252004-11-19 18:48:10 +0000736 case cInt: {
737 // Cast to (u)int in the bottom half, and sign(zero) extend in the top
738 // half.
739 const Type *OldHalfTy = oldTy->isSigned() ? Type::IntTy : Type::UIntTy;
740 const Type *NewHalfTy = newTy->isSigned() ? Type::IntTy : Type::UIntTy;
741 unsigned TempReg = emitIntegerCast (BB, IP, OldHalfTy, SrcReg,
Brian Gaeke6b260e22004-12-14 08:21:02 +0000742 NewHalfTy, DestReg+1, true);
Brian Gaekea54df252004-11-19 18:48:10 +0000743 if (newTy->isSigned ()) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000744 BuildMI (*BB, IP, V8::SRAri, 2, DestReg).addReg (TempReg)
Brian Gaekea54df252004-11-19 18:48:10 +0000745 .addZImm (31);
746 } else {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000747 BuildMI (*BB, IP, V8::ORrr, 2, DestReg).addReg (V8::G0)
Brian Gaekea54df252004-11-19 18:48:10 +0000748 .addReg (V8::G0);
749 }
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000750 break;
Brian Gaekea54df252004-11-19 18:48:10 +0000751 }
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000752 case cLong:
Brian Gaeke7c0afe02004-11-18 07:43:33 +0000753 // Just copy both halves.
Brian Gaeke2a9f5392004-07-08 07:52:13 +0000754 BuildMI (*BB, IP, V8::ORrr, 2, DestReg).addReg (V8::G0).addReg (SrcReg);
755 BuildMI (*BB, IP, V8::ORrr, 2, DestReg+1).addReg (V8::G0)
756 .addReg (SrcReg+1);
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000757 break;
758 default: goto not_yet;
Brian Gaeke2a9f5392004-07-08 07:52:13 +0000759 }
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000760 return;
761
762 default: goto not_yet;
Brian Gaekee302a7e2004-05-07 21:39:30 +0000763 }
Brian Gaeke8b6c1ff2004-10-14 19:39:34 +0000764 return;
765not_yet:
766 std::cerr << "Sorry, cast still unsupported: SrcTy = " << *SrcTy
767 << ", DestTy = " << *DestTy << "\n";
768 abort ();
Brian Gaeke3d11e8a2004-04-13 18:27:46 +0000769}
770
Brian Gaekef3334eb2004-04-07 17:29:37 +0000771void V8ISel::visitLoadInst(LoadInst &I) {
772 unsigned DestReg = getReg (I);
773 unsigned PtrReg = getReg (I.getOperand (0));
Brian Gaeke532e60c2004-05-08 04:21:17 +0000774 switch (getClassB (I.getType ())) {
Brian Gaekef3334eb2004-04-07 17:29:37 +0000775 case cByte:
776 if (I.getType ()->isSigned ())
Brian Gaeke44733032004-06-24 07:36:48 +0000777 BuildMI (BB, V8::LDSB, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000778 else
Brian Gaeke44733032004-06-24 07:36:48 +0000779 BuildMI (BB, V8::LDUB, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000780 return;
781 case cShort:
782 if (I.getType ()->isSigned ())
Brian Gaeke44733032004-06-24 07:36:48 +0000783 BuildMI (BB, V8::LDSH, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000784 else
Brian Gaeke44733032004-06-24 07:36:48 +0000785 BuildMI (BB, V8::LDUH, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000786 return;
787 case cInt:
Brian Gaeke44733032004-06-24 07:36:48 +0000788 BuildMI (BB, V8::LD, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000789 return;
790 case cLong:
Brian Gaeke44733032004-06-24 07:36:48 +0000791 BuildMI (BB, V8::LD, 2, DestReg).addReg (PtrReg).addSImm(0);
792 BuildMI (BB, V8::LD, 2, DestReg+1).addReg (PtrReg).addSImm(4);
793 return;
794 case cFloat:
795 BuildMI (BB, V8::LDFri, 2, DestReg).addReg (PtrReg).addSImm(0);
796 return;
797 case cDouble:
798 BuildMI (BB, V8::LDDFri, 2, DestReg).addReg (PtrReg).addSImm(0);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000799 return;
800 default:
801 std::cerr << "Load instruction not handled: " << I;
802 abort ();
803 return;
804 }
805}
806
807void V8ISel::visitStoreInst(StoreInst &I) {
Brian Gaeke532e60c2004-05-08 04:21:17 +0000808 Value *SrcVal = I.getOperand (0);
809 unsigned SrcReg = getReg (SrcVal);
Brian Gaekef3334eb2004-04-07 17:29:37 +0000810 unsigned PtrReg = getReg (I.getOperand (1));
Brian Gaeke532e60c2004-05-08 04:21:17 +0000811 switch (getClassB (SrcVal->getType ())) {
812 case cByte:
Brian Gaeke44733032004-06-24 07:36:48 +0000813 BuildMI (BB, V8::STB, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000814 return;
815 case cShort:
Brian Gaeke44733032004-06-24 07:36:48 +0000816 BuildMI (BB, V8::STH, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000817 return;
818 case cInt:
Brian Gaeke44733032004-06-24 07:36:48 +0000819 BuildMI (BB, V8::ST, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000820 return;
821 case cLong:
Brian Gaeke44733032004-06-24 07:36:48 +0000822 BuildMI (BB, V8::ST, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
823 BuildMI (BB, V8::ST, 3).addReg (PtrReg).addSImm (4).addReg (SrcReg+1);
824 return;
825 case cFloat:
826 BuildMI (BB, V8::STFri, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
827 return;
828 case cDouble:
829 BuildMI (BB, V8::STDFri, 3).addReg (PtrReg).addSImm (0).addReg (SrcReg);
Brian Gaeke532e60c2004-05-08 04:21:17 +0000830 return;
831 default:
832 std::cerr << "Store instruction not handled: " << I;
833 abort ();
834 return;
835 }
Brian Gaekef3334eb2004-04-07 17:29:37 +0000836}
837
Brian Gaekef7e44ef2004-04-02 20:53:33 +0000838void V8ISel::visitCallInst(CallInst &I) {
Brian Gaeke9d67ea02004-06-18 06:27:48 +0000839 MachineInstr *TheCall;
840 // Is it an intrinsic function call?
841 if (Function *F = I.getCalledFunction()) {
842 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
843 visitIntrinsicCall(ID, I); // Special intrinsics are not handled here
844 return;
845 }
846 }
847
Brian Gaeke50094ed2004-10-10 19:57:18 +0000848 // How much extra call stack will we need?
Brian Gaeke79fe8332004-11-21 03:35:22 +0000849 int extraStack = 0;
850 for (unsigned i = 0; i < I.getNumOperands (); ++i) {
Brian Gaeke50094ed2004-10-10 19:57:18 +0000851 switch (getClassB (I.getOperand (i)->getType ())) {
852 case cLong: extraStack += 8; break;
853 case cFloat: extraStack += 4; break;
854 case cDouble: extraStack += 8; break;
855 default: extraStack += 4; break;
856 }
857 }
Brian Gaeke79fe8332004-11-21 03:35:22 +0000858 extraStack -= 24;
859 if (extraStack < 0) {
860 extraStack = 0;
861 } else {
862 // Round up extra stack size to the nearest doubleword.
863 extraStack = (extraStack + 7) & ~7;
864 }
Brian Gaeke50094ed2004-10-10 19:57:18 +0000865
Brian Gaeke9d67ea02004-06-18 06:27:48 +0000866 // Deal with args
Brian Gaeke562cb162004-04-07 17:04:09 +0000867 static const unsigned OutgoingArgRegs[] = { V8::O0, V8::O1, V8::O2, V8::O3,
Brian Gaeked54c38b2004-04-07 16:41:22 +0000868 V8::O4, V8::O5 };
Brian Gaeke24b90c32004-11-14 03:22:07 +0000869 const unsigned *OAREnd = &OutgoingArgRegs[6];
Brian Gaeke6931fd62004-11-04 00:27:04 +0000870 const unsigned *OAR = &OutgoingArgRegs[0];
Brian Gaeke24b90c32004-11-14 03:22:07 +0000871 unsigned ArgOffset = 68;
Brian Gaekeda9b3662004-11-14 06:32:08 +0000872 if (extraStack) BuildMI (BB, V8::ADJCALLSTACKDOWN, 1).addImm (extraStack);
Brian Gaeke50094ed2004-10-10 19:57:18 +0000873 for (unsigned i = 1; i < I.getNumOperands (); ++i) {
874 unsigned ArgReg = getReg (I.getOperand (i));
Brian Gaeke24b90c32004-11-14 03:22:07 +0000875 if (getClassB (I.getOperand (i)->getType ()) < cLong) {
876 // Schlep it over into the incoming arg register
877 if (ArgOffset < 92) {
Misha Brukman27177f82005-04-22 18:06:01 +0000878 assert (OAR != OAREnd &&
879 "About to dereference past end of OutgoingArgRegs");
880 BuildMI (BB, V8::ORrr, 2, *OAR++).addReg (V8::G0).addReg (ArgReg);
Brian Gaeke812c4882004-07-16 10:31:25 +0000881 } else {
Misha Brukman27177f82005-04-22 18:06:01 +0000882 BuildMI (BB, V8::ST, 3).addReg (V8::SP).addSImm (ArgOffset)
883 .addReg (ArgReg);
Brian Gaeke812c4882004-07-16 10:31:25 +0000884 }
Brian Gaeke24b90c32004-11-14 03:22:07 +0000885 ArgOffset += 4;
886 } else if (getClassB (I.getOperand (i)->getType ()) == cFloat) {
887 if (ArgOffset < 92) {
Misha Brukman27177f82005-04-22 18:06:01 +0000888 // Single-fp args are passed in integer registers; go through
889 // memory to get them out of FP registers. (Bleh!)
890 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
891 int FI = F->getFrameInfo()->CreateStackObject(4, FltAlign);
892 BuildMI (BB, V8::STFri, 3).addFrameIndex(FI).addSImm(0).addReg(ArgReg);
893 assert (OAR != OAREnd &&
894 "About to dereference past end of OutgoingArgRegs");
895 BuildMI (BB, V8::LD, 2, *OAR++).addFrameIndex (FI).addSImm (0);
Brian Gaeke24b90c32004-11-14 03:22:07 +0000896 } else {
Misha Brukman27177f82005-04-22 18:06:01 +0000897 BuildMI (BB, V8::STFri, 3).addReg (V8::SP).addSImm (ArgOffset)
898 .addReg (ArgReg);
Brian Gaeke24b90c32004-11-14 03:22:07 +0000899 }
900 ArgOffset += 4;
901 } else if (getClassB (I.getOperand (i)->getType ()) == cDouble) {
902 // Double-fp args are passed in pairs of integer registers; go through
903 // memory to get them out of FP registers. (Bleh!)
904 // We'd like to 'std' these right onto the outgoing-args area, but it might
905 // not be 8-byte aligned (e.g., call x(int x, double d)). sigh.
906 unsigned DblAlign = TM.getTargetData().getDoubleAlignment();
907 int FI = F->getFrameInfo()->CreateStackObject(8, DblAlign);
908 BuildMI (BB, V8::STDFri, 3).addFrameIndex (FI).addSImm (0).addReg (ArgReg);
909 if (ArgOffset < 92 && OAR != OAREnd) {
Misha Brukman27177f82005-04-22 18:06:01 +0000910 assert (OAR != OAREnd &&
911 "About to dereference past end of OutgoingArgRegs");
912 BuildMI (BB, V8::LD, 2, *OAR++).addFrameIndex (FI).addSImm (0);
Brian Gaeke24b90c32004-11-14 03:22:07 +0000913 } else {
914 unsigned TempReg = makeAnotherReg (Type::IntTy);
Misha Brukman27177f82005-04-22 18:06:01 +0000915 BuildMI (BB, V8::LD, 2, TempReg).addFrameIndex (FI).addSImm (0);
916 BuildMI (BB, V8::ST, 3).addReg (V8::SP).addSImm (ArgOffset)
917 .addReg (TempReg);
Brian Gaeke24b90c32004-11-14 03:22:07 +0000918 }
919 ArgOffset += 4;
920 if (ArgOffset < 92 && OAR != OAREnd) {
Misha Brukman27177f82005-04-22 18:06:01 +0000921 assert (OAR != OAREnd &&
922 "About to dereference past end of OutgoingArgRegs");
923 BuildMI (BB, V8::LD, 2, *OAR++).addFrameIndex (FI).addSImm (4);
Brian Gaeke24b90c32004-11-14 03:22:07 +0000924 } else {
925 unsigned TempReg = makeAnotherReg (Type::IntTy);
Misha Brukman27177f82005-04-22 18:06:01 +0000926 BuildMI (BB, V8::LD, 2, TempReg).addFrameIndex (FI).addSImm (4);
927 BuildMI (BB, V8::ST, 3).addReg (V8::SP).addSImm (ArgOffset)
928 .addReg (TempReg);
Brian Gaeke24b90c32004-11-14 03:22:07 +0000929 }
930 ArgOffset += 4;
931 } else if (getClassB (I.getOperand (i)->getType ()) == cLong) {
932 // do the first half...
933 if (ArgOffset < 92) {
Misha Brukman27177f82005-04-22 18:06:01 +0000934 assert (OAR != OAREnd &&
935 "About to dereference past end of OutgoingArgRegs");
936 BuildMI (BB, V8::ORrr, 2, *OAR++).addReg (V8::G0).addReg (ArgReg);
Brian Gaeke24b90c32004-11-14 03:22:07 +0000937 } else {
Misha Brukman27177f82005-04-22 18:06:01 +0000938 BuildMI (BB, V8::ST, 3).addReg (V8::SP).addSImm (ArgOffset)
939 .addReg (ArgReg);
Brian Gaeke24b90c32004-11-14 03:22:07 +0000940 }
941 ArgOffset += 4;
942 // ...then do the second half
943 if (ArgOffset < 92) {
Misha Brukman27177f82005-04-22 18:06:01 +0000944 assert (OAR != OAREnd &&
945 "About to dereference past end of OutgoingArgRegs");
946 BuildMI (BB, V8::ORrr, 2, *OAR++).addReg (V8::G0).addReg (ArgReg+1);
Brian Gaeke24b90c32004-11-14 03:22:07 +0000947 } else {
Misha Brukman27177f82005-04-22 18:06:01 +0000948 BuildMI (BB, V8::ST, 3).addReg (V8::SP).addSImm (ArgOffset)
949 .addReg (ArgReg+1);
Brian Gaeke24b90c32004-11-14 03:22:07 +0000950 }
951 ArgOffset += 4;
Brian Gaeke50094ed2004-10-10 19:57:18 +0000952 } else {
Brian Gaeke24b90c32004-11-14 03:22:07 +0000953 assert (0 && "Unknown class?!");
Brian Gaeked54c38b2004-04-07 16:41:22 +0000954 }
Brian Gaeke50094ed2004-10-10 19:57:18 +0000955 }
Brian Gaeked54c38b2004-04-07 16:41:22 +0000956
Brian Gaeke9d67ea02004-06-18 06:27:48 +0000957 // Emit call instruction
958 if (Function *F = I.getCalledFunction ()) {
959 BuildMI (BB, V8::CALL, 1).addGlobalAddress (F, true);
960 } else { // Emit an indirect call...
961 unsigned Reg = getReg (I.getCalledValue ());
962 BuildMI (BB, V8::JMPLrr, 3, V8::O7).addReg (Reg).addReg (V8::G0);
963 }
964
Brian Gaeke50094ed2004-10-10 19:57:18 +0000965 if (extraStack) BuildMI (BB, V8::ADJCALLSTACKUP, 1).addImm (extraStack);
966
Brian Gaeke9d67ea02004-06-18 06:27:48 +0000967 // Deal w/ return value: schlep it over into the destination register
Brian Gaekee14e3382004-06-15 20:06:32 +0000968 if (I.getType () == Type::VoidTy)
Brian Gaekeea8494b2004-04-06 22:09:23 +0000969 return;
Brian Gaekee14e3382004-06-15 20:06:32 +0000970 unsigned DestReg = getReg (I);
Brian Gaeke299b39d2004-10-10 20:34:17 +0000971 switch (getClassB (I.getType ())) {
Brian Gaekeea8494b2004-04-06 22:09:23 +0000972 case cByte:
973 case cShort:
974 case cInt:
Brian Gaekeea8494b2004-04-06 22:09:23 +0000975 BuildMI (BB, V8::ORrr, 2, DestReg).addReg(V8::G0).addReg(V8::O0);
976 break;
Brian Gaeke9d67ea02004-06-18 06:27:48 +0000977 case cFloat:
978 BuildMI (BB, V8::FMOVS, 2, DestReg).addReg(V8::F0);
979 break;
Brian Gaeke1df468e2004-09-29 03:34:41 +0000980 case cDouble:
981 BuildMI (BB, V8::FpMOVD, 2, DestReg).addReg(V8::D0);
982 break;
983 case cLong:
984 BuildMI (BB, V8::ORrr, 2, DestReg).addReg(V8::G0).addReg(V8::O0);
985 BuildMI (BB, V8::ORrr, 2, DestReg+1).addReg(V8::G0).addReg(V8::O1);
986 break;
Brian Gaekeea8494b2004-04-06 22:09:23 +0000987 default:
Brian Gaeke532e60c2004-05-08 04:21:17 +0000988 std::cerr << "Return type of call instruction not handled: " << I;
989 abort ();
Brian Gaekeea8494b2004-04-06 22:09:23 +0000990 }
Brian Gaekef7e44ef2004-04-02 20:53:33 +0000991}
Chris Lattner1c809c52004-02-29 00:27:00 +0000992
993void V8ISel::visitReturnInst(ReturnInst &I) {
Brian Gaeke08f64c32004-03-06 05:32:28 +0000994 if (I.getNumOperands () == 1) {
995 unsigned RetValReg = getReg (I.getOperand (0));
Brian Gaeke299b39d2004-10-10 20:34:17 +0000996 switch (getClassB (I.getOperand (0)->getType ())) {
Brian Gaeke08f64c32004-03-06 05:32:28 +0000997 case cByte:
998 case cShort:
999 case cInt:
1000 // Schlep it over into i0 (where it will become o0 after restore).
1001 BuildMI (BB, V8::ORrr, 2, V8::I0).addReg(V8::G0).addReg(RetValReg);
1002 break;
Brian Gaekef9a75462004-07-08 07:22:27 +00001003 case cFloat:
Brian Gaeke1df468e2004-09-29 03:34:41 +00001004 BuildMI (BB, V8::FMOVS, 1, V8::F0).addReg(RetValReg);
Brian Gaekef9a75462004-07-08 07:22:27 +00001005 break;
Brian Gaeke1df468e2004-09-29 03:34:41 +00001006 case cDouble:
1007 BuildMI (BB, V8::FpMOVD, 1, V8::D0).addReg(RetValReg);
Brian Gaeke812c4882004-07-16 10:31:25 +00001008 break;
Brian Gaeke2a9f5392004-07-08 07:52:13 +00001009 case cLong:
1010 BuildMI (BB, V8::ORrr, 2, V8::I0).addReg(V8::G0).addReg(RetValReg);
1011 BuildMI (BB, V8::ORrr, 2, V8::I1).addReg(V8::G0).addReg(RetValReg+1);
1012 break;
Brian Gaeke08f64c32004-03-06 05:32:28 +00001013 default:
Brian Gaeke532e60c2004-05-08 04:21:17 +00001014 std::cerr << "Return instruction of this type not handled: " << I;
1015 abort ();
Brian Gaeke08f64c32004-03-06 05:32:28 +00001016 }
Chris Lattner1c809c52004-02-29 00:27:00 +00001017 }
Chris Lattner0d538bb2004-04-07 04:36:53 +00001018
Brian Gaeke08f64c32004-03-06 05:32:28 +00001019 // Just emit a 'retl' instruction to return.
1020 BuildMI(BB, V8::RETL, 0);
1021 return;
Chris Lattner1c809c52004-02-29 00:27:00 +00001022}
1023
Brian Gaeke532e60c2004-05-08 04:21:17 +00001024static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1025 Function::iterator I = BB; ++I; // Get iterator to next block
1026 return I != BB->getParent()->end() ? &*I : 0;
1027}
1028
Brian Gaeke6a8c46c2004-12-12 06:01:26 +00001029/// canFoldSetCCIntoBranch - Return the setcc instruction if we can fold it
1030/// into the conditional branch which is the only user of the cc instruction.
1031/// This is the case if the conditional branch is the only user of the setcc.
1032///
1033static SetCondInst *canFoldSetCCIntoBranch(Value *V) {
Brian Gaekef731be02004-12-12 07:42:58 +00001034 //return 0; // disable.
Brian Gaeke81cf1502004-12-12 06:22:30 +00001035 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
1036 if (SCI->hasOneUse()) {
1037 BranchInst *User = dyn_cast<BranchInst>(SCI->use_back());
1038 if (User
1039 && (SCI->getNext() == User)
1040 && (getClassB(SCI->getOperand(0)->getType()) != cLong)
1041 && User->isConditional() && (User->getCondition() == V))
1042 return SCI;
1043 }
1044 return 0;
Brian Gaeke6a8c46c2004-12-12 06:01:26 +00001045}
1046
Brian Gaeke532e60c2004-05-08 04:21:17 +00001047/// visitBranchInst - Handles conditional and unconditional branches.
1048///
1049void V8ISel::visitBranchInst(BranchInst &I) {
Brian Gaeke532e60c2004-05-08 04:21:17 +00001050 BasicBlock *takenSucc = I.getSuccessor (0);
Brian Gaeke6c868a42004-06-17 22:34:08 +00001051 MachineBasicBlock *takenSuccMBB = MBBMap[takenSucc];
1052 BB->addSuccessor (takenSuccMBB);
1053 if (I.isConditional()) { // conditional branch
1054 BasicBlock *notTakenSucc = I.getSuccessor (1);
1055 MachineBasicBlock *notTakenSuccMBB = MBBMap[notTakenSucc];
1056 BB->addSuccessor (notTakenSuccMBB);
Brian Gaeke532e60c2004-05-08 04:21:17 +00001057
Brian Gaekef731be02004-12-12 07:42:58 +00001058 // See if we can fold a previous setcc instr into this branch.
1059 SetCondInst *SCI = canFoldSetCCIntoBranch(I.getCondition());
1060 if (SCI == 0) {
1061 // The condition did not come from a setcc which we could fold.
1062 // CondReg=(<condition>);
1063 // If (CondReg==0) goto notTakenSuccMBB;
1064 unsigned CondReg = getReg (I.getCondition ());
1065 BuildMI (BB, V8::CMPri, 2).addSImm (0).addReg (CondReg);
1066 BuildMI (BB, V8::BE, 1).addMBB (notTakenSuccMBB);
1067 BuildMI (BB, V8::BA, 1).addMBB (takenSuccMBB);
1068 return;
1069 }
1070
1071 // Fold the setCC instr into the branch.
1072 unsigned Op0Reg = getReg (SCI->getOperand (0));
1073 unsigned Op1Reg = getReg (SCI->getOperand (1));
1074 const Type *Ty = SCI->getOperand (0)->getType ();
1075
1076 // Compare the two values.
1077 if (getClass (Ty) < cLong) {
1078 BuildMI(BB, V8::SUBCCrr, 2, V8::G0).addReg(Op0Reg).addReg(Op1Reg);
1079 } else if (getClass (Ty) == cLong) {
1080 assert (0 && "Can't fold setcc long/ulong into branch");
1081 } else if (getClass (Ty) == cFloat) {
1082 BuildMI(BB, V8::FCMPS, 2).addReg(Op0Reg).addReg(Op1Reg);
1083 } else if (getClass (Ty) == cDouble) {
1084 BuildMI(BB, V8::FCMPD, 2).addReg(Op0Reg).addReg(Op1Reg);
1085 }
1086
1087 unsigned BranchIdx;
1088 switch (SCI->getOpcode()) {
1089 default: assert(0 && "Unknown setcc instruction!");
1090 case Instruction::SetEQ: BranchIdx = 0; break;
1091 case Instruction::SetNE: BranchIdx = 1; break;
1092 case Instruction::SetLT: BranchIdx = 2; break;
1093 case Instruction::SetGT: BranchIdx = 3; break;
1094 case Instruction::SetLE: BranchIdx = 4; break;
1095 case Instruction::SetGE: BranchIdx = 5; break;
1096 }
1097
1098 unsigned Column = 0;
1099 if (Ty->isSigned() && !Ty->isFloatingPoint()) Column = 1;
1100 if (Ty->isFloatingPoint()) Column = 2;
1101 static unsigned OpcodeTab[3*6] = {
1102 // LLVM SparcV8
1103 // unsigned signed fp
1104 V8::BE, V8::BE, V8::FBE, // seteq = be be fbe
1105 V8::BNE, V8::BNE, V8::FBNE, // setne = bne bne fbne
1106 V8::BCS, V8::BL, V8::FBL, // setlt = bcs bl fbl
1107 V8::BGU, V8::BG, V8::FBG, // setgt = bgu bg fbg
1108 V8::BLEU, V8::BLE, V8::FBLE, // setle = bleu ble fble
1109 V8::BCC, V8::BGE, V8::FBGE // setge = bcc bge fbge
1110 };
1111 unsigned Opcode = OpcodeTab[3*BranchIdx + Column];
1112 BuildMI (BB, Opcode, 1).addMBB (takenSuccMBB);
1113 BuildMI (BB, V8::BA, 1).addMBB (notTakenSuccMBB);
1114 } else {
1115 // goto takenSuccMBB;
1116 BuildMI (BB, V8::BA, 1).addMBB (takenSuccMBB);
Brian Gaeke532e60c2004-05-08 04:21:17 +00001117 }
1118}
1119
1120/// emitGEPOperation - Common code shared between visitGetElementPtrInst and
1121/// constant expression GEP support.
1122///
Brian Gaeke9f564822004-05-08 05:27:20 +00001123void V8ISel::emitGEPOperation (MachineBasicBlock *MBB,
Brian Gaeke532e60c2004-05-08 04:21:17 +00001124 MachineBasicBlock::iterator IP,
Misha Brukman27177f82005-04-22 18:06:01 +00001125 Value *Src, User::op_iterator IdxBegin,
1126 User::op_iterator IdxEnd, unsigned TargetReg) {
Brian Gaeke9f564822004-05-08 05:27:20 +00001127 const TargetData &TD = TM.getTargetData ();
1128 const Type *Ty = Src->getType ();
Brian Gaekec7fd0f42004-06-24 08:55:09 +00001129 unsigned basePtrReg = getReg (Src, MBB, IP);
Brian Gaeke9f564822004-05-08 05:27:20 +00001130
1131 // GEPs have zero or more indices; we must perform a struct access
1132 // or array access for each one.
1133 for (GetElementPtrInst::op_iterator oi = IdxBegin, oe = IdxEnd; oi != oe;
1134 ++oi) {
1135 Value *idx = *oi;
1136 unsigned nextBasePtrReg = makeAnotherReg (Type::UIntTy);
1137 if (const StructType *StTy = dyn_cast<StructType> (Ty)) {
1138 // It's a struct access. idx is the index into the structure,
1139 // which names the field. Use the TargetData structure to
1140 // pick out what the layout of the structure is in memory.
1141 // Use the (constant) structure index's value to find the
1142 // right byte offset from the StructLayout class's list of
1143 // structure member offsets.
1144 unsigned fieldIndex = cast<ConstantUInt> (idx)->getValue ();
1145 unsigned memberOffset =
1146 TD.getStructLayout (StTy)->MemberOffsets[fieldIndex];
1147 // Emit an ADD to add memberOffset to the basePtr.
Brian Gaeke4f70b632004-12-11 05:19:02 +00001148 // We might have to copy memberOffset into a register first, if
1149 // it's big.
Brian Gaeke31e57592004-11-24 04:07:33 +00001150 if (memberOffset + 4096 < 8191) {
1151 BuildMI (*MBB, IP, V8::ADDri, 2,
1152 nextBasePtrReg).addReg (basePtrReg).addSImm (memberOffset);
1153 } else {
1154 unsigned offsetReg = makeAnotherReg (Type::IntTy);
1155 copyConstantToRegister (MBB, IP,
Brian Gaeke4f70b632004-12-11 05:19:02 +00001156 ConstantSInt::get(Type::IntTy, memberOffset), offsetReg);
Brian Gaeke31e57592004-11-24 04:07:33 +00001157 BuildMI (*MBB, IP, V8::ADDrr, 2,
1158 nextBasePtrReg).addReg (basePtrReg).addReg (offsetReg);
1159 }
Brian Gaeke9f564822004-05-08 05:27:20 +00001160 // The next type is the member of the structure selected by the
1161 // index.
1162 Ty = StTy->getElementType (fieldIndex);
1163 } else if (const SequentialType *SqTy = dyn_cast<SequentialType> (Ty)) {
1164 // It's an array or pointer access: [ArraySize x ElementType].
1165 // We want to add basePtrReg to (idxReg * sizeof ElementType). First, we
1166 // must find the size of the pointed-to type (Not coincidentally, the next
1167 // type is the type of the elements in the array).
1168 Ty = SqTy->getElementType ();
1169 unsigned elementSize = TD.getTypeSize (Ty);
Brian Gaeke4f70b632004-12-11 05:19:02 +00001170 unsigned OffsetReg = ~0U;
1171 int64_t Offset = -1;
1172 bool addImmed = false;
1173 if (isa<ConstantIntegral> (idx)) {
1174 // If idx is a constant, we don't have to emit the multiply.
1175 int64_t Val = cast<ConstantIntegral> (idx)->getRawValue ();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001176 if ((Val * elementSize) + 4096 < 8191) {
Brian Gaeke4f70b632004-12-11 05:19:02 +00001177 // (Val * elementSize) is constant and fits in an immediate field.
1178 // emit: nextBasePtrReg = ADDri basePtrReg, (Val * elementSize)
1179 addImmed = true;
1180 Offset = Val * elementSize;
1181 } else {
1182 // (Val * elementSize) is constant, but doesn't fit in an immediate
1183 // field. emit: OffsetReg = (Val * elementSize)
1184 // nextBasePtrReg = ADDrr OffsetReg, basePtrReg
1185 OffsetReg = makeAnotherReg (Type::IntTy);
1186 copyConstantToRegister (MBB, IP,
1187 ConstantSInt::get(Type::IntTy, Val * elementSize), OffsetReg);
1188 }
1189 } else {
1190 // idx is not constant, we have to shift or multiply.
1191 OffsetReg = makeAnotherReg (Type::IntTy);
1192 unsigned idxReg = getReg (idx, MBB, IP);
1193 switch (elementSize) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001194 case 1:
Brian Gaeke4f70b632004-12-11 05:19:02 +00001195 BuildMI (*MBB, IP, V8::ORrr, 2, OffsetReg).addReg (V8::G0).addReg (idxReg);
1196 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001197 case 2:
Brian Gaeke4f70b632004-12-11 05:19:02 +00001198 BuildMI (*MBB, IP, V8::SLLri, 2, OffsetReg).addReg (idxReg).addZImm (1);
1199 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001200 case 4:
Brian Gaeke4f70b632004-12-11 05:19:02 +00001201 BuildMI (*MBB, IP, V8::SLLri, 2, OffsetReg).addReg (idxReg).addZImm (2);
1202 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001203 case 8:
Brian Gaeke4f70b632004-12-11 05:19:02 +00001204 BuildMI (*MBB, IP, V8::SLLri, 2, OffsetReg).addReg (idxReg).addZImm (3);
1205 break;
1206 default: {
1207 if (elementSize + 4096 < 8191) {
1208 // Emit a SMUL to multiply the register holding the index by
1209 // elementSize, putting the result in OffsetReg.
1210 BuildMI (*MBB, IP, V8::SMULri, 2,
1211 OffsetReg).addReg (idxReg).addSImm (elementSize);
1212 } else {
1213 unsigned elementSizeReg = makeAnotherReg (Type::UIntTy);
1214 copyConstantToRegister (MBB, IP,
1215 ConstantUInt::get(Type::UIntTy, elementSize), elementSizeReg);
1216 // Emit a SMUL to multiply the register holding the index by
1217 // the register w/ elementSize, putting the result in OffsetReg.
1218 BuildMI (*MBB, IP, V8::SMULrr, 2,
1219 OffsetReg).addReg (idxReg).addReg (elementSizeReg);
1220 }
1221 break;
1222 }
1223 }
1224 }
1225 if (addImmed) {
1226 // Emit an ADD to add the constant immediate Offset to the basePtr.
1227 BuildMI (*MBB, IP, V8::ADDri, 2,
1228 nextBasePtrReg).addReg (basePtrReg).addSImm (Offset);
1229 } else {
1230 // Emit an ADD to add OffsetReg to the basePtr.
1231 BuildMI (*MBB, IP, V8::ADDrr, 2,
1232 nextBasePtrReg).addReg (basePtrReg).addReg (OffsetReg);
1233 }
Brian Gaeke9f564822004-05-08 05:27:20 +00001234 }
1235 basePtrReg = nextBasePtrReg;
1236 }
1237 // After we have processed all the indices, the result is left in
1238 // basePtrReg. Move it to the register where we were expected to
1239 // put the answer.
1240 BuildMI (BB, V8::ORrr, 1, TargetReg).addReg (V8::G0).addReg (basePtrReg);
Brian Gaeke532e60c2004-05-08 04:21:17 +00001241}
1242
1243void V8ISel::visitGetElementPtrInst (GetElementPtrInst &I) {
1244 unsigned outputReg = getReg (I);
1245 emitGEPOperation (BB, BB->end (), I.getOperand (0),
1246 I.op_begin ()+1, I.op_end (), outputReg);
1247}
1248
Brian Gaeke5f91de22004-11-21 07:13:16 +00001249void V8ISel::emitOp64LibraryCall (MachineBasicBlock *MBB,
1250 MachineBasicBlock::iterator IP,
1251 unsigned DestReg,
1252 const char *FuncName,
1253 unsigned Op0Reg, unsigned Op1Reg) {
1254 BuildMI (*MBB, IP, V8::ORrr, 2, V8::O0).addReg (V8::G0).addReg (Op0Reg);
1255 BuildMI (*MBB, IP, V8::ORrr, 2, V8::O1).addReg (V8::G0).addReg (Op0Reg+1);
1256 BuildMI (*MBB, IP, V8::ORrr, 2, V8::O2).addReg (V8::G0).addReg (Op1Reg);
1257 BuildMI (*MBB, IP, V8::ORrr, 2, V8::O3).addReg (V8::G0).addReg (Op1Reg+1);
1258 BuildMI (*MBB, IP, V8::CALL, 1).addExternalSymbol (FuncName, true);
1259 BuildMI (*MBB, IP, V8::ORrr, 2, DestReg).addReg (V8::G0).addReg (V8::O0);
1260 BuildMI (*MBB, IP, V8::ORrr, 2, DestReg+1).addReg (V8::G0).addReg (V8::O1);
1261}
Brian Gaeked6a10532004-06-15 21:09:46 +00001262
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +00001263void V8ISel::emitShift64 (MachineBasicBlock *MBB,
1264 MachineBasicBlock::iterator IP, Instruction &I,
Brian Gaekefbe558c2004-11-23 08:14:09 +00001265 unsigned DestReg, unsigned SrcReg,
1266 unsigned ShiftAmtReg) {
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +00001267 bool isSigned = I.getType()->isSigned();
1268
1269 switch (I.getOpcode ()) {
Brian Gaeke88108b82004-11-23 21:10:50 +00001270 case Instruction::Shr: {
1271 unsigned CarryReg = makeAnotherReg (Type::IntTy),
1272 ThirtyTwo = makeAnotherReg (Type::IntTy),
1273 HalfShiftReg = makeAnotherReg (Type::IntTy),
1274 NegHalfShiftReg = makeAnotherReg (Type::IntTy),
1275 TempReg = makeAnotherReg (Type::IntTy);
1276 unsigned OneShiftOutReg = makeAnotherReg (Type::ULongTy),
1277 TwoShiftsOutReg = makeAnotherReg (Type::ULongTy);
1278
1279 MachineBasicBlock *thisMBB = BB;
1280 const BasicBlock *LLVM_BB = BB->getBasicBlock ();
1281 MachineBasicBlock *shiftMBB = new MachineBasicBlock (LLVM_BB);
1282 F->getBasicBlockList ().push_back (shiftMBB);
1283 MachineBasicBlock *oneShiftMBB = new MachineBasicBlock (LLVM_BB);
1284 F->getBasicBlockList ().push_back (oneShiftMBB);
1285 MachineBasicBlock *twoShiftsMBB = new MachineBasicBlock (LLVM_BB);
1286 F->getBasicBlockList ().push_back (twoShiftsMBB);
1287 MachineBasicBlock *continueMBB = new MachineBasicBlock (LLVM_BB);
1288 F->getBasicBlockList ().push_back (continueMBB);
1289
1290 // .lshr_begin:
1291 // ...
1292 // subcc %g0, ShiftAmtReg, %g0 ! Is ShAmt == 0?
1293 // be .lshr_continue ! Then don't shift.
1294 // ba .lshr_shift ! else shift.
1295
1296 BuildMI (BB, V8::SUBCCrr, 2, V8::G0).addReg (V8::G0)
1297 .addReg (ShiftAmtReg);
1298 BuildMI (BB, V8::BE, 1).addMBB (continueMBB);
1299 BuildMI (BB, V8::BA, 1).addMBB (shiftMBB);
1300
1301 // Update machine-CFG edges
1302 BB->addSuccessor (continueMBB);
1303 BB->addSuccessor (shiftMBB);
1304
1305 // .lshr_shift: ! [preds: begin]
1306 // or %g0, 32, ThirtyTwo
1307 // subcc ThirtyTwo, ShiftAmtReg, HalfShiftReg ! Calculate 32 - shamt
1308 // bg .lshr_two_shifts ! If >0, b two_shifts
1309 // ba .lshr_one_shift ! else one_shift.
1310
1311 BB = shiftMBB;
1312
1313 BuildMI (BB, V8::ORri, 2, ThirtyTwo).addReg (V8::G0).addSImm (32);
1314 BuildMI (BB, V8::SUBCCrr, 2, HalfShiftReg).addReg (ThirtyTwo)
1315 .addReg (ShiftAmtReg);
1316 BuildMI (BB, V8::BG, 1).addMBB (twoShiftsMBB);
1317 BuildMI (BB, V8::BA, 1).addMBB (oneShiftMBB);
1318
1319 // Update machine-CFG edges
1320 BB->addSuccessor (twoShiftsMBB);
1321 BB->addSuccessor (oneShiftMBB);
1322
1323 // .lshr_two_shifts: ! [preds: shift]
1324 // sll SrcReg, HalfShiftReg, CarryReg ! Save the borrows
1325 // ! <SHIFT> in following is sra if signed, srl if unsigned
1326 // <SHIFT> SrcReg, ShiftAmtReg, TwoShiftsOutReg ! Shift top half
1327 // srl SrcReg+1, ShiftAmtReg, TempReg ! Shift bottom half
1328 // or TempReg, CarryReg, TwoShiftsOutReg+1 ! Restore the borrows
1329 // ba .lshr_continue
1330 unsigned ShiftOpcode = (isSigned ? V8::SRArr : V8::SRLrr);
1331
1332 BB = twoShiftsMBB;
1333
1334 BuildMI (BB, V8::SLLrr, 2, CarryReg).addReg (SrcReg)
1335 .addReg (HalfShiftReg);
1336 BuildMI (BB, ShiftOpcode, 2, TwoShiftsOutReg).addReg (SrcReg)
1337 .addReg (ShiftAmtReg);
1338 BuildMI (BB, V8::SRLrr, 2, TempReg).addReg (SrcReg+1)
1339 .addReg (ShiftAmtReg);
1340 BuildMI (BB, V8::ORrr, 2, TwoShiftsOutReg+1).addReg (TempReg)
1341 .addReg (CarryReg);
1342 BuildMI (BB, V8::BA, 1).addMBB (continueMBB);
1343
1344 // Update machine-CFG edges
1345 BB->addSuccessor (continueMBB);
1346
1347 // .lshr_one_shift: ! [preds: shift]
1348 // ! if unsigned:
1349 // or %g0, %g0, OneShiftOutReg ! Zero top half
1350 // ! or, if signed:
1351 // sra SrcReg, 31, OneShiftOutReg ! Sign-ext top half
1352 // sub %g0, HalfShiftReg, NegHalfShiftReg ! Make ShiftAmt >0
1353 // <SHIFT> SrcReg, NegHalfShiftReg, OneShiftOutReg+1 ! Shift bottom half
1354 // ba .lshr_continue
1355
1356 BB = oneShiftMBB;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001357
Brian Gaeke88108b82004-11-23 21:10:50 +00001358 if (isSigned)
1359 BuildMI (BB, V8::SRAri, 2, OneShiftOutReg).addReg (SrcReg).addZImm (31);
1360 else
1361 BuildMI (BB, V8::ORrr, 2, OneShiftOutReg).addReg (V8::G0)
1362 .addReg (V8::G0);
1363 BuildMI (BB, V8::SUBrr, 2, NegHalfShiftReg).addReg (V8::G0)
1364 .addReg (HalfShiftReg);
1365 BuildMI (BB, ShiftOpcode, 2, OneShiftOutReg+1).addReg (SrcReg)
1366 .addReg (NegHalfShiftReg);
1367 BuildMI (BB, V8::BA, 1).addMBB (continueMBB);
1368
1369 // Update machine-CFG edges
1370 BB->addSuccessor (continueMBB);
1371
1372 // .lshr_continue: ! [preds: begin, do_one_shift, do_two_shifts]
1373 // phi (SrcReg, begin), (TwoShiftsOutReg, two_shifts),
1374 // (OneShiftOutReg, one_shift), DestReg ! Phi top half...
1375 // phi (SrcReg+1, begin), (TwoShiftsOutReg+1, two_shifts),
1376 // (OneShiftOutReg+1, one_shift), DestReg+1 ! And phi bottom half.
1377
1378 BB = continueMBB;
1379 BuildMI (BB, V8::PHI, 6, DestReg).addReg (SrcReg).addMBB (thisMBB)
1380 .addReg (TwoShiftsOutReg).addMBB (twoShiftsMBB)
1381 .addReg (OneShiftOutReg).addMBB (oneShiftMBB);
1382 BuildMI (BB, V8::PHI, 6, DestReg+1).addReg (SrcReg+1).addMBB (thisMBB)
1383 .addReg (TwoShiftsOutReg+1).addMBB (twoShiftsMBB)
1384 .addReg (OneShiftOutReg+1).addMBB (oneShiftMBB);
1385 return;
1386 }
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +00001387 case Instruction::Shl:
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +00001388 default:
1389 std::cerr << "Sorry, 64-bit shifts are not yet supported:\n" << I;
1390 abort ();
1391 }
1392}
1393
Chris Lattner4be7ca52004-04-07 04:27:16 +00001394void V8ISel::visitBinaryOperator (Instruction &I) {
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001395 unsigned DestReg = getReg (I);
1396 unsigned Op0Reg = getReg (I.getOperand (0));
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001397
Brian Gaekeec3227f2004-06-27 22:47:33 +00001398 unsigned Class = getClassB (I.getType());
Chris Lattner22ede702004-04-07 04:06:46 +00001399 unsigned OpCase = ~0;
1400
Brian Gaekeec3227f2004-06-27 22:47:33 +00001401 if (Class > cLong) {
Brian Gaeke1f421812004-12-10 08:39:28 +00001402 unsigned Op1Reg = getReg (I.getOperand (1));
Brian Gaekeec3227f2004-06-27 22:47:33 +00001403 switch (I.getOpcode ()) {
1404 case Instruction::Add: OpCase = 0; break;
1405 case Instruction::Sub: OpCase = 1; break;
1406 case Instruction::Mul: OpCase = 2; break;
1407 case Instruction::Div: OpCase = 3; break;
1408 default: visitInstruction (I); return;
1409 }
1410 static unsigned Opcodes[] = { V8::FADDS, V8::FADDD,
1411 V8::FSUBS, V8::FSUBD,
1412 V8::FMULS, V8::FMULD,
1413 V8::FDIVS, V8::FDIVD };
1414 BuildMI (BB, Opcodes[2*OpCase + (Class - cFloat)], 2, DestReg)
1415 .addReg (Op0Reg).addReg (Op1Reg);
1416 return;
1417 }
1418
1419 unsigned ResultReg = DestReg;
Brian Gaeke1df468e2004-09-29 03:34:41 +00001420 if (Class != cInt && Class != cLong)
Brian Gaekeec3227f2004-06-27 22:47:33 +00001421 ResultReg = makeAnotherReg (I.getType ());
1422
Brian Gaeke1df468e2004-09-29 03:34:41 +00001423 if (Class == cLong) {
Brian Gaeke5f91de22004-11-21 07:13:16 +00001424 const char *FuncName;
Brian Gaeke1f421812004-12-10 08:39:28 +00001425 unsigned Op1Reg = getReg (I.getOperand (1));
Brian Gaeke1df468e2004-09-29 03:34:41 +00001426 DEBUG (std::cerr << "Class = cLong\n");
1427 DEBUG (std::cerr << "Op0Reg = " << Op0Reg << ", " << Op0Reg+1 << "\n");
1428 DEBUG (std::cerr << "Op1Reg = " << Op1Reg << ", " << Op1Reg+1 << "\n");
1429 DEBUG (std::cerr << "ResultReg = " << ResultReg << ", " << ResultReg+1 << "\n");
1430 DEBUG (std::cerr << "DestReg = " << DestReg << ", " << DestReg+1 << "\n");
Brian Gaeke5f91de22004-11-21 07:13:16 +00001431 switch (I.getOpcode ()) {
1432 case Instruction::Add:
1433 BuildMI (BB, V8::ADDCCrr, 2, ResultReg+1).addReg (Op0Reg+1)
1434 .addReg (Op1Reg+1);
1435 BuildMI (BB, V8::ADDXrr, 2, ResultReg).addReg (Op0Reg).addReg (Op1Reg);
1436 return;
1437 case Instruction::Sub:
1438 BuildMI (BB, V8::SUBCCrr, 2, ResultReg+1).addReg (Op0Reg+1)
1439 .addReg (Op1Reg+1);
1440 BuildMI (BB, V8::SUBXrr, 2, ResultReg).addReg (Op0Reg).addReg (Op1Reg);
1441 return;
1442 case Instruction::Mul:
1443 FuncName = I.getType ()->isSigned () ? "__mul64" : "__umul64";
1444 emitOp64LibraryCall (BB, BB->end (), DestReg, FuncName, Op0Reg, Op1Reg);
1445 return;
1446 case Instruction::Div:
1447 FuncName = I.getType ()->isSigned () ? "__div64" : "__udiv64";
1448 emitOp64LibraryCall (BB, BB->end (), DestReg, FuncName, Op0Reg, Op1Reg);
1449 return;
1450 case Instruction::Rem:
1451 FuncName = I.getType ()->isSigned () ? "__rem64" : "__urem64";
1452 emitOp64LibraryCall (BB, BB->end (), DestReg, FuncName, Op0Reg, Op1Reg);
1453 return;
Brian Gaeke9ffcf9f2004-11-22 08:02:06 +00001454 case Instruction::Shl:
1455 case Instruction::Shr:
1456 emitShift64 (BB, BB->end (), I, DestReg, Op0Reg, Op1Reg);
1457 return;
Brian Gaeke5f91de22004-11-21 07:13:16 +00001458 }
Brian Gaeke1df468e2004-09-29 03:34:41 +00001459 }
1460
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001461 switch (I.getOpcode ()) {
Chris Lattner22ede702004-04-07 04:06:46 +00001462 case Instruction::Add: OpCase = 0; break;
1463 case Instruction::Sub: OpCase = 1; break;
1464 case Instruction::Mul: OpCase = 2; break;
1465 case Instruction::And: OpCase = 3; break;
1466 case Instruction::Or: OpCase = 4; break;
1467 case Instruction::Xor: OpCase = 5; break;
Chris Lattner4be7ca52004-04-07 04:27:16 +00001468 case Instruction::Shl: OpCase = 6; break;
1469 case Instruction::Shr: OpCase = 7+I.getType()->isSigned(); break;
Chris Lattner22ede702004-04-07 04:06:46 +00001470
1471 case Instruction::Div:
1472 case Instruction::Rem: {
1473 unsigned Dest = ResultReg;
Brian Gaeke1f421812004-12-10 08:39:28 +00001474 unsigned Op1Reg = getReg (I.getOperand (1));
Chris Lattner22ede702004-04-07 04:06:46 +00001475 if (I.getOpcode() == Instruction::Rem)
1476 Dest = makeAnotherReg(I.getType());
1477
1478 // FIXME: this is probably only right for 32 bit operands.
1479 if (I.getType ()->isSigned()) {
1480 unsigned Tmp = makeAnotherReg (I.getType ());
1481 // Sign extend into the Y register
1482 BuildMI (BB, V8::SRAri, 2, Tmp).addReg (Op0Reg).addZImm (31);
1483 BuildMI (BB, V8::WRrr, 2, V8::Y).addReg (Tmp).addReg (V8::G0);
1484 BuildMI (BB, V8::SDIVrr, 2, Dest).addReg (Op0Reg).addReg (Op1Reg);
1485 } else {
1486 // Zero extend into the Y register, ie, just set it to zero
1487 BuildMI (BB, V8::WRrr, 2, V8::Y).addReg (V8::G0).addReg (V8::G0);
1488 BuildMI (BB, V8::UDIVrr, 2, Dest).addReg (Op0Reg).addReg (Op1Reg);
Brian Gaeke2d4fa8f2004-04-07 04:00:49 +00001489 }
Chris Lattner22ede702004-04-07 04:06:46 +00001490
1491 if (I.getOpcode() == Instruction::Rem) {
1492 unsigned Tmp = makeAnotherReg (I.getType ());
1493 BuildMI (BB, V8::SMULrr, 2, Tmp).addReg(Dest).addReg(Op1Reg);
1494 BuildMI (BB, V8::SUBrr, 2, ResultReg).addReg(Op0Reg).addReg(Tmp);
Brian Gaekef57e3642004-03-16 22:37:11 +00001495 }
Chris Lattner22ede702004-04-07 04:06:46 +00001496 break;
1497 }
1498 default:
1499 visitInstruction (I);
1500 return;
1501 }
1502
Brian Gaekec7fd0f42004-06-24 08:55:09 +00001503 static const unsigned Opcodes[] = {
1504 V8::ADDrr, V8::SUBrr, V8::SMULrr, V8::ANDrr, V8::ORrr, V8::XORrr,
1505 V8::SLLrr, V8::SRLrr, V8::SRArr
1506 };
Brian Gaeke1f421812004-12-10 08:39:28 +00001507 static const unsigned OpcodesRI[] = {
1508 V8::ADDri, V8::SUBri, V8::SMULri, V8::ANDri, V8::ORri, V8::XORri,
1509 V8::SLLri, V8::SRLri, V8::SRAri
1510 };
1511 unsigned Op1Reg = ~0U;
Chris Lattner22ede702004-04-07 04:06:46 +00001512 if (OpCase != ~0U) {
Brian Gaeke1f421812004-12-10 08:39:28 +00001513 Value *Arg1 = I.getOperand (1);
1514 bool useImmed = false;
1515 int64_t Val = 0;
1516 if ((getClassB (I.getType ()) <= cInt) && (isa<ConstantIntegral> (Arg1))) {
1517 Val = cast<ConstantIntegral> (Arg1)->getRawValue ();
1518 useImmed = (Val > -4096 && Val < 4095);
1519 }
1520 if (useImmed) {
1521 BuildMI (BB, OpcodesRI[OpCase], 2, ResultReg).addReg (Op0Reg).addSImm (Val);
1522 } else {
1523 Op1Reg = getReg (I.getOperand (1));
1524 BuildMI (BB, Opcodes[OpCase], 2, ResultReg).addReg (Op0Reg).addReg (Op1Reg);
1525 }
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001526 }
1527
Brian Gaekeccdd70a2004-07-08 08:08:10 +00001528 switch (getClassB (I.getType ())) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001529 case cByte:
Brian Gaeke08f64c32004-03-06 05:32:28 +00001530 if (I.getType ()->isSigned ()) { // add byte
1531 BuildMI (BB, V8::ANDri, 2, DestReg).addReg (ResultReg).addZImm (0xff);
1532 } else { // add ubyte
1533 unsigned TmpReg = makeAnotherReg (I.getType ());
1534 BuildMI (BB, V8::SLLri, 2, TmpReg).addReg (ResultReg).addZImm (24);
1535 BuildMI (BB, V8::SRAri, 2, DestReg).addReg (TmpReg).addZImm (24);
1536 }
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001537 break;
1538 case cShort:
Brian Gaeke08f64c32004-03-06 05:32:28 +00001539 if (I.getType ()->isSigned ()) { // add short
1540 unsigned TmpReg = makeAnotherReg (I.getType ());
1541 BuildMI (BB, V8::SLLri, 2, TmpReg).addReg (ResultReg).addZImm (16);
1542 BuildMI (BB, V8::SRAri, 2, DestReg).addReg (TmpReg).addZImm (16);
1543 } else { // add ushort
1544 unsigned TmpReg = makeAnotherReg (I.getType ());
Brian Gaeke6d339f92004-03-16 22:45:42 +00001545 BuildMI (BB, V8::SLLri, 2, TmpReg).addReg (ResultReg).addZImm (16);
1546 BuildMI (BB, V8::SRLri, 2, DestReg).addReg (TmpReg).addZImm (16);
Brian Gaeke08f64c32004-03-06 05:32:28 +00001547 }
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001548 break;
1549 case cInt:
Brian Gaekeccdd70a2004-07-08 08:08:10 +00001550 // Nothing to do here.
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001551 break;
Brian Gaeke1f421812004-12-10 08:39:28 +00001552 case cLong: {
Brian Gaeke5f91de22004-11-21 07:13:16 +00001553 // Only support and, or, xor here - others taken care of above.
Brian Gaekec7fd0f42004-06-24 08:55:09 +00001554 if (OpCase < 3 || OpCase > 5) {
1555 visitInstruction (I);
1556 return;
1557 }
1558 // Do the other half of the value:
Brian Gaekeec3227f2004-06-27 22:47:33 +00001559 BuildMI (BB, Opcodes[OpCase], 2, ResultReg+1).addReg (Op0Reg+1)
1560 .addReg (Op1Reg+1);
Brian Gaekec7fd0f42004-06-24 08:55:09 +00001561 break;
Brian Gaeke1f421812004-12-10 08:39:28 +00001562 }
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001563 default:
Brian Gaeke08f64c32004-03-06 05:32:28 +00001564 visitInstruction (I);
Brian Gaekebc1d27a2004-03-03 23:03:14 +00001565 }
1566}
1567
Misha Brukmanea091262004-06-30 21:47:40 +00001568void V8ISel::visitSetCondInst(SetCondInst &I) {
Brian Gaeke6a8c46c2004-12-12 06:01:26 +00001569 if (canFoldSetCCIntoBranch(&I))
1570 return; // Fold this into a branch.
1571
Chris Lattner4d0cda42004-04-07 05:04:51 +00001572 unsigned Op0Reg = getReg (I.getOperand (0));
1573 unsigned Op1Reg = getReg (I.getOperand (1));
1574 unsigned DestReg = getReg (I);
Brian Gaeke429022b2004-05-08 06:36:14 +00001575 const Type *Ty = I.getOperand (0)->getType ();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001576
Chris Lattner4d0cda42004-04-07 05:04:51 +00001577 // Compare the two values.
Brian Gaeke3a085892004-07-08 09:08:35 +00001578 if (getClass (Ty) < cLong) {
1579 BuildMI(BB, V8::SUBCCrr, 2, V8::G0).addReg(Op0Reg).addReg(Op1Reg);
Brian Gaeke5f91de22004-11-21 07:13:16 +00001580 } else if (getClass (Ty) == cLong) {
Brian Gaekec7b4f102004-11-21 08:11:28 +00001581 switch (I.getOpcode()) {
1582 default: assert(0 && "Unknown setcc instruction!");
1583 case Instruction::SetEQ:
1584 case Instruction::SetNE: {
1585 unsigned TempReg0 = makeAnotherReg (Type::IntTy),
1586 TempReg1 = makeAnotherReg (Type::IntTy),
1587 TempReg2 = makeAnotherReg (Type::IntTy),
1588 TempReg3 = makeAnotherReg (Type::IntTy);
1589 MachineOpCode Opcode;
1590 int Immed;
1591 // These guys are special - no branches needed!
1592 BuildMI (BB, V8::XORrr, 2, TempReg0).addReg (Op0Reg+1).addReg (Op1Reg+1);
1593 BuildMI (BB, V8::XORrr, 2, TempReg1).addReg (Op0Reg).addReg (Op1Reg);
1594 BuildMI (BB, V8::SUBCCrr, 2, V8::G0).addReg (V8::G0).addReg (TempReg1);
1595 Opcode = I.getOpcode() == Instruction::SetEQ ? V8::SUBXri : V8::ADDXri;
1596 Immed = I.getOpcode() == Instruction::SetEQ ? -1 : 0;
1597 BuildMI (BB, Opcode, 2, TempReg2).addReg (V8::G0).addSImm (Immed);
1598 BuildMI (BB, V8::SUBCCrr, 2, V8::G0).addReg (V8::G0).addReg (TempReg0);
1599 BuildMI (BB, Opcode, 2, TempReg3).addReg (V8::G0).addSImm (Immed);
1600 Opcode = I.getOpcode() == Instruction::SetEQ ? V8::ANDrr : V8::ORrr;
1601 BuildMI (BB, Opcode, 2, DestReg).addReg (TempReg2).addReg (TempReg3);
1602 return;
1603 }
1604 case Instruction::SetLT:
1605 case Instruction::SetGE:
1606 BuildMI (BB, V8::SUBCCrr, 2, V8::G0).addReg (Op0Reg+1).addReg (Op1Reg+1);
1607 BuildMI (BB, V8::SUBXCCrr, 2, V8::G0).addReg (Op0Reg).addReg (Op1Reg);
1608 break;
1609 case Instruction::SetGT:
1610 case Instruction::SetLE:
1611 BuildMI (BB, V8::SUBCCri, 2, V8::G0).addReg (V8::G0).addSImm (1);
1612 BuildMI (BB, V8::SUBXCCrr, 2, V8::G0).addReg (Op0Reg+1).addReg (Op1Reg+1);
1613 BuildMI (BB, V8::SUBXCCrr, 2, V8::G0).addReg (Op0Reg).addReg (Op1Reg);
1614 break;
1615 }
Brian Gaeke3a085892004-07-08 09:08:35 +00001616 } else if (getClass (Ty) == cFloat) {
1617 BuildMI(BB, V8::FCMPS, 2).addReg(Op0Reg).addReg(Op1Reg);
1618 } else if (getClass (Ty) == cDouble) {
1619 BuildMI(BB, V8::FCMPD, 2).addReg(Op0Reg).addReg(Op1Reg);
1620 }
Chris Lattner4d0cda42004-04-07 05:04:51 +00001621
Brian Gaeke429022b2004-05-08 06:36:14 +00001622 unsigned BranchIdx;
Chris Lattner4d0cda42004-04-07 05:04:51 +00001623 switch (I.getOpcode()) {
1624 default: assert(0 && "Unknown setcc instruction!");
Brian Gaeke429022b2004-05-08 06:36:14 +00001625 case Instruction::SetEQ: BranchIdx = 0; break;
1626 case Instruction::SetNE: BranchIdx = 1; break;
1627 case Instruction::SetLT: BranchIdx = 2; break;
1628 case Instruction::SetGT: BranchIdx = 3; break;
1629 case Instruction::SetLE: BranchIdx = 4; break;
1630 case Instruction::SetGE: BranchIdx = 5; break;
Chris Lattner4d0cda42004-04-07 05:04:51 +00001631 }
Brian Gaekec7b4f102004-11-21 08:11:28 +00001632
Brian Gaeke3a085892004-07-08 09:08:35 +00001633 unsigned Column = 0;
Brian Gaekeb3e00172004-11-17 22:06:56 +00001634 if (Ty->isSigned() && !Ty->isFloatingPoint()) Column = 1;
1635 if (Ty->isFloatingPoint()) Column = 2;
Brian Gaeke3a085892004-07-08 09:08:35 +00001636 static unsigned OpcodeTab[3*6] = {
1637 // LLVM SparcV8
1638 // unsigned signed fp
1639 V8::BE, V8::BE, V8::FBE, // seteq = be be fbe
1640 V8::BNE, V8::BNE, V8::FBNE, // setne = bne bne fbne
1641 V8::BCS, V8::BL, V8::FBL, // setlt = bcs bl fbl
1642 V8::BGU, V8::BG, V8::FBG, // setgt = bgu bg fbg
1643 V8::BLEU, V8::BLE, V8::FBLE, // setle = bleu ble fble
1644 V8::BCC, V8::BGE, V8::FBGE // setge = bcc bge fbge
Brian Gaeke429022b2004-05-08 06:36:14 +00001645 };
Brian Gaeke3a085892004-07-08 09:08:35 +00001646 unsigned Opcode = OpcodeTab[3*BranchIdx + Column];
Brian Gaeke6c868a42004-06-17 22:34:08 +00001647
1648 MachineBasicBlock *thisMBB = BB;
1649 const BasicBlock *LLVM_BB = BB->getBasicBlock ();
1650 // thisMBB:
1651 // ...
1652 // subcc %reg0, %reg1, %g0
Chris Lattnere7f96c52005-01-01 16:06:57 +00001653 // TrueVal = or G0, 1
1654 // bCC sinkMBB
Brian Gaeke6c868a42004-06-17 22:34:08 +00001655
Chris Lattnere7f96c52005-01-01 16:06:57 +00001656 unsigned TrueValue = makeAnotherReg (I.getType ());
1657 BuildMI (BB, V8::ORri, 2, TrueValue).addReg (V8::G0).addZImm (1);
1658
Brian Gaeke6c868a42004-06-17 22:34:08 +00001659 MachineBasicBlock *copy0MBB = new MachineBasicBlock (LLVM_BB);
Chris Lattnere7f96c52005-01-01 16:06:57 +00001660 MachineBasicBlock *sinkMBB = new MachineBasicBlock (LLVM_BB);
1661 BuildMI (BB, Opcode, 1).addMBB (sinkMBB);
1662
Brian Gaeke6c868a42004-06-17 22:34:08 +00001663 // Update machine-CFG edges
Chris Lattnere7f96c52005-01-01 16:06:57 +00001664 BB->addSuccessor (sinkMBB);
Brian Gaeke6c868a42004-06-17 22:34:08 +00001665 BB->addSuccessor (copy0MBB);
1666
1667 // copy0MBB:
1668 // %FalseValue = or %G0, 0
Chris Lattnere7f96c52005-01-01 16:06:57 +00001669 // # fall through
Brian Gaeke6c868a42004-06-17 22:34:08 +00001670 BB = copy0MBB;
Chris Lattnere7f96c52005-01-01 16:06:57 +00001671 F->getBasicBlockList ().push_back (BB);
Brian Gaeke6c868a42004-06-17 22:34:08 +00001672 unsigned FalseValue = makeAnotherReg (I.getType ());
Chris Lattnere7f96c52005-01-01 16:06:57 +00001673 BuildMI (BB, V8::ORrr, 2, FalseValue).addReg (V8::G0).addReg (V8::G0);
1674
Brian Gaeke6c868a42004-06-17 22:34:08 +00001675 // Update machine-CFG edges
1676 BB->addSuccessor (sinkMBB);
1677
1678 DEBUG (std::cerr << "thisMBB is at " << (void*)thisMBB << "\n");
Brian Gaeke6c868a42004-06-17 22:34:08 +00001679 DEBUG (std::cerr << "copy0MBB is at " << (void*)copy0MBB << "\n");
1680 DEBUG (std::cerr << "sinkMBB is at " << (void*)sinkMBB << "\n");
1681
Brian Gaeke6c868a42004-06-17 22:34:08 +00001682 // sinkMBB:
Chris Lattnere7f96c52005-01-01 16:06:57 +00001683 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Brian Gaeke6c868a42004-06-17 22:34:08 +00001684 // ...
1685 BB = sinkMBB;
Chris Lattnere7f96c52005-01-01 16:06:57 +00001686 F->getBasicBlockList ().push_back (BB);
Brian Gaeke6c868a42004-06-17 22:34:08 +00001687 BuildMI (BB, V8::PHI, 4, DestReg).addReg (FalseValue)
Chris Lattnere7f96c52005-01-01 16:06:57 +00001688 .addMBB (copy0MBB).addReg (TrueValue).addMBB (thisMBB);
Chris Lattner4d0cda42004-04-07 05:04:51 +00001689}
1690
Brian Gaekec93a7522004-06-18 05:19:16 +00001691void V8ISel::visitAllocaInst(AllocaInst &I) {
1692 // Find the data size of the alloca inst's getAllocatedType.
1693 const Type *Ty = I.getAllocatedType();
1694 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
Chris Lattner4d0cda42004-04-07 05:04:51 +00001695
Brian Gaekec93a7522004-06-18 05:19:16 +00001696 unsigned ArraySizeReg = getReg (I.getArraySize ());
1697 unsigned TySizeReg = getReg (ConstantUInt::get (Type::UIntTy, TySize));
1698 unsigned TmpReg1 = makeAnotherReg (Type::UIntTy);
1699 unsigned TmpReg2 = makeAnotherReg (Type::UIntTy);
1700 unsigned StackAdjReg = makeAnotherReg (Type::UIntTy);
Brian Gaekec93a7522004-06-18 05:19:16 +00001701
Brian Gaeke79fe8332004-11-21 03:35:22 +00001702 // StackAdjReg = (ArraySize * TySize) rounded up to nearest
1703 // doubleword boundary.
Brian Gaekec93a7522004-06-18 05:19:16 +00001704 BuildMI (BB, V8::UMULrr, 2, TmpReg1).addReg (ArraySizeReg).addReg (TySizeReg);
Brian Gaekecfaf2242004-06-18 08:45:52 +00001705
Brian Gaekec93a7522004-06-18 05:19:16 +00001706 // Round up TmpReg1 to nearest doubleword boundary:
1707 BuildMI (BB, V8::ADDri, 2, TmpReg2).addReg (TmpReg1).addSImm (7);
1708 BuildMI (BB, V8::ANDri, 2, StackAdjReg).addReg (TmpReg2).addSImm (-8);
Brian Gaekecfaf2242004-06-18 08:45:52 +00001709
1710 // Subtract size from stack pointer, thereby allocating some space.
Brian Gaekec93a7522004-06-18 05:19:16 +00001711 BuildMI (BB, V8::SUBrr, 2, V8::SP).addReg (V8::SP).addReg (StackAdjReg);
Brian Gaekecfaf2242004-06-18 08:45:52 +00001712
1713 // Put a pointer to the space into the result register, by copying
1714 // the stack pointer.
1715 BuildMI (BB, V8::ADDri, 2, getReg(I)).addReg (V8::SP).addSImm (96);
1716
1717 // Inform the Frame Information that we have just allocated a variable-sized
1718 // object.
1719 F->getFrameInfo()->CreateVariableSizedObject();
Brian Gaekec93a7522004-06-18 05:19:16 +00001720}
Chris Lattner1c809c52004-02-29 00:27:00 +00001721
1722/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1723/// function, lowering any calls to unknown intrinsic functions into the
1724/// equivalent LLVM code.
1725void V8ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
1726 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1727 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1728 if (CallInst *CI = dyn_cast<CallInst>(I++))
1729 if (Function *F = CI->getCalledFunction())
1730 switch (F->getIntrinsicID()) {
Brian Gaeked90282d2004-11-19 20:57:24 +00001731 case Intrinsic::vastart:
1732 case Intrinsic::vacopy:
1733 case Intrinsic::vaend:
1734 // We directly implement these intrinsics
Chris Lattner1c809c52004-02-29 00:27:00 +00001735 case Intrinsic::not_intrinsic: break;
1736 default:
1737 // All other intrinsic calls we must lower.
1738 Instruction *Before = CI->getPrev();
1739 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
1740 if (Before) { // Move iterator to instruction after call
1741 I = Before; ++I;
1742 } else {
1743 I = BB->begin();
1744 }
1745 }
1746}
1747
1748
1749void V8ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Chris Lattner1c809c52004-02-29 00:27:00 +00001750 switch (ID) {
Brian Gaeke9e672a22004-11-19 18:53:59 +00001751 default:
1752 std::cerr << "Sorry, unknown intrinsic function call:\n" << CI; abort ();
1753
Brian Gaeked90282d2004-11-19 20:57:24 +00001754 case Intrinsic::vastart: {
Brian Gaekee6e7e3a2004-11-20 03:32:12 +00001755 // Add the VarArgsOffset to the frame pointer, and copy it to the result.
Andrew Lenharth558bc882005-06-18 18:34:52 +00001756 unsigned DestReg = getReg (CI.getOperand(1));
1757 unsigned Tmp = makeAnotherReg(Type::IntTy);
1758 BuildMI (BB, V8::ADDri, 2, Tmp).addReg (V8::FP).addSImm (VarArgsOffset);
1759 BuildMI(BB, V8::ST, 3).addReg(DestReg).addSImm(0).addReg(Tmp);
Brian Gaeked90282d2004-11-19 20:57:24 +00001760 return;
1761 }
Brian Gaeke9e672a22004-11-19 18:53:59 +00001762
1763 case Intrinsic::vaend:
Brian Gaeke2f95ed62004-11-19 19:21:34 +00001764 // va_end is a no-op on SparcV8.
1765 return;
Brian Gaeke9e672a22004-11-19 18:53:59 +00001766
Brian Gaekee6e7e3a2004-11-20 03:32:12 +00001767 case Intrinsic::vacopy: {
1768 // Copy the va_list ptr (arg1) to the result.
Andrew Lenharth558bc882005-06-18 18:34:52 +00001769 unsigned DestReg = getReg (CI.getOperand(1)), SrcReg = getReg (CI.getOperand (2));
1770 BuildMI(BB, V8::ST, 3).addReg(DestReg).addSImm(0).addReg(SrcReg);
Brian Gaekee6e7e3a2004-11-20 03:32:12 +00001771 return;
1772 }
Chris Lattner1c809c52004-02-29 00:27:00 +00001773 }
1774}
Brian Gaekeb6c409a2004-11-19 21:08:18 +00001775
Brian Gaekeb6c409a2004-11-19 21:08:18 +00001776void V8ISel::visitVAArgInst (VAArgInst &I) {
Andrew Lenharth558bc882005-06-18 18:34:52 +00001777 unsigned VAListPtr = getReg (I.getOperand (0));
Brian Gaekeb95cbee2004-11-20 22:50:42 +00001778 unsigned DestReg = getReg (I);
Andrew Lenharth558bc882005-06-18 18:34:52 +00001779 unsigned Size;
1780 unsigned VAList = makeAnotherReg(Type::IntTy);
1781 BuildMI(BB, V8::LD, 2, VAList).addReg(VAListPtr).addSImm(0);
Brian Gaekeb95cbee2004-11-20 22:50:42 +00001782
1783 switch (I.getType ()->getTypeID ()) {
1784 case Type::PointerTyID:
1785 case Type::UIntTyID:
1786 case Type::IntTyID:
Andrew Lenharth558bc882005-06-18 18:34:52 +00001787 Size = 4;
Misha Brukman27177f82005-04-22 18:06:01 +00001788 BuildMI (BB, V8::LD, 2, DestReg).addReg (VAList).addSImm (0);
Andrew Lenharth558bc882005-06-18 18:34:52 +00001789 break;
Brian Gaekeb95cbee2004-11-20 22:50:42 +00001790
1791 case Type::ULongTyID:
1792 case Type::LongTyID:
Andrew Lenharth558bc882005-06-18 18:34:52 +00001793 Size = 8;
Misha Brukman27177f82005-04-22 18:06:01 +00001794 BuildMI (BB, V8::LD, 2, DestReg).addReg (VAList).addSImm (0);
1795 BuildMI (BB, V8::LD, 2, DestReg+1).addReg (VAList).addSImm (4);
Andrew Lenharth558bc882005-06-18 18:34:52 +00001796 break;
Brian Gaekeb95cbee2004-11-20 22:50:42 +00001797
Brian Gaeke79fe8332004-11-21 03:35:22 +00001798 case Type::DoubleTyID: {
Andrew Lenharth558bc882005-06-18 18:34:52 +00001799 Size = 8;
Brian Gaeke79fe8332004-11-21 03:35:22 +00001800 unsigned DblAlign = TM.getTargetData().getDoubleAlignment();
1801 unsigned TempReg = makeAnotherReg (Type::IntTy);
1802 unsigned TempReg2 = makeAnotherReg (Type::IntTy);
1803 int FI = F->getFrameInfo()->CreateStackObject(8, DblAlign);
1804 BuildMI (BB, V8::LD, 2, TempReg).addReg (VAList).addSImm (0);
1805 BuildMI (BB, V8::LD, 2, TempReg2).addReg (VAList).addSImm (4);
1806 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (0).addReg (TempReg);
1807 BuildMI (BB, V8::ST, 3).addFrameIndex (FI).addSImm (4).addReg (TempReg2);
1808 BuildMI (BB, V8::LDDFri, 2, DestReg).addFrameIndex (FI).addSImm (0);
Andrew Lenharth558bc882005-06-18 18:34:52 +00001809 break;
Brian Gaeke79fe8332004-11-21 03:35:22 +00001810 }
Brian Gaekeb95cbee2004-11-20 22:50:42 +00001811
1812 default:
1813 std::cerr << "Sorry, vaarg instruction of this type still unsupported:\n"
1814 << I;
1815 abort ();
1816 return;
1817 }
Andrew Lenharth558bc882005-06-18 18:34:52 +00001818 unsigned tmp = makeAnotherReg(Type::IntTy);
1819 BuildMI (BB, V8::ADDri, 2, tmp).addReg(VAList).addSImm(Size);
1820 BuildMI(BB, V8::ST, 3).addReg(VAListPtr).addSImm(0).addReg(VAList);
1821 return;
Brian Gaekeb6c409a2004-11-19 21:08:18 +00001822}