blob: 82b78e2f56e3af2cc41d452b9f66ec055197a90c [file] [log] [blame]
Bob Wilson15acadd2009-11-26 00:32:21 +00001//===-- TailDuplication.cpp - Duplicate blocks into predecessors' tails ---===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass duplicates basic blocks ending in unconditional branches into
11// the tails of their predecessors.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "tailduplication"
Bob Wilson15acadd2009-11-26 00:32:21 +000016#include "llvm/CodeGen/Passes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "llvm/ADT/DenseSet.h"
18#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/SetVector.h"
20#include "llvm/ADT/SmallSet.h"
21#include "llvm/ADT/Statistic.h"
Bob Wilson15acadd2009-11-26 00:32:21 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng111e7622009-12-03 08:43:53 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/MachineSSAUpdater.h"
Evan Chengeb25bd22012-05-30 00:42:39 +000027#include "llvm/CodeGen/RegisterScavenging.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/Function.h"
Bob Wilson15acadd2009-11-26 00:32:21 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
Evan Cheng75eb5352009-12-07 10:15:19 +000031#include "llvm/Support/ErrorHandling.h"
Bob Wilson15acadd2009-11-26 00:32:21 +000032#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetRegisterInfo.h"
Bob Wilson15acadd2009-11-26 00:32:21 +000035using namespace llvm;
36
Evan Cheng75eb5352009-12-07 10:15:19 +000037STATISTIC(NumTails , "Number of tails duplicated");
Bob Wilson15acadd2009-11-26 00:32:21 +000038STATISTIC(NumTailDups , "Number of tail duplicated blocks");
39STATISTIC(NumInstrDups , "Additional instructions due to tail duplication");
40STATISTIC(NumDeadBlocks, "Number of dead blocks removed");
Rafael Espindola0cdca082011-06-08 14:13:31 +000041STATISTIC(NumAddedPHIs , "Number of phis added");
Bob Wilson15acadd2009-11-26 00:32:21 +000042
43// Heuristic for tail duplication.
44static cl::opt<unsigned>
45TailDuplicateSize("tail-dup-size",
46 cl::desc("Maximum instructions to consider tail duplicating"),
47 cl::init(2), cl::Hidden);
48
Evan Cheng75eb5352009-12-07 10:15:19 +000049static cl::opt<bool>
50TailDupVerify("tail-dup-verify",
51 cl::desc("Verify sanity of PHI instructions during taildup"),
52 cl::init(false), cl::Hidden);
53
54static cl::opt<unsigned>
55TailDupLimit("tail-dup-limit", cl::init(~0U), cl::Hidden);
56
Evan Cheng11572ba2009-12-04 19:09:10 +000057typedef std::vector<std::pair<MachineBasicBlock*,unsigned> > AvailableValsTy;
Evan Cheng111e7622009-12-03 08:43:53 +000058
Bob Wilson15acadd2009-11-26 00:32:21 +000059namespace {
Bob Wilson2d521e52009-11-26 21:38:41 +000060 /// TailDuplicatePass - Perform tail duplication.
61 class TailDuplicatePass : public MachineFunctionPass {
Bob Wilson15acadd2009-11-26 00:32:21 +000062 const TargetInstrInfo *TII;
Evan Chengeb25bd22012-05-30 00:42:39 +000063 const TargetRegisterInfo *TRI;
Bob Wilson15acadd2009-11-26 00:32:21 +000064 MachineModuleInfo *MMI;
Evan Cheng111e7622009-12-03 08:43:53 +000065 MachineRegisterInfo *MRI;
Benjamin Kramerd14e4e12012-06-06 13:53:41 +000066 OwningPtr<RegScavenger> RS;
Andrew Trickd2a7bed2012-02-08 21:22:30 +000067 bool PreRegAlloc;
Evan Cheng111e7622009-12-03 08:43:53 +000068
69 // SSAUpdateVRs - A list of virtual registers for which to update SSA form.
70 SmallVector<unsigned, 16> SSAUpdateVRs;
71
72 // SSAUpdateVals - For each virtual register in SSAUpdateVals keep a list of
73 // source virtual registers.
74 DenseMap<unsigned, AvailableValsTy> SSAUpdateVals;
Bob Wilson15acadd2009-11-26 00:32:21 +000075
76 public:
77 static char ID;
Andrew Trickd2a7bed2012-02-08 21:22:30 +000078 explicit TailDuplicatePass() :
79 MachineFunctionPass(ID), PreRegAlloc(false) {}
Bob Wilson15acadd2009-11-26 00:32:21 +000080
81 virtual bool runOnMachineFunction(MachineFunction &MF);
Bob Wilson15acadd2009-11-26 00:32:21 +000082
83 private:
Evan Cheng11572ba2009-12-04 19:09:10 +000084 void AddSSAUpdateEntry(unsigned OrigReg, unsigned NewReg,
85 MachineBasicBlock *BB);
Evan Cheng79fc6f42009-12-04 09:42:45 +000086 void ProcessPHI(MachineInstr *MI, MachineBasicBlock *TailBB,
87 MachineBasicBlock *PredBB,
Evan Cheng75eb5352009-12-07 10:15:19 +000088 DenseMap<unsigned, unsigned> &LocalVRMap,
Craig Toppera0ec3f92013-07-14 04:42:23 +000089 SmallVectorImpl<std::pair<unsigned,unsigned> > &Copies,
Rafael Espindola689d7d52011-06-09 23:22:56 +000090 const DenseSet<unsigned> &UsedByPhi,
91 bool Remove);
Evan Cheng79fc6f42009-12-04 09:42:45 +000092 void DuplicateInstruction(MachineInstr *MI,
93 MachineBasicBlock *TailBB,
94 MachineBasicBlock *PredBB,
95 MachineFunction &MF,
Rafael Espindola0f28c3f2011-06-09 22:53:47 +000096 DenseMap<unsigned, unsigned> &LocalVRMap,
97 const DenseSet<unsigned> &UsedByPhi);
Evan Cheng75eb5352009-12-07 10:15:19 +000098 void UpdateSuccessorsPHIs(MachineBasicBlock *FromBB, bool isDead,
Craig Toppera0ec3f92013-07-14 04:42:23 +000099 SmallVectorImpl<MachineBasicBlock *> &TDBBs,
Evan Cheng75eb5352009-12-07 10:15:19 +0000100 SmallSetVector<MachineBasicBlock*, 8> &Succs);
Bob Wilson15acadd2009-11-26 00:32:21 +0000101 bool TailDuplicateBlocks(MachineFunction &MF);
Rafael Espindola54c25622011-06-09 19:54:42 +0000102 bool shouldTailDuplicate(const MachineFunction &MF,
Rafael Espindola9dbbd872011-06-23 03:41:29 +0000103 bool IsSimple, MachineBasicBlock &TailBB);
Rafael Espindola275c1f92011-06-20 04:16:35 +0000104 bool isSimpleBB(MachineBasicBlock *TailBB);
Rafael Espindola40179bf2011-06-24 15:50:56 +0000105 bool canCompletelyDuplicateBB(MachineBasicBlock &BB);
Rafael Espindolad7f35fa2011-06-24 15:47:41 +0000106 bool duplicateSimpleBB(MachineBasicBlock *TailBB,
Craig Toppera0ec3f92013-07-14 04:42:23 +0000107 SmallVectorImpl<MachineBasicBlock *> &TDBBs,
Rafael Espindola275c1f92011-06-20 04:16:35 +0000108 const DenseSet<unsigned> &RegsUsedByPhi,
Craig Toppera0ec3f92013-07-14 04:42:23 +0000109 SmallVectorImpl<MachineInstr *> &Copies);
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000110 bool TailDuplicate(MachineBasicBlock *TailBB,
111 bool IsSimple,
112 MachineFunction &MF,
Craig Toppera0ec3f92013-07-14 04:42:23 +0000113 SmallVectorImpl<MachineBasicBlock *> &TDBBs,
114 SmallVectorImpl<MachineInstr *> &Copies);
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000115 bool TailDuplicateAndUpdate(MachineBasicBlock *MBB,
116 bool IsSimple,
117 MachineFunction &MF);
118
Bob Wilson15acadd2009-11-26 00:32:21 +0000119 void RemoveDeadBlock(MachineBasicBlock *MBB);
120 };
121
Bob Wilson2d521e52009-11-26 21:38:41 +0000122 char TailDuplicatePass::ID = 0;
Bob Wilson15acadd2009-11-26 00:32:21 +0000123}
124
Andrew Trick1dd8c852012-02-08 21:23:13 +0000125char &llvm::TailDuplicateID = TailDuplicatePass::ID;
126
127INITIALIZE_PASS(TailDuplicatePass, "tailduplication", "Tail Duplication",
128 false, false)
Bob Wilson15acadd2009-11-26 00:32:21 +0000129
Bob Wilson2d521e52009-11-26 21:38:41 +0000130bool TailDuplicatePass::runOnMachineFunction(MachineFunction &MF) {
Bob Wilson15acadd2009-11-26 00:32:21 +0000131 TII = MF.getTarget().getInstrInfo();
Evan Chengeb25bd22012-05-30 00:42:39 +0000132 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng111e7622009-12-03 08:43:53 +0000133 MRI = &MF.getRegInfo();
Bob Wilson15acadd2009-11-26 00:32:21 +0000134 MMI = getAnalysisIfAvailable<MachineModuleInfo>();
Andrew Trickd2a7bed2012-02-08 21:22:30 +0000135 PreRegAlloc = MRI->isSSA();
Benjamin Kramerd14e4e12012-06-06 13:53:41 +0000136 RS.reset();
Evan Chengeb25bd22012-05-30 00:42:39 +0000137 if (MRI->tracksLiveness() && TRI->trackLivenessAfterRegAlloc(MF))
Benjamin Kramerd14e4e12012-06-06 13:53:41 +0000138 RS.reset(new RegScavenger());
Bob Wilson15acadd2009-11-26 00:32:21 +0000139
140 bool MadeChange = false;
Jakob Stoklund Olesen057d5392010-01-15 19:59:57 +0000141 while (TailDuplicateBlocks(MF))
142 MadeChange = true;
Bob Wilson15acadd2009-11-26 00:32:21 +0000143
144 return MadeChange;
145}
146
Evan Cheng75eb5352009-12-07 10:15:19 +0000147static void VerifyPHIs(MachineFunction &MF, bool CheckExtra) {
148 for (MachineFunction::iterator I = ++MF.begin(), E = MF.end(); I != E; ++I) {
149 MachineBasicBlock *MBB = I;
150 SmallSetVector<MachineBasicBlock*, 8> Preds(MBB->pred_begin(),
151 MBB->pred_end());
152 MachineBasicBlock::iterator MI = MBB->begin();
153 while (MI != MBB->end()) {
Chris Lattner518bb532010-02-09 19:54:29 +0000154 if (!MI->isPHI())
Evan Cheng75eb5352009-12-07 10:15:19 +0000155 break;
156 for (SmallSetVector<MachineBasicBlock *, 8>::iterator PI = Preds.begin(),
157 PE = Preds.end(); PI != PE; ++PI) {
158 MachineBasicBlock *PredBB = *PI;
159 bool Found = false;
160 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i += 2) {
161 MachineBasicBlock *PHIBB = MI->getOperand(i+1).getMBB();
162 if (PHIBB == PredBB) {
163 Found = true;
164 break;
165 }
166 }
167 if (!Found) {
David Greene00dec1b2010-01-05 01:25:15 +0000168 dbgs() << "Malformed PHI in BB#" << MBB->getNumber() << ": " << *MI;
169 dbgs() << " missing input from predecessor BB#"
Evan Cheng75eb5352009-12-07 10:15:19 +0000170 << PredBB->getNumber() << '\n';
171 llvm_unreachable(0);
172 }
173 }
174
175 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i += 2) {
176 MachineBasicBlock *PHIBB = MI->getOperand(i+1).getMBB();
177 if (CheckExtra && !Preds.count(PHIBB)) {
David Greene00dec1b2010-01-05 01:25:15 +0000178 dbgs() << "Warning: malformed PHI in BB#" << MBB->getNumber()
Evan Cheng75eb5352009-12-07 10:15:19 +0000179 << ": " << *MI;
David Greene00dec1b2010-01-05 01:25:15 +0000180 dbgs() << " extra input from predecessor BB#"
Evan Cheng75eb5352009-12-07 10:15:19 +0000181 << PHIBB->getNumber() << '\n';
Rafael Espindolad3f4eea2011-06-09 23:55:56 +0000182 llvm_unreachable(0);
Evan Cheng75eb5352009-12-07 10:15:19 +0000183 }
184 if (PHIBB->getNumber() < 0) {
David Greene00dec1b2010-01-05 01:25:15 +0000185 dbgs() << "Malformed PHI in BB#" << MBB->getNumber() << ": " << *MI;
186 dbgs() << " non-existing BB#" << PHIBB->getNumber() << '\n';
Evan Cheng75eb5352009-12-07 10:15:19 +0000187 llvm_unreachable(0);
188 }
189 }
190 ++MI;
191 }
192 }
193}
194
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000195/// TailDuplicateAndUpdate - Tail duplicate the block and cleanup.
196bool
197TailDuplicatePass::TailDuplicateAndUpdate(MachineBasicBlock *MBB,
198 bool IsSimple,
199 MachineFunction &MF) {
200 // Save the successors list.
201 SmallSetVector<MachineBasicBlock*, 8> Succs(MBB->succ_begin(),
202 MBB->succ_end());
203
204 SmallVector<MachineBasicBlock*, 8> TDBBs;
205 SmallVector<MachineInstr*, 16> Copies;
206 if (!TailDuplicate(MBB, IsSimple, MF, TDBBs, Copies))
207 return false;
208
209 ++NumTails;
210
211 SmallVector<MachineInstr*, 8> NewPHIs;
212 MachineSSAUpdater SSAUpdate(MF, &NewPHIs);
213
214 // TailBB's immediate successors are now successors of those predecessors
215 // which duplicated TailBB. Add the predecessors as sources to the PHI
216 // instructions.
217 bool isDead = MBB->pred_empty() && !MBB->hasAddressTaken();
218 if (PreRegAlloc)
219 UpdateSuccessorsPHIs(MBB, isDead, TDBBs, Succs);
220
221 // If it is dead, remove it.
222 if (isDead) {
223 NumInstrDups -= MBB->size();
224 RemoveDeadBlock(MBB);
225 ++NumDeadBlocks;
226 }
227
228 // Update SSA form.
229 if (!SSAUpdateVRs.empty()) {
230 for (unsigned i = 0, e = SSAUpdateVRs.size(); i != e; ++i) {
231 unsigned VReg = SSAUpdateVRs[i];
232 SSAUpdate.Initialize(VReg);
233
234 // If the original definition is still around, add it as an available
235 // value.
236 MachineInstr *DefMI = MRI->getVRegDef(VReg);
237 MachineBasicBlock *DefBB = 0;
238 if (DefMI) {
239 DefBB = DefMI->getParent();
240 SSAUpdate.AddAvailableValue(DefBB, VReg);
241 }
242
243 // Add the new vregs as available values.
244 DenseMap<unsigned, AvailableValsTy>::iterator LI =
245 SSAUpdateVals.find(VReg);
246 for (unsigned j = 0, ee = LI->second.size(); j != ee; ++j) {
247 MachineBasicBlock *SrcBB = LI->second[j].first;
248 unsigned SrcReg = LI->second[j].second;
249 SSAUpdate.AddAvailableValue(SrcBB, SrcReg);
250 }
251
252 // Rewrite uses that are outside of the original def's block.
253 MachineRegisterInfo::use_iterator UI = MRI->use_begin(VReg);
254 while (UI != MRI->use_end()) {
255 MachineOperand &UseMO = UI.getOperand();
256 MachineInstr *UseMI = &*UI;
257 ++UI;
258 if (UseMI->isDebugValue()) {
259 // SSAUpdate can replace the use with an undef. That creates
260 // a debug instruction that is a kill.
261 // FIXME: Should it SSAUpdate job to delete debug instructions
262 // instead of replacing the use with undef?
263 UseMI->eraseFromParent();
264 continue;
265 }
266 if (UseMI->getParent() == DefBB && !UseMI->isPHI())
267 continue;
268 SSAUpdate.RewriteUse(UseMO);
269 }
270 }
271
272 SSAUpdateVRs.clear();
273 SSAUpdateVals.clear();
274 }
275
276 // Eliminate some of the copies inserted by tail duplication to maintain
277 // SSA form.
278 for (unsigned i = 0, e = Copies.size(); i != e; ++i) {
279 MachineInstr *Copy = Copies[i];
280 if (!Copy->isCopy())
281 continue;
282 unsigned Dst = Copy->getOperand(0).getReg();
283 unsigned Src = Copy->getOperand(1).getReg();
Jakob Stoklund Olesen0fda5452012-05-20 18:42:51 +0000284 if (MRI->hasOneNonDBGUse(Src) &&
285 MRI->constrainRegClass(Src, MRI->getRegClass(Dst))) {
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000286 // Copy is the only use. Do trivial copy propagation here.
287 MRI->replaceRegWith(Dst, Src);
288 Copy->eraseFromParent();
289 }
290 }
291
292 if (NewPHIs.size())
293 NumAddedPHIs += NewPHIs.size();
294
295 return true;
296}
297
Bob Wilson15acadd2009-11-26 00:32:21 +0000298/// TailDuplicateBlocks - Look for small blocks that are unconditionally
299/// branched to and do not fall through. Tail-duplicate their instructions
300/// into their predecessors to eliminate (dynamic) branches.
Bob Wilson2d521e52009-11-26 21:38:41 +0000301bool TailDuplicatePass::TailDuplicateBlocks(MachineFunction &MF) {
Bob Wilson15acadd2009-11-26 00:32:21 +0000302 bool MadeChange = false;
303
Evan Cheng75eb5352009-12-07 10:15:19 +0000304 if (PreRegAlloc && TailDupVerify) {
David Greene00dec1b2010-01-05 01:25:15 +0000305 DEBUG(dbgs() << "\n*** Before tail-duplicating\n");
Evan Cheng75eb5352009-12-07 10:15:19 +0000306 VerifyPHIs(MF, true);
307 }
308
Bob Wilson15acadd2009-11-26 00:32:21 +0000309 for (MachineFunction::iterator I = ++MF.begin(), E = MF.end(); I != E; ) {
310 MachineBasicBlock *MBB = I++;
311
Evan Cheng75eb5352009-12-07 10:15:19 +0000312 if (NumTails == TailDupLimit)
313 break;
314
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000315 bool IsSimple = isSimpleBB(MBB);
Bob Wilson15acadd2009-11-26 00:32:21 +0000316
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000317 if (!shouldTailDuplicate(MF, IsSimple, *MBB))
Rafael Espindolac0af3522011-07-04 00:13:36 +0000318 continue;
Evan Cheng75eb5352009-12-07 10:15:19 +0000319
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000320 MadeChange |= TailDuplicateAndUpdate(MBB, IsSimple, MF);
Bob Wilson15acadd2009-11-26 00:32:21 +0000321 }
Rafael Espindolac0af3522011-07-04 00:13:36 +0000322
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000323 if (PreRegAlloc && TailDupVerify)
324 VerifyPHIs(MF, false);
Evan Cheng111e7622009-12-03 08:43:53 +0000325
Bob Wilson15acadd2009-11-26 00:32:21 +0000326 return MadeChange;
327}
328
Evan Cheng111e7622009-12-03 08:43:53 +0000329static bool isDefLiveOut(unsigned Reg, MachineBasicBlock *BB,
330 const MachineRegisterInfo *MRI) {
331 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
332 UE = MRI->use_end(); UI != UE; ++UI) {
333 MachineInstr *UseMI = &*UI;
Rafael Espindoladb3983b2011-06-17 13:59:43 +0000334 if (UseMI->isDebugValue())
335 continue;
Evan Cheng111e7622009-12-03 08:43:53 +0000336 if (UseMI->getParent() != BB)
337 return true;
338 }
339 return false;
340}
341
342static unsigned getPHISrcRegOpIdx(MachineInstr *MI, MachineBasicBlock *SrcBB) {
343 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i += 2)
344 if (MI->getOperand(i+1).getMBB() == SrcBB)
345 return i;
346 return 0;
347}
348
Rafael Espindola0f28c3f2011-06-09 22:53:47 +0000349
350// Remember which registers are used by phis in this block. This is
351// used to determine which registers are liveout while modifying the
352// block (which is why we need to copy the information).
353static void getRegsUsedByPHIs(const MachineBasicBlock &BB,
Rafael Espindola33b46582011-06-10 21:01:53 +0000354 DenseSet<unsigned> *UsedByPhi) {
Rafael Espindola0f28c3f2011-06-09 22:53:47 +0000355 for(MachineBasicBlock::const_iterator I = BB.begin(), E = BB.end();
356 I != E; ++I) {
357 const MachineInstr &MI = *I;
358 if (!MI.isPHI())
359 break;
360 for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) {
361 unsigned SrcReg = MI.getOperand(i).getReg();
362 UsedByPhi->insert(SrcReg);
363 }
364 }
365}
366
Evan Cheng111e7622009-12-03 08:43:53 +0000367/// AddSSAUpdateEntry - Add a definition and source virtual registers pair for
368/// SSA update.
Evan Cheng11572ba2009-12-04 19:09:10 +0000369void TailDuplicatePass::AddSSAUpdateEntry(unsigned OrigReg, unsigned NewReg,
370 MachineBasicBlock *BB) {
371 DenseMap<unsigned, AvailableValsTy>::iterator LI= SSAUpdateVals.find(OrigReg);
Evan Cheng111e7622009-12-03 08:43:53 +0000372 if (LI != SSAUpdateVals.end())
Evan Cheng11572ba2009-12-04 19:09:10 +0000373 LI->second.push_back(std::make_pair(BB, NewReg));
Evan Cheng111e7622009-12-03 08:43:53 +0000374 else {
375 AvailableValsTy Vals;
Evan Cheng11572ba2009-12-04 19:09:10 +0000376 Vals.push_back(std::make_pair(BB, NewReg));
Evan Cheng111e7622009-12-03 08:43:53 +0000377 SSAUpdateVals.insert(std::make_pair(OrigReg, Vals));
378 SSAUpdateVRs.push_back(OrigReg);
379 }
380}
381
Evan Cheng75eb5352009-12-07 10:15:19 +0000382/// ProcessPHI - Process PHI node in TailBB by turning it into a copy in PredBB.
383/// Remember the source register that's contributed by PredBB and update SSA
384/// update map.
Evan Cheng79fc6f42009-12-04 09:42:45 +0000385void TailDuplicatePass::ProcessPHI(MachineInstr *MI,
386 MachineBasicBlock *TailBB,
387 MachineBasicBlock *PredBB,
Evan Cheng75eb5352009-12-07 10:15:19 +0000388 DenseMap<unsigned, unsigned> &LocalVRMap,
Craig Toppera0ec3f92013-07-14 04:42:23 +0000389 SmallVectorImpl<std::pair<unsigned,unsigned>> &Copies,
Rafael Espindola33b46582011-06-10 21:01:53 +0000390 const DenseSet<unsigned> &RegsUsedByPhi,
Rafael Espindola689d7d52011-06-09 23:22:56 +0000391 bool Remove) {
Evan Cheng79fc6f42009-12-04 09:42:45 +0000392 unsigned DefReg = MI->getOperand(0).getReg();
393 unsigned SrcOpIdx = getPHISrcRegOpIdx(MI, PredBB);
394 assert(SrcOpIdx && "Unable to find matching PHI source?");
395 unsigned SrcReg = MI->getOperand(SrcOpIdx).getReg();
Evan Cheng75eb5352009-12-07 10:15:19 +0000396 const TargetRegisterClass *RC = MRI->getRegClass(DefReg);
Evan Cheng79fc6f42009-12-04 09:42:45 +0000397 LocalVRMap.insert(std::make_pair(DefReg, SrcReg));
Evan Cheng75eb5352009-12-07 10:15:19 +0000398
399 // Insert a copy from source to the end of the block. The def register is the
400 // available value liveout of the block.
401 unsigned NewDef = MRI->createVirtualRegister(RC);
402 Copies.push_back(std::make_pair(NewDef, SrcReg));
Rafael Espindola0f28c3f2011-06-09 22:53:47 +0000403 if (isDefLiveOut(DefReg, TailBB, MRI) || RegsUsedByPhi.count(DefReg))
Evan Cheng75eb5352009-12-07 10:15:19 +0000404 AddSSAUpdateEntry(DefReg, NewDef, PredBB);
Evan Cheng79fc6f42009-12-04 09:42:45 +0000405
Rafael Espindola689d7d52011-06-09 23:22:56 +0000406 if (!Remove)
407 return;
408
Evan Cheng79fc6f42009-12-04 09:42:45 +0000409 // Remove PredBB from the PHI node.
410 MI->RemoveOperand(SrcOpIdx+1);
411 MI->RemoveOperand(SrcOpIdx);
412 if (MI->getNumOperands() == 1)
413 MI->eraseFromParent();
414}
415
416/// DuplicateInstruction - Duplicate a TailBB instruction to PredBB and update
417/// the source operands due to earlier PHI translation.
418void TailDuplicatePass::DuplicateInstruction(MachineInstr *MI,
419 MachineBasicBlock *TailBB,
420 MachineBasicBlock *PredBB,
421 MachineFunction &MF,
Rafael Espindola0f28c3f2011-06-09 22:53:47 +0000422 DenseMap<unsigned, unsigned> &LocalVRMap,
423 const DenseSet<unsigned> &UsedByPhi) {
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000424 MachineInstr *NewMI = TII->duplicate(MI, MF);
Evan Cheng79fc6f42009-12-04 09:42:45 +0000425 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
426 MachineOperand &MO = NewMI->getOperand(i);
427 if (!MO.isReg())
428 continue;
429 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000430 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng79fc6f42009-12-04 09:42:45 +0000431 continue;
432 if (MO.isDef()) {
433 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
434 unsigned NewReg = MRI->createVirtualRegister(RC);
435 MO.setReg(NewReg);
436 LocalVRMap.insert(std::make_pair(Reg, NewReg));
Rafael Espindola0f28c3f2011-06-09 22:53:47 +0000437 if (isDefLiveOut(Reg, TailBB, MRI) || UsedByPhi.count(Reg))
Evan Cheng11572ba2009-12-04 19:09:10 +0000438 AddSSAUpdateEntry(Reg, NewReg, PredBB);
Evan Cheng79fc6f42009-12-04 09:42:45 +0000439 } else {
440 DenseMap<unsigned, unsigned>::iterator VI = LocalVRMap.find(Reg);
Jakob Stoklund Olesen0fda5452012-05-20 18:42:51 +0000441 if (VI != LocalVRMap.end()) {
Evan Cheng79fc6f42009-12-04 09:42:45 +0000442 MO.setReg(VI->second);
Jakob Stoklund Olesen0fda5452012-05-20 18:42:51 +0000443 MRI->constrainRegClass(VI->second, MRI->getRegClass(Reg));
444 }
Evan Cheng79fc6f42009-12-04 09:42:45 +0000445 }
446 }
Evan Chengdf7e8bd2012-02-20 07:51:58 +0000447 PredBB->insert(PredBB->instr_end(), NewMI);
Evan Cheng79fc6f42009-12-04 09:42:45 +0000448}
449
450/// UpdateSuccessorsPHIs - After FromBB is tail duplicated into its predecessor
451/// blocks, the successors have gained new predecessors. Update the PHI
452/// instructions in them accordingly.
Evan Cheng75eb5352009-12-07 10:15:19 +0000453void
454TailDuplicatePass::UpdateSuccessorsPHIs(MachineBasicBlock *FromBB, bool isDead,
Craig Toppera0ec3f92013-07-14 04:42:23 +0000455 SmallVectorImpl<MachineBasicBlock *> &TDBBs,
Evan Cheng79fc6f42009-12-04 09:42:45 +0000456 SmallSetVector<MachineBasicBlock*,8> &Succs) {
457 for (SmallSetVector<MachineBasicBlock*, 8>::iterator SI = Succs.begin(),
458 SE = Succs.end(); SI != SE; ++SI) {
459 MachineBasicBlock *SuccBB = *SI;
460 for (MachineBasicBlock::iterator II = SuccBB->begin(), EE = SuccBB->end();
461 II != EE; ++II) {
Chris Lattner518bb532010-02-09 19:54:29 +0000462 if (!II->isPHI())
Evan Cheng79fc6f42009-12-04 09:42:45 +0000463 break;
Jakob Stoklund Olesen7b79b982012-12-20 18:08:06 +0000464 MachineInstrBuilder MIB(*FromBB->getParent(), II);
Evan Cheng75eb5352009-12-07 10:15:19 +0000465 unsigned Idx = 0;
Evan Cheng79fc6f42009-12-04 09:42:45 +0000466 for (unsigned i = 1, e = II->getNumOperands(); i != e; i += 2) {
Evan Cheng75eb5352009-12-07 10:15:19 +0000467 MachineOperand &MO = II->getOperand(i+1);
468 if (MO.getMBB() == FromBB) {
469 Idx = i;
Evan Cheng79fc6f42009-12-04 09:42:45 +0000470 break;
Evan Cheng75eb5352009-12-07 10:15:19 +0000471 }
472 }
473
474 assert(Idx != 0);
475 MachineOperand &MO0 = II->getOperand(Idx);
476 unsigned Reg = MO0.getReg();
477 if (isDead) {
478 // Folded into the previous BB.
479 // There could be duplicate phi source entries. FIXME: Should sdisel
480 // or earlier pass fixed this?
481 for (unsigned i = II->getNumOperands()-2; i != Idx; i -= 2) {
482 MachineOperand &MO = II->getOperand(i+1);
483 if (MO.getMBB() == FromBB) {
484 II->RemoveOperand(i+1);
485 II->RemoveOperand(i);
486 }
487 }
Jakob Stoklund Olesen09eeac92010-02-11 00:34:33 +0000488 } else
489 Idx = 0;
490
491 // If Idx is set, the operands at Idx and Idx+1 must be removed.
492 // We reuse the location to avoid expensive RemoveOperand calls.
493
Evan Cheng75eb5352009-12-07 10:15:19 +0000494 DenseMap<unsigned,AvailableValsTy>::iterator LI=SSAUpdateVals.find(Reg);
495 if (LI != SSAUpdateVals.end()) {
496 // This register is defined in the tail block.
Evan Cheng79fc6f42009-12-04 09:42:45 +0000497 for (unsigned j = 0, ee = LI->second.size(); j != ee; ++j) {
Evan Cheng11572ba2009-12-04 19:09:10 +0000498 MachineBasicBlock *SrcBB = LI->second[j].first;
Rafael Espindolad3f4eea2011-06-09 23:55:56 +0000499 // If we didn't duplicate a bb into a particular predecessor, we
500 // might still have added an entry to SSAUpdateVals to correcly
501 // recompute SSA. If that case, avoid adding a dummy extra argument
502 // this PHI.
503 if (!SrcBB->isSuccessor(SuccBB))
504 continue;
505
Evan Cheng11572ba2009-12-04 19:09:10 +0000506 unsigned SrcReg = LI->second[j].second;
Jakob Stoklund Olesen09eeac92010-02-11 00:34:33 +0000507 if (Idx != 0) {
508 II->getOperand(Idx).setReg(SrcReg);
509 II->getOperand(Idx+1).setMBB(SrcBB);
510 Idx = 0;
511 } else {
Jakob Stoklund Olesen7b79b982012-12-20 18:08:06 +0000512 MIB.addReg(SrcReg).addMBB(SrcBB);
Jakob Stoklund Olesen09eeac92010-02-11 00:34:33 +0000513 }
Evan Cheng79fc6f42009-12-04 09:42:45 +0000514 }
Evan Cheng75eb5352009-12-07 10:15:19 +0000515 } else {
516 // Live in tail block, must also be live in predecessors.
517 for (unsigned j = 0, ee = TDBBs.size(); j != ee; ++j) {
518 MachineBasicBlock *SrcBB = TDBBs[j];
Jakob Stoklund Olesen09eeac92010-02-11 00:34:33 +0000519 if (Idx != 0) {
520 II->getOperand(Idx).setReg(Reg);
521 II->getOperand(Idx+1).setMBB(SrcBB);
522 Idx = 0;
523 } else {
Jakob Stoklund Olesen7b79b982012-12-20 18:08:06 +0000524 MIB.addReg(Reg).addMBB(SrcBB);
Jakob Stoklund Olesen09eeac92010-02-11 00:34:33 +0000525 }
Evan Cheng75eb5352009-12-07 10:15:19 +0000526 }
Evan Cheng79fc6f42009-12-04 09:42:45 +0000527 }
Jakob Stoklund Olesen09eeac92010-02-11 00:34:33 +0000528 if (Idx != 0) {
529 II->RemoveOperand(Idx+1);
530 II->RemoveOperand(Idx);
531 }
Evan Cheng79fc6f42009-12-04 09:42:45 +0000532 }
533 }
534}
535
Rafael Espindola54c25622011-06-09 19:54:42 +0000536/// shouldTailDuplicate - Determine if it is profitable to duplicate this block.
Evan Cheng75eb5352009-12-07 10:15:19 +0000537bool
Rafael Espindola54c25622011-06-09 19:54:42 +0000538TailDuplicatePass::shouldTailDuplicate(const MachineFunction &MF,
Rafael Espindola9dbbd872011-06-23 03:41:29 +0000539 bool IsSimple,
Rafael Espindola54c25622011-06-09 19:54:42 +0000540 MachineBasicBlock &TailBB) {
541 // Only duplicate blocks that end with unconditional branches.
542 if (TailBB.canFallThrough())
543 return false;
544
Rafael Espindolaec324e52011-06-17 05:54:50 +0000545 // Don't try to tail-duplicate single-block loops.
546 if (TailBB.isSuccessor(&TailBB))
547 return false;
548
Rafael Espindola54c25622011-06-09 19:54:42 +0000549 // Set the limit on the cost to duplicate. When optimizing for size,
Bob Wilson15acadd2009-11-26 00:32:21 +0000550 // duplicate only one, because one branch instruction can be eliminated to
551 // compensate for the duplication.
552 unsigned MaxDuplicateCount;
Jakob Stoklund Olesen83520622011-01-30 20:38:12 +0000553 if (TailDuplicateSize.getNumOccurrences() == 0 &&
Bill Wendling831737d2012-12-30 10:32:01 +0000554 MF.getFunction()->getAttributes().
555 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize))
Bob Wilson38582252009-11-30 18:56:45 +0000556 MaxDuplicateCount = 1;
Bob Wilson15acadd2009-11-26 00:32:21 +0000557 else
558 MaxDuplicateCount = TailDuplicateSize;
559
Rafael Espindolaec324e52011-06-17 05:54:50 +0000560 // If the target has hardware branch prediction that can handle indirect
561 // branches, duplicating them can often make them predictable when there
562 // are common paths through the code. The limit needs to be high enough
563 // to allow undoing the effects of tail merging and other optimizations
564 // that rearrange the predecessors of the indirect branch.
Bob Wilsoncb44b282010-01-16 00:42:25 +0000565
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000566 bool HasIndirectbr = false;
567 if (!TailBB.empty())
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000568 HasIndirectbr = TailBB.back().isIndirectBranch();
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000569
570 if (HasIndirectbr && PreRegAlloc)
571 MaxDuplicateCount = 20;
Bob Wilsonbfdcf3b2010-01-15 06:29:17 +0000572
Bob Wilson15acadd2009-11-26 00:32:21 +0000573 // Check the instructions in the block to determine whether tail-duplication
574 // is invalid or unlikely to be profitable.
Bob Wilsonf1e01dc2009-12-02 17:15:24 +0000575 unsigned InstrCount = 0;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000576 for (MachineBasicBlock::iterator I = TailBB.begin(); I != TailBB.end(); ++I) {
Bob Wilson15acadd2009-11-26 00:32:21 +0000577 // Non-duplicable things shouldn't be tail-duplicated.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000578 if (I->isNotDuplicable())
Rafael Espindolaec324e52011-06-17 05:54:50 +0000579 return false;
580
Evan Cheng79fc6f42009-12-04 09:42:45 +0000581 // Do not duplicate 'return' instructions if this is a pre-regalloc run.
582 // A return may expand into a lot more instructions (e.g. reload of callee
583 // saved registers) after PEI.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000584 if (PreRegAlloc && I->isReturn())
Rafael Espindolaec324e52011-06-17 05:54:50 +0000585 return false;
586
587 // Avoid duplicating calls before register allocation. Calls presents a
588 // barrier to register allocation so duplicating them may end up increasing
589 // spills.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000590 if (PreRegAlloc && I->isCall())
Rafael Espindolaec324e52011-06-17 05:54:50 +0000591 return false;
592
Devang Patelcbe1e312010-03-16 21:02:07 +0000593 if (!I->isPHI() && !I->isDebugValue())
Bob Wilsonf1e01dc2009-12-02 17:15:24 +0000594 InstrCount += 1;
Rafael Espindolaec324e52011-06-17 05:54:50 +0000595
596 if (InstrCount > MaxDuplicateCount)
597 return false;
Bob Wilson15acadd2009-11-26 00:32:21 +0000598 }
Bob Wilson15acadd2009-11-26 00:32:21 +0000599
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000600 if (HasIndirectbr && PreRegAlloc)
Rafael Espindola9dbbd872011-06-23 03:41:29 +0000601 return true;
602
603 if (IsSimple)
Rafael Espindolad7f35fa2011-06-24 15:47:41 +0000604 return true;
Rafael Espindola9dbbd872011-06-23 03:41:29 +0000605
606 if (!PreRegAlloc)
607 return true;
608
Rafael Espindola40179bf2011-06-24 15:50:56 +0000609 return canCompletelyDuplicateBB(TailBB);
Rafael Espindola54c25622011-06-09 19:54:42 +0000610}
611
Rafael Espindola275c1f92011-06-20 04:16:35 +0000612/// isSimpleBB - True if this BB has only one unconditional jump.
613bool
614TailDuplicatePass::isSimpleBB(MachineBasicBlock *TailBB) {
615 if (TailBB->succ_size() != 1)
616 return false;
Rafael Espindola9dbbd872011-06-23 03:41:29 +0000617 if (TailBB->pred_empty())
618 return false;
Rafael Espindolad6379a92011-06-22 22:31:57 +0000619 MachineBasicBlock::iterator I = TailBB->begin();
Rafael Espindola275c1f92011-06-20 04:16:35 +0000620 MachineBasicBlock::iterator E = TailBB->end();
Rafael Espindolad6379a92011-06-22 22:31:57 +0000621 while (I != E && I->isDebugValue())
Rafael Espindola275c1f92011-06-20 04:16:35 +0000622 ++I;
623 if (I == E)
624 return true;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000625 return I->isUnconditionalBranch();
Rafael Espindola275c1f92011-06-20 04:16:35 +0000626}
627
628static bool
629bothUsedInPHI(const MachineBasicBlock &A,
630 SmallPtrSet<MachineBasicBlock*, 8> SuccsB) {
631 for (MachineBasicBlock::const_succ_iterator SI = A.succ_begin(),
632 SE = A.succ_end(); SI != SE; ++SI) {
633 MachineBasicBlock *BB = *SI;
634 if (SuccsB.count(BB) && !BB->empty() && BB->begin()->isPHI())
635 return true;
636 }
637
638 return false;
639}
640
641bool
Rafael Espindola40179bf2011-06-24 15:50:56 +0000642TailDuplicatePass::canCompletelyDuplicateBB(MachineBasicBlock &BB) {
Rafael Espindola275c1f92011-06-20 04:16:35 +0000643 SmallPtrSet<MachineBasicBlock*, 8> Succs(BB.succ_begin(), BB.succ_end());
644
645 for (MachineBasicBlock::pred_iterator PI = BB.pred_begin(),
646 PE = BB.pred_end(); PI != PE; ++PI) {
647 MachineBasicBlock *PredBB = *PI;
Rafael Espindola9dbbd872011-06-23 03:41:29 +0000648
Rafael Espindola40179bf2011-06-24 15:50:56 +0000649 if (PredBB->succ_size() > 1)
650 return false;
Rafael Espindola9dbbd872011-06-23 03:41:29 +0000651
Rafael Espindola275c1f92011-06-20 04:16:35 +0000652 MachineBasicBlock *PredTBB = NULL, *PredFBB = NULL;
653 SmallVector<MachineOperand, 4> PredCond;
654 if (TII->AnalyzeBranch(*PredBB, PredTBB, PredFBB, PredCond, true))
655 return false;
Rafael Espindola9dbbd872011-06-23 03:41:29 +0000656
Rafael Espindola40179bf2011-06-24 15:50:56 +0000657 if (!PredCond.empty())
Rafael Espindola9dbbd872011-06-23 03:41:29 +0000658 return false;
Rafael Espindola275c1f92011-06-20 04:16:35 +0000659 }
660 return true;
661}
662
Rafael Espindolad7f35fa2011-06-24 15:47:41 +0000663bool
Rafael Espindola275c1f92011-06-20 04:16:35 +0000664TailDuplicatePass::duplicateSimpleBB(MachineBasicBlock *TailBB,
Craig Toppera0ec3f92013-07-14 04:42:23 +0000665 SmallVectorImpl<MachineBasicBlock *> &TDBBs,
666 const DenseSet<unsigned> &UsedByPhi,
667 SmallVectorImpl<MachineInstr *> &Copies) {
Rafael Espindolad7f35fa2011-06-24 15:47:41 +0000668 SmallPtrSet<MachineBasicBlock*, 8> Succs(TailBB->succ_begin(),
669 TailBB->succ_end());
Rafael Espindola275c1f92011-06-20 04:16:35 +0000670 SmallVector<MachineBasicBlock*, 8> Preds(TailBB->pred_begin(),
671 TailBB->pred_end());
Rafael Espindolad7f35fa2011-06-24 15:47:41 +0000672 bool Changed = false;
Rafael Espindola275c1f92011-06-20 04:16:35 +0000673 for (SmallSetVector<MachineBasicBlock *, 8>::iterator PI = Preds.begin(),
674 PE = Preds.end(); PI != PE; ++PI) {
675 MachineBasicBlock *PredBB = *PI;
676
Rafael Espindolad7f35fa2011-06-24 15:47:41 +0000677 if (PredBB->getLandingPadSuccessor())
678 continue;
679
680 if (bothUsedInPHI(*PredBB, Succs))
681 continue;
682
Rafael Espindola275c1f92011-06-20 04:16:35 +0000683 MachineBasicBlock *PredTBB = NULL, *PredFBB = NULL;
684 SmallVector<MachineOperand, 4> PredCond;
Rafael Espindolad7f35fa2011-06-24 15:47:41 +0000685 if (TII->AnalyzeBranch(*PredBB, PredTBB, PredFBB, PredCond, true))
686 continue;
Rafael Espindola275c1f92011-06-20 04:16:35 +0000687
Rafael Espindolad7f35fa2011-06-24 15:47:41 +0000688 Changed = true;
Rafael Espindola275c1f92011-06-20 04:16:35 +0000689 DEBUG(dbgs() << "\nTail-duplicating into PredBB: " << *PredBB
690 << "From simple Succ: " << *TailBB);
691
692 MachineBasicBlock *NewTarget = *TailBB->succ_begin();
Francois Pichet289a2792011-06-20 05:19:37 +0000693 MachineBasicBlock *NextBB = llvm::next(MachineFunction::iterator(PredBB));
Rafael Espindola275c1f92011-06-20 04:16:35 +0000694
Rafael Espindola275c1f92011-06-20 04:16:35 +0000695 // Make PredFBB explicit.
696 if (PredCond.empty())
697 PredFBB = PredTBB;
698
699 // Make fall through explicit.
700 if (!PredTBB)
701 PredTBB = NextBB;
702 if (!PredFBB)
703 PredFBB = NextBB;
704
705 // Redirect
706 if (PredFBB == TailBB)
707 PredFBB = NewTarget;
708 if (PredTBB == TailBB)
709 PredTBB = NewTarget;
710
711 // Make the branch unconditional if possible
Rafael Espindola689c2472011-06-20 14:11:42 +0000712 if (PredTBB == PredFBB) {
713 PredCond.clear();
Rafael Espindola275c1f92011-06-20 04:16:35 +0000714 PredFBB = NULL;
Rafael Espindola689c2472011-06-20 14:11:42 +0000715 }
Rafael Espindola275c1f92011-06-20 04:16:35 +0000716
717 // Avoid adding fall through branches.
718 if (PredFBB == NextBB)
719 PredFBB = NULL;
720 if (PredTBB == NextBB && PredFBB == NULL)
721 PredTBB = NULL;
722
723 TII->RemoveBranch(*PredBB);
724
725 if (PredTBB)
726 TII->InsertBranch(*PredBB, PredTBB, PredFBB, PredCond, DebugLoc());
727
728 PredBB->removeSuccessor(TailBB);
Rafael Espindola689c2472011-06-20 14:11:42 +0000729 unsigned NumSuccessors = PredBB->succ_size();
730 assert(NumSuccessors <= 1);
731 if (NumSuccessors == 0 || *PredBB->succ_begin() != NewTarget)
732 PredBB->addSuccessor(NewTarget);
Rafael Espindola275c1f92011-06-20 04:16:35 +0000733
734 TDBBs.push_back(PredBB);
Rafael Espindola275c1f92011-06-20 04:16:35 +0000735 }
Rafael Espindolad7f35fa2011-06-24 15:47:41 +0000736 return Changed;
Rafael Espindola275c1f92011-06-20 04:16:35 +0000737}
738
Rafael Espindola54c25622011-06-09 19:54:42 +0000739/// TailDuplicate - If it is profitable, duplicate TailBB's contents in each
740/// of its predecessors.
741bool
Rafael Espindola6a9d2b12011-07-04 01:21:42 +0000742TailDuplicatePass::TailDuplicate(MachineBasicBlock *TailBB,
743 bool IsSimple,
744 MachineFunction &MF,
Craig Toppera0ec3f92013-07-14 04:42:23 +0000745 SmallVectorImpl<MachineBasicBlock *> &TDBBs,
746 SmallVectorImpl<MachineInstr *> &Copies) {
David Greene00dec1b2010-01-05 01:25:15 +0000747 DEBUG(dbgs() << "\n*** Tail-duplicating BB#" << TailBB->getNumber() << '\n');
Evan Cheng75eb5352009-12-07 10:15:19 +0000748
Rafael Espindola275c1f92011-06-20 04:16:35 +0000749 DenseSet<unsigned> UsedByPhi;
750 getRegsUsedByPHIs(*TailBB, &UsedByPhi);
751
Rafael Espindolad7f35fa2011-06-24 15:47:41 +0000752 if (IsSimple)
753 return duplicateSimpleBB(TailBB, TDBBs, UsedByPhi, Copies);
Rafael Espindola275c1f92011-06-20 04:16:35 +0000754
Bob Wilson15acadd2009-11-26 00:32:21 +0000755 // Iterate through all the unique predecessors and tail-duplicate this
756 // block into them, if possible. Copying the list ahead of time also
757 // avoids trouble with the predecessor list reallocating.
758 bool Changed = false;
Evan Cheng79fc6f42009-12-04 09:42:45 +0000759 SmallSetVector<MachineBasicBlock*, 8> Preds(TailBB->pred_begin(),
760 TailBB->pred_end());
Bob Wilson15acadd2009-11-26 00:32:21 +0000761 for (SmallSetVector<MachineBasicBlock *, 8>::iterator PI = Preds.begin(),
762 PE = Preds.end(); PI != PE; ++PI) {
763 MachineBasicBlock *PredBB = *PI;
764
765 assert(TailBB != PredBB &&
766 "Single-block loop should have been rejected earlier!");
Rafael Espindola9a9a3a52011-06-10 20:08:23 +0000767 // EH edges are ignored by AnalyzeBranch.
768 if (PredBB->succ_size() > 1)
769 continue;
Bob Wilson15acadd2009-11-26 00:32:21 +0000770
771 MachineBasicBlock *PredTBB, *PredFBB;
772 SmallVector<MachineOperand, 4> PredCond;
773 if (TII->AnalyzeBranch(*PredBB, PredTBB, PredFBB, PredCond, true))
774 continue;
775 if (!PredCond.empty())
776 continue;
Bob Wilson15acadd2009-11-26 00:32:21 +0000777 // Don't duplicate into a fall-through predecessor (at least for now).
778 if (PredBB->isLayoutSuccessor(TailBB) && PredBB->canFallThrough())
779 continue;
780
David Greene00dec1b2010-01-05 01:25:15 +0000781 DEBUG(dbgs() << "\nTail-duplicating into PredBB: " << *PredBB
Bob Wilson15acadd2009-11-26 00:32:21 +0000782 << "From Succ: " << *TailBB);
783
Evan Cheng75eb5352009-12-07 10:15:19 +0000784 TDBBs.push_back(PredBB);
785
Bob Wilson15acadd2009-11-26 00:32:21 +0000786 // Remove PredBB's unconditional branch.
787 TII->RemoveBranch(*PredBB);
Evan Cheng111e7622009-12-03 08:43:53 +0000788
Evan Chengeb25bd22012-05-30 00:42:39 +0000789 if (RS && !TailBB->livein_empty()) {
790 // Update PredBB livein.
791 RS->enterBasicBlock(PredBB);
792 if (!PredBB->empty())
793 RS->forward(prior(PredBB->end()));
794 BitVector RegsLiveAtExit(TRI->getNumRegs());
795 RS->getRegsUsed(RegsLiveAtExit, false);
796 for (MachineBasicBlock::livein_iterator I = TailBB->livein_begin(),
797 E = TailBB->livein_end(); I != E; ++I) {
798 if (!RegsLiveAtExit[*I])
799 // If a register is previously livein to the tail but it's not live
800 // at the end of predecessor BB, then it should be added to its
801 // livein list.
802 PredBB->addLiveIn(*I);
803 }
804 }
805
Bob Wilson15acadd2009-11-26 00:32:21 +0000806 // Clone the contents of TailBB into PredBB.
Evan Cheng111e7622009-12-03 08:43:53 +0000807 DenseMap<unsigned, unsigned> LocalVRMap;
Evan Cheng3466f132009-12-15 01:44:10 +0000808 SmallVector<std::pair<unsigned,unsigned>, 4> CopyInfos;
Evan Chengdf7e8bd2012-02-20 07:51:58 +0000809 // Use instr_iterator here to properly handle bundles, e.g.
810 // ARM Thumb2 IT block.
811 MachineBasicBlock::instr_iterator I = TailBB->instr_begin();
812 while (I != TailBB->instr_end()) {
Evan Cheng79fc6f42009-12-04 09:42:45 +0000813 MachineInstr *MI = &*I;
814 ++I;
Chris Lattner518bb532010-02-09 19:54:29 +0000815 if (MI->isPHI()) {
Evan Cheng111e7622009-12-03 08:43:53 +0000816 // Replace the uses of the def of the PHI with the register coming
817 // from PredBB.
Rafael Espindola689d7d52011-06-09 23:22:56 +0000818 ProcessPHI(MI, TailBB, PredBB, LocalVRMap, CopyInfos, UsedByPhi, true);
Evan Cheng79fc6f42009-12-04 09:42:45 +0000819 } else {
820 // Replace def of virtual registers with new registers, and update
821 // uses with PHI source register or the new registers.
Rafael Espindola0f28c3f2011-06-09 22:53:47 +0000822 DuplicateInstruction(MI, TailBB, PredBB, MF, LocalVRMap, UsedByPhi);
Evan Cheng111e7622009-12-03 08:43:53 +0000823 }
Bob Wilson15acadd2009-11-26 00:32:21 +0000824 }
Evan Cheng75eb5352009-12-07 10:15:19 +0000825 MachineBasicBlock::iterator Loc = PredBB->getFirstTerminator();
Evan Cheng3466f132009-12-15 01:44:10 +0000826 for (unsigned i = 0, e = CopyInfos.size(); i != e; ++i) {
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +0000827 Copies.push_back(BuildMI(*PredBB, Loc, DebugLoc(),
828 TII->get(TargetOpcode::COPY),
829 CopyInfos[i].first).addReg(CopyInfos[i].second));
Evan Cheng75eb5352009-12-07 10:15:19 +0000830 }
Rafael Espindolaec324e52011-06-17 05:54:50 +0000831
832 // Simplify
833 TII->AnalyzeBranch(*PredBB, PredTBB, PredFBB, PredCond, true);
834
Bob Wilson15acadd2009-11-26 00:32:21 +0000835 NumInstrDups += TailBB->size() - 1; // subtract one for removed branch
836
837 // Update the CFG.
838 PredBB->removeSuccessor(PredBB->succ_begin());
839 assert(PredBB->succ_empty() &&
840 "TailDuplicate called on block with multiple successors!");
841 for (MachineBasicBlock::succ_iterator I = TailBB->succ_begin(),
Evan Cheng79fc6f42009-12-04 09:42:45 +0000842 E = TailBB->succ_end(); I != E; ++I)
843 PredBB->addSuccessor(*I);
Bob Wilson15acadd2009-11-26 00:32:21 +0000844
845 Changed = true;
846 ++NumTailDups;
847 }
848
849 // If TailBB was duplicated into all its predecessors except for the prior
850 // block, which falls through unconditionally, move the contents of this
851 // block into the prior block.
Evan Cheng79fc6f42009-12-04 09:42:45 +0000852 MachineBasicBlock *PrevBB = prior(MachineFunction::iterator(TailBB));
Bob Wilson15acadd2009-11-26 00:32:21 +0000853 MachineBasicBlock *PriorTBB = 0, *PriorFBB = 0;
854 SmallVector<MachineOperand, 4> PriorCond;
Bob Wilson15acadd2009-11-26 00:32:21 +0000855 // This has to check PrevBB->succ_size() because EH edges are ignored by
856 // AnalyzeBranch.
Andrew Trickd2a7bed2012-02-08 21:22:30 +0000857 if (PrevBB->succ_size() == 1 &&
Rafael Espindolaa899b222011-06-09 21:43:25 +0000858 !TII->AnalyzeBranch(*PrevBB, PriorTBB, PriorFBB, PriorCond, true) &&
859 PriorCond.empty() && !PriorTBB && TailBB->pred_size() == 1 &&
Bob Wilson15acadd2009-11-26 00:32:21 +0000860 !TailBB->hasAddressTaken()) {
David Greene00dec1b2010-01-05 01:25:15 +0000861 DEBUG(dbgs() << "\nMerging into block: " << *PrevBB
Bob Wilson15acadd2009-11-26 00:32:21 +0000862 << "From MBB: " << *TailBB);
Evan Cheng79fc6f42009-12-04 09:42:45 +0000863 if (PreRegAlloc) {
864 DenseMap<unsigned, unsigned> LocalVRMap;
Evan Cheng3466f132009-12-15 01:44:10 +0000865 SmallVector<std::pair<unsigned,unsigned>, 4> CopyInfos;
Evan Cheng79fc6f42009-12-04 09:42:45 +0000866 MachineBasicBlock::iterator I = TailBB->begin();
867 // Process PHI instructions first.
Chris Lattner518bb532010-02-09 19:54:29 +0000868 while (I != TailBB->end() && I->isPHI()) {
Evan Cheng79fc6f42009-12-04 09:42:45 +0000869 // Replace the uses of the def of the PHI with the register coming
870 // from PredBB.
871 MachineInstr *MI = &*I++;
Rafael Espindola689d7d52011-06-09 23:22:56 +0000872 ProcessPHI(MI, TailBB, PrevBB, LocalVRMap, CopyInfos, UsedByPhi, true);
Evan Cheng79fc6f42009-12-04 09:42:45 +0000873 if (MI->getParent())
874 MI->eraseFromParent();
875 }
876
877 // Now copy the non-PHI instructions.
878 while (I != TailBB->end()) {
879 // Replace def of virtual registers with new registers, and update
880 // uses with PHI source register or the new registers.
881 MachineInstr *MI = &*I++;
Evan Chengdf7e8bd2012-02-20 07:51:58 +0000882 assert(!MI->isBundle() && "Not expecting bundles before regalloc!");
Rafael Espindola0f28c3f2011-06-09 22:53:47 +0000883 DuplicateInstruction(MI, TailBB, PrevBB, MF, LocalVRMap, UsedByPhi);
Evan Cheng79fc6f42009-12-04 09:42:45 +0000884 MI->eraseFromParent();
885 }
Evan Cheng75eb5352009-12-07 10:15:19 +0000886 MachineBasicBlock::iterator Loc = PrevBB->getFirstTerminator();
Evan Cheng3466f132009-12-15 01:44:10 +0000887 for (unsigned i = 0, e = CopyInfos.size(); i != e; ++i) {
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +0000888 Copies.push_back(BuildMI(*PrevBB, Loc, DebugLoc(),
889 TII->get(TargetOpcode::COPY),
890 CopyInfos[i].first)
891 .addReg(CopyInfos[i].second));
Evan Cheng75eb5352009-12-07 10:15:19 +0000892 }
Evan Cheng79fc6f42009-12-04 09:42:45 +0000893 } else {
894 // No PHIs to worry about, just splice the instructions over.
895 PrevBB->splice(PrevBB->end(), TailBB, TailBB->begin(), TailBB->end());
896 }
897 PrevBB->removeSuccessor(PrevBB->succ_begin());
898 assert(PrevBB->succ_empty());
899 PrevBB->transferSuccessors(TailBB);
Evan Cheng75eb5352009-12-07 10:15:19 +0000900 TDBBs.push_back(PrevBB);
Bob Wilson15acadd2009-11-26 00:32:21 +0000901 Changed = true;
902 }
903
Rafael Espindola689d7d52011-06-09 23:22:56 +0000904 // If this is after register allocation, there are no phis to fix.
905 if (!PreRegAlloc)
906 return Changed;
907
908 // If we made no changes so far, we are safe.
909 if (!Changed)
910 return Changed;
911
912
913 // Handle the nasty case in that we duplicated a block that is part of a loop
914 // into some but not all of its predecessors. For example:
Rafael Espindola4d7b4572011-06-09 23:51:45 +0000915 // 1 -> 2 <-> 3 |
916 // \ |
917 // \---> rest |
Rafael Espindola689d7d52011-06-09 23:22:56 +0000918 // if we duplicate 2 into 1 but not into 3, we end up with
Rafael Espindola4d7b4572011-06-09 23:51:45 +0000919 // 12 -> 3 <-> 2 -> rest |
920 // \ / |
921 // \----->-----/ |
Rafael Espindola689d7d52011-06-09 23:22:56 +0000922 // If there was a "var = phi(1, 3)" in 2, it has to be ultimately replaced
923 // with a phi in 3 (which now dominates 2).
924 // What we do here is introduce a copy in 3 of the register defined by the
925 // phi, just like when we are duplicating 2 into 3, but we don't copy any
926 // real instructions or remove the 3 -> 2 edge from the phi in 2.
927 for (SmallSetVector<MachineBasicBlock *, 8>::iterator PI = Preds.begin(),
928 PE = Preds.end(); PI != PE; ++PI) {
929 MachineBasicBlock *PredBB = *PI;
930 if (std::find(TDBBs.begin(), TDBBs.end(), PredBB) != TDBBs.end())
931 continue;
932
933 // EH edges
934 if (PredBB->succ_size() != 1)
935 continue;
936
937 DenseMap<unsigned, unsigned> LocalVRMap;
938 SmallVector<std::pair<unsigned,unsigned>, 4> CopyInfos;
939 MachineBasicBlock::iterator I = TailBB->begin();
940 // Process PHI instructions first.
941 while (I != TailBB->end() && I->isPHI()) {
942 // Replace the uses of the def of the PHI with the register coming
943 // from PredBB.
944 MachineInstr *MI = &*I++;
945 ProcessPHI(MI, TailBB, PredBB, LocalVRMap, CopyInfos, UsedByPhi, false);
946 }
947 MachineBasicBlock::iterator Loc = PredBB->getFirstTerminator();
948 for (unsigned i = 0, e = CopyInfos.size(); i != e; ++i) {
949 Copies.push_back(BuildMI(*PredBB, Loc, DebugLoc(),
950 TII->get(TargetOpcode::COPY),
951 CopyInfos[i].first).addReg(CopyInfos[i].second));
952 }
953 }
954
Bob Wilson15acadd2009-11-26 00:32:21 +0000955 return Changed;
956}
957
958/// RemoveDeadBlock - Remove the specified dead machine basic block from the
959/// function, updating the CFG.
Bob Wilson2d521e52009-11-26 21:38:41 +0000960void TailDuplicatePass::RemoveDeadBlock(MachineBasicBlock *MBB) {
Bob Wilson15acadd2009-11-26 00:32:21 +0000961 assert(MBB->pred_empty() && "MBB must be dead!");
David Greene00dec1b2010-01-05 01:25:15 +0000962 DEBUG(dbgs() << "\nRemoving MBB: " << *MBB);
Bob Wilson15acadd2009-11-26 00:32:21 +0000963
964 // Remove all successors.
965 while (!MBB->succ_empty())
966 MBB->removeSuccessor(MBB->succ_end()-1);
967
Bob Wilson15acadd2009-11-26 00:32:21 +0000968 // Remove the block.
969 MBB->eraseFromParent();
970}