blob: c839121c33b0bace45f40a4d218da8ad93ed6610 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for PowerPC,
11// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "ppc-codegen"
16#include "PPC.h"
17#include "PPCPredicates.h"
18#include "PPCTargetMachine.h"
19#include "PPCISelLowering.h"
20#include "PPCHazardRecognizers.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner1b989192007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
26#include "llvm/Target/TargetOptions.h"
27#include "llvm/Constants.h"
28#include "llvm/GlobalValue.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/MathExtras.h"
32#include "llvm/Support/Compiler.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033using namespace llvm;
34
35namespace {
36 //===--------------------------------------------------------------------===//
37 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
38 /// instructions for SelectionDAG operations.
39 ///
40 class VISIBILITY_HIDDEN PPCDAGToDAGISel : public SelectionDAGISel {
41 PPCTargetMachine &TM;
Dan Gohmanf2b29572008-10-03 16:55:19 +000042 PPCTargetLowering &PPCLowering;
Evan Cheng9d99c5e2007-10-23 06:42:42 +000043 const PPCSubtarget &PPCSubTarget;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 unsigned GlobalBaseReg;
45 public:
Dan Gohmane887fdf2008-07-07 18:00:37 +000046 explicit PPCDAGToDAGISel(PPCTargetMachine &tm)
Dan Gohmanf2b29572008-10-03 16:55:19 +000047 : SelectionDAGISel(*tm.getTargetLowering()), TM(tm),
Evan Cheng9d99c5e2007-10-23 06:42:42 +000048 PPCLowering(*TM.getTargetLowering()),
49 PPCSubTarget(*TM.getSubtargetImpl()) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050
51 virtual bool runOnFunction(Function &Fn) {
52 // Make sure we re-emit a set of the global base reg if necessary
53 GlobalBaseReg = 0;
54 SelectionDAGISel::runOnFunction(Fn);
55
56 InsertVRSaveCode(Fn);
57 return true;
58 }
59
60 /// getI32Imm - Return a target constant with the specified value, of type
61 /// i32.
Dan Gohman8181bd12008-07-27 21:46:04 +000062 inline SDValue getI32Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063 return CurDAG->getTargetConstant(Imm, MVT::i32);
64 }
65
66 /// getI64Imm - Return a target constant with the specified value, of type
67 /// i64.
Dan Gohman8181bd12008-07-27 21:46:04 +000068 inline SDValue getI64Imm(uint64_t Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069 return CurDAG->getTargetConstant(Imm, MVT::i64);
70 }
71
72 /// getSmallIPtrImm - Return a target constant of pointer type.
Dan Gohman8181bd12008-07-27 21:46:04 +000073 inline SDValue getSmallIPtrImm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074 return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy());
75 }
76
77 /// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s
78 /// with any number of 0s on either side. The 1s are allowed to wrap from
79 /// LSB to MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs.
80 /// 0x0F0F0000 is not, since all 1s are not contiguous.
81 static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME);
82
83
84 /// isRotateAndMask - Returns true if Mask and Shift can be folded into a
85 /// rotate and mask opcode and mask operation.
86 static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
87 unsigned &SH, unsigned &MB, unsigned &ME);
88
89 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
90 /// base register. Return the virtual register that holds this value.
91 SDNode *getGlobalBaseReg();
92
93 // Select - Convert the specified operand from a target-independent to a
94 // target-specific node if it hasn't already been changed.
Dan Gohman8181bd12008-07-27 21:46:04 +000095 SDNode *Select(SDValue Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096
97 SDNode *SelectBitfieldInsert(SDNode *N);
98
99 /// SelectCC - Select a comparison of the specified values with the
100 /// specified condition code, returning the CR# of the expression.
Dan Gohman8181bd12008-07-27 21:46:04 +0000101 SDValue SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102
103 /// SelectAddrImm - Returns true if the address N can be represented by
104 /// a base register plus a signed 16-bit displacement [r+imm].
Dan Gohman8181bd12008-07-27 21:46:04 +0000105 bool SelectAddrImm(SDValue Op, SDValue N, SDValue &Disp,
106 SDValue &Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 return PPCLowering.SelectAddressRegImm(N, Disp, Base, *CurDAG);
108 }
109
110 /// SelectAddrImmOffs - Return true if the operand is valid for a preinc
111 /// immediate field. Because preinc imms have already been validated, just
112 /// accept it.
Dan Gohman8181bd12008-07-27 21:46:04 +0000113 bool SelectAddrImmOffs(SDValue Op, SDValue N, SDValue &Out) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114 Out = N;
115 return true;
116 }
117
118 /// SelectAddrIdx - Given the specified addressed, check to see if it can be
119 /// represented as an indexed [r+r] operation. Returns false if it can
120 /// be represented by [r+imm], which are preferred.
Dan Gohman8181bd12008-07-27 21:46:04 +0000121 bool SelectAddrIdx(SDValue Op, SDValue N, SDValue &Base,
122 SDValue &Index) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 return PPCLowering.SelectAddressRegReg(N, Base, Index, *CurDAG);
124 }
125
126 /// SelectAddrIdxOnly - Given the specified addressed, force it to be
127 /// represented as an indexed [r+r] operation.
Dan Gohman8181bd12008-07-27 21:46:04 +0000128 bool SelectAddrIdxOnly(SDValue Op, SDValue N, SDValue &Base,
129 SDValue &Index) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130 return PPCLowering.SelectAddressRegRegOnly(N, Base, Index, *CurDAG);
131 }
132
133 /// SelectAddrImmShift - Returns true if the address N can be represented by
134 /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable
135 /// for use by STD and friends.
Dan Gohman8181bd12008-07-27 21:46:04 +0000136 bool SelectAddrImmShift(SDValue Op, SDValue N, SDValue &Disp,
137 SDValue &Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 return PPCLowering.SelectAddressRegImmShift(N, Disp, Base, *CurDAG);
139 }
140
141 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
142 /// inline asm expressions.
Dan Gohman8181bd12008-07-27 21:46:04 +0000143 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144 char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +0000145 std::vector<SDValue> &OutOps) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000146 SDValue Op0, Op1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147 switch (ConstraintCode) {
148 default: return true;
149 case 'm': // memory
150 if (!SelectAddrIdx(Op, Op, Op0, Op1))
151 SelectAddrImm(Op, Op, Op0, Op1);
152 break;
153 case 'o': // offsetable
154 if (!SelectAddrImm(Op, Op, Op0, Op1)) {
155 Op0 = Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156 Op1 = getSmallIPtrImm(0);
157 }
158 break;
159 case 'v': // not offsetable
160 SelectAddrIdxOnly(Op, Op, Op0, Op1);
161 break;
162 }
163
164 OutOps.push_back(Op0);
165 OutOps.push_back(Op1);
166 return false;
167 }
168
Dan Gohman8181bd12008-07-27 21:46:04 +0000169 SDValue BuildSDIVSequence(SDNode *N);
170 SDValue BuildUDIVSequence(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171
Evan Cheng34fd4f32008-06-30 20:45:06 +0000172 /// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000174 virtual void InstructionSelect();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175
176 void InsertVRSaveCode(Function &Fn);
177
178 virtual const char *getPassName() const {
179 return "PowerPC DAG->DAG Pattern Instruction Selection";
180 }
181
182 /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
183 /// this target when scheduling the DAG.
184 virtual HazardRecognizer *CreateTargetHazardRecognizer() {
185 // Should use subtarget info to pick the right hazard recognizer. For
186 // now, always return a PPC970 recognizer.
Dan Gohman404e8542008-09-04 15:39:15 +0000187 const TargetInstrInfo *II = TM.getInstrInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188 assert(II && "No InstrInfo?");
189 return new PPCHazardRecognizer970(*II);
190 }
191
192// Include the pieces autogenerated from the target description.
193#include "PPCGenDAGISel.inc"
194
195private:
Dan Gohman8181bd12008-07-27 21:46:04 +0000196 SDNode *SelectSETCC(SDValue Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 };
198}
199
Evan Cheng34fd4f32008-06-30 20:45:06 +0000200/// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000202void PPCDAGToDAGISel::InstructionSelect() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 DEBUG(BB->dump());
204
205 // Select target instructions for the DAG.
David Greene932618b2008-10-27 21:56:29 +0000206 SelectRoot(*CurDAG);
Dan Gohman14a66442008-08-23 02:25:05 +0000207 CurDAG->RemoveDeadNodes();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208}
209
210/// InsertVRSaveCode - Once the entire function has been instruction selected,
211/// all virtual registers are created and all machine instructions are built,
212/// check to see if we need to save/restore VRSAVE. If so, do it.
213void PPCDAGToDAGISel::InsertVRSaveCode(Function &F) {
214 // Check to see if this function uses vector registers, which means we have to
215 // save and restore the VRSAVE register and update it with the regs we use.
216 //
217 // In this case, there will be virtual registers of vector type type created
218 // by the scheduler. Detect them now.
219 MachineFunction &Fn = MachineFunction::get(&F);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 bool HasVectorVReg = false;
Dan Gohman1e57df32008-02-10 18:45:23 +0000221 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner1b989192007-12-31 04:13:23 +0000222 e = RegInfo->getLastVirtReg()+1; i != e; ++i)
223 if (RegInfo->getRegClass(i) == &PPC::VRRCRegClass) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 HasVectorVReg = true;
225 break;
226 }
227 if (!HasVectorVReg) return; // nothing to do.
228
229 // If we have a vector register, we want to emit code into the entry and exit
230 // blocks to save and restore the VRSAVE register. We do this here (instead
231 // of marking all vector instructions as clobbering VRSAVE) for two reasons:
232 //
233 // 1. This (trivially) reduces the load on the register allocator, by not
234 // having to represent the live range of the VRSAVE register.
235 // 2. This (more significantly) allows us to create a temporary virtual
236 // register to hold the saved VRSAVE value, allowing this temporary to be
237 // register allocated, instead of forcing it to be spilled to the stack.
238
239 // Create two vregs - one to hold the VRSAVE register that is live-in to the
240 // function and one for the value after having bits or'd into it.
Chris Lattner1b989192007-12-31 04:13:23 +0000241 unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
242 unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243
244 const TargetInstrInfo &TII = *TM.getInstrInfo();
245 MachineBasicBlock &EntryBB = *Fn.begin();
246 // Emit the following code into the entry block:
247 // InVRSAVE = MFVRSAVE
248 // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE
249 // MTVRSAVE UpdatedVRSAVE
250 MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point
251 BuildMI(EntryBB, IP, TII.get(PPC::MFVRSAVE), InVRSAVE);
Chris Lattner62327602008-01-07 01:56:04 +0000252 BuildMI(EntryBB, IP, TII.get(PPC::UPDATE_VRSAVE),
253 UpdatedVRSAVE).addReg(InVRSAVE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 BuildMI(EntryBB, IP, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE);
255
256 // Find all return blocks, outputting a restore in each epilog.
257 for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
Chris Lattner5b930372008-01-07 07:27:27 +0000258 if (!BB->empty() && BB->back().getDesc().isReturn()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259 IP = BB->end(); --IP;
260
261 // Skip over all terminator instructions, which are part of the return
262 // sequence.
263 MachineBasicBlock::iterator I2 = IP;
Chris Lattner5b930372008-01-07 07:27:27 +0000264 while (I2 != BB->begin() && (--I2)->getDesc().isTerminator())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 IP = I2;
266
267 // Emit: MTVRSAVE InVRSave
268 BuildMI(*BB, IP, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE);
269 }
270 }
271}
272
273
274/// getGlobalBaseReg - Output the instructions required to put the
275/// base address to use for accessing globals into a register.
276///
277SDNode *PPCDAGToDAGISel::getGlobalBaseReg() {
278 if (!GlobalBaseReg) {
279 const TargetInstrInfo &TII = *TM.getInstrInfo();
280 // Insert the set of GlobalBaseReg into the first MBB of the function
281 MachineBasicBlock &FirstMBB = BB->getParent()->front();
282 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283
284 if (PPCLowering.getPointerTy() == MVT::i32) {
Chris Lattner1b989192007-12-31 04:13:23 +0000285 GlobalBaseReg = RegInfo->createVirtualRegister(PPC::GPRCRegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 BuildMI(FirstMBB, MBBI, TII.get(PPC::MovePCtoLR), PPC::LR);
287 BuildMI(FirstMBB, MBBI, TII.get(PPC::MFLR), GlobalBaseReg);
288 } else {
Chris Lattner1b989192007-12-31 04:13:23 +0000289 GlobalBaseReg = RegInfo->createVirtualRegister(PPC::G8RCRegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 BuildMI(FirstMBB, MBBI, TII.get(PPC::MovePCtoLR8), PPC::LR8);
291 BuildMI(FirstMBB, MBBI, TII.get(PPC::MFLR8), GlobalBaseReg);
292 }
293 }
Gabor Greife9f7f582008-08-31 15:37:04 +0000294 return CurDAG->getRegister(GlobalBaseReg,
295 PPCLowering.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296}
297
298/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
299/// or 64-bit immediate, and if the value can be accurately represented as a
300/// sign extension from a 16-bit value. If so, this returns true and the
301/// immediate.
302static bool isIntS16Immediate(SDNode *N, short &Imm) {
303 if (N->getOpcode() != ISD::Constant)
304 return false;
305
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000306 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 if (N->getValueType(0) == MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000308 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000310 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311}
312
Dan Gohman8181bd12008-07-27 21:46:04 +0000313static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000314 return isIntS16Immediate(Op.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315}
316
317
318/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
319/// operand. If so Imm will receive the 32-bit value.
320static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
321 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000322 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 return true;
324 }
325 return false;
326}
327
328/// isInt64Immediate - This method tests to see if the node is a 64-bit constant
329/// operand. If so Imm will receive the 64-bit value.
330static bool isInt64Immediate(SDNode *N, uint64_t &Imm) {
331 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000332 Imm = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 return true;
334 }
335 return false;
336}
337
338// isInt32Immediate - This method tests to see if a constant operand.
339// If so Imm will receive the 32 bit value.
Dan Gohman8181bd12008-07-27 21:46:04 +0000340static bool isInt32Immediate(SDValue N, unsigned &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000341 return isInt32Immediate(N.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342}
343
344
345// isOpcWithIntImmediate - This method tests to see if the node is a specific
346// opcode and that it has a immediate integer right operand.
347// If so Imm will receive the 32 bit value.
348static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
Gabor Greife9f7f582008-08-31 15:37:04 +0000349 return N->getOpcode() == Opc
350 && isInt32Immediate(N->getOperand(1).getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351}
352
353bool PPCDAGToDAGISel::isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
354 if (isShiftedMask_32(Val)) {
355 // look for the first non-zero bit
356 MB = CountLeadingZeros_32(Val);
357 // look for the first zero bit after the run of ones
358 ME = CountLeadingZeros_32((Val - 1) ^ Val);
359 return true;
360 } else {
361 Val = ~Val; // invert mask
362 if (isShiftedMask_32(Val)) {
363 // effectively look for the first zero bit
364 ME = CountLeadingZeros_32(Val) - 1;
365 // effectively look for the first one bit after the run of zeros
366 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
367 return true;
368 }
369 }
370 // no run present
371 return false;
372}
373
374bool PPCDAGToDAGISel::isRotateAndMask(SDNode *N, unsigned Mask,
375 bool IsShiftMask, unsigned &SH,
376 unsigned &MB, unsigned &ME) {
377 // Don't even go down this path for i64, since different logic will be
378 // necessary for rldicl/rldicr/rldimi.
379 if (N->getValueType(0) != MVT::i32)
380 return false;
381
382 unsigned Shift = 32;
383 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
384 unsigned Opcode = N->getOpcode();
385 if (N->getNumOperands() != 2 ||
Gabor Greif1c80d112008-08-28 21:40:38 +0000386 !isInt32Immediate(N->getOperand(1).getNode(), Shift) || (Shift > 31))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 return false;
388
389 if (Opcode == ISD::SHL) {
390 // apply shift left to mask if it comes first
391 if (IsShiftMask) Mask = Mask << Shift;
392 // determine which bits are made indeterminant by shift
393 Indeterminant = ~(0xFFFFFFFFu << Shift);
394 } else if (Opcode == ISD::SRL) {
395 // apply shift right to mask if it comes first
396 if (IsShiftMask) Mask = Mask >> Shift;
397 // determine which bits are made indeterminant by shift
398 Indeterminant = ~(0xFFFFFFFFu >> Shift);
399 // adjust for the left rotate
400 Shift = 32 - Shift;
401 } else if (Opcode == ISD::ROTL) {
402 Indeterminant = 0;
403 } else {
404 return false;
405 }
406
407 // if the mask doesn't intersect any Indeterminant bits
408 if (Mask && !(Mask & Indeterminant)) {
409 SH = Shift & 31;
410 // make sure the mask is still a mask (wrap arounds may not be)
411 return isRunOfOnes(Mask, MB, ME);
412 }
413 return false;
414}
415
416/// SelectBitfieldInsert - turn an or of two masked values into
417/// the rotate left word immediate then mask insert (rlwimi) instruction.
418SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000419 SDValue Op0 = N->getOperand(0);
420 SDValue Op1 = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421
Dan Gohman63f4e462008-02-27 01:23:58 +0000422 APInt LKZ, LKO, RKZ, RKO;
423 CurDAG->ComputeMaskedBits(Op0, APInt::getAllOnesValue(32), LKZ, LKO);
424 CurDAG->ComputeMaskedBits(Op1, APInt::getAllOnesValue(32), RKZ, RKO);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425
Dan Gohman63f4e462008-02-27 01:23:58 +0000426 unsigned TargetMask = LKZ.getZExtValue();
427 unsigned InsertMask = RKZ.getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428
429 if ((TargetMask | InsertMask) == 0xFFFFFFFF) {
430 unsigned Op0Opc = Op0.getOpcode();
431 unsigned Op1Opc = Op1.getOpcode();
432 unsigned Value, SH = 0;
433 TargetMask = ~TargetMask;
434 InsertMask = ~InsertMask;
435
436 // If the LHS has a foldable shift and the RHS does not, then swap it to the
437 // RHS so that we can fold the shift into the insert.
438 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
439 if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
440 Op0.getOperand(0).getOpcode() == ISD::SRL) {
441 if (Op1.getOperand(0).getOpcode() != ISD::SHL &&
442 Op1.getOperand(0).getOpcode() != ISD::SRL) {
443 std::swap(Op0, Op1);
444 std::swap(Op0Opc, Op1Opc);
445 std::swap(TargetMask, InsertMask);
446 }
447 }
448 } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) {
449 if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL &&
450 Op1.getOperand(0).getOpcode() != ISD::SRL) {
451 std::swap(Op0, Op1);
452 std::swap(Op0Opc, Op1Opc);
453 std::swap(TargetMask, InsertMask);
454 }
455 }
456
457 unsigned MB, ME;
458 if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000459 SDValue Tmp1, Tmp2, Tmp3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 bool DisjointMask = (TargetMask ^ InsertMask) == 0xFFFFFFFF;
461
462 if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) &&
463 isInt32Immediate(Op1.getOperand(1), Value)) {
464 Op1 = Op1.getOperand(0);
465 SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value;
466 }
467 if (Op1Opc == ISD::AND) {
468 unsigned SHOpc = Op1.getOperand(0).getOpcode();
469 if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) &&
470 isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) {
471 Op1 = Op1.getOperand(0).getOperand(0);
472 SH = (SHOpc == ISD::SHL) ? Value : 32 - Value;
473 } else {
474 Op1 = Op1.getOperand(0);
475 }
476 }
477
478 Tmp3 = (Op0Opc == ISD::AND && DisjointMask) ? Op0.getOperand(0) : Op0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 SH &= 31;
Dan Gohman8181bd12008-07-27 21:46:04 +0000480 SDValue Ops[] = { Tmp3, Op1, getI32Imm(SH), getI32Imm(MB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 getI32Imm(ME) };
482 return CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Ops, 5);
483 }
484 }
485 return 0;
486}
487
488/// SelectCC - Select a comparison of the specified values with the specified
489/// condition code, returning the CR# of the expression.
Dan Gohman8181bd12008-07-27 21:46:04 +0000490SDValue PPCDAGToDAGISel::SelectCC(SDValue LHS, SDValue RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 ISD::CondCode CC) {
492 // Always select the LHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 unsigned Opc;
494
495 if (LHS.getValueType() == MVT::i32) {
496 unsigned Imm;
497 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
498 if (isInt32Immediate(RHS, Imm)) {
499 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
500 if (isUInt16(Imm))
Dan Gohman8181bd12008-07-27 21:46:04 +0000501 return SDValue(CurDAG->getTargetNode(PPC::CMPLWI, MVT::i32, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 getI32Imm(Imm & 0xFFFF)), 0);
503 // If this is a 16-bit signed immediate, fold it.
504 if (isInt16((int)Imm))
Dan Gohman8181bd12008-07-27 21:46:04 +0000505 return SDValue(CurDAG->getTargetNode(PPC::CMPWI, MVT::i32, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 getI32Imm(Imm & 0xFFFF)), 0);
507
508 // For non-equality comparisons, the default code would materialize the
509 // constant, then compare against it, like this:
510 // lis r2, 4660
511 // ori r2, r2, 22136
512 // cmpw cr0, r3, r2
513 // Since we are just comparing for equality, we can emit this instead:
514 // xoris r0,r3,0x1234
515 // cmplwi cr0,r0,0x5678
516 // beq cr0,L6
Dan Gohman8181bd12008-07-27 21:46:04 +0000517 SDValue Xor(CurDAG->getTargetNode(PPC::XORIS, MVT::i32, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 getI32Imm(Imm >> 16)), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000519 return SDValue(CurDAG->getTargetNode(PPC::CMPLWI, MVT::i32, Xor,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 getI32Imm(Imm & 0xFFFF)), 0);
521 }
522 Opc = PPC::CMPLW;
523 } else if (ISD::isUnsignedIntSetCC(CC)) {
524 if (isInt32Immediate(RHS, Imm) && isUInt16(Imm))
Dan Gohman8181bd12008-07-27 21:46:04 +0000525 return SDValue(CurDAG->getTargetNode(PPC::CMPLWI, MVT::i32, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 getI32Imm(Imm & 0xFFFF)), 0);
527 Opc = PPC::CMPLW;
528 } else {
529 short SImm;
530 if (isIntS16Immediate(RHS, SImm))
Dan Gohman8181bd12008-07-27 21:46:04 +0000531 return SDValue(CurDAG->getTargetNode(PPC::CMPWI, MVT::i32, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532 getI32Imm((int)SImm & 0xFFFF)),
533 0);
534 Opc = PPC::CMPW;
535 }
536 } else if (LHS.getValueType() == MVT::i64) {
537 uint64_t Imm;
538 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000539 if (isInt64Immediate(RHS.getNode(), Imm)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 // SETEQ/SETNE comparison with 16-bit immediate, fold it.
541 if (isUInt16(Imm))
Dan Gohman8181bd12008-07-27 21:46:04 +0000542 return SDValue(CurDAG->getTargetNode(PPC::CMPLDI, MVT::i64, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 getI32Imm(Imm & 0xFFFF)), 0);
544 // If this is a 16-bit signed immediate, fold it.
545 if (isInt16(Imm))
Dan Gohman8181bd12008-07-27 21:46:04 +0000546 return SDValue(CurDAG->getTargetNode(PPC::CMPDI, MVT::i64, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 getI32Imm(Imm & 0xFFFF)), 0);
548
549 // For non-equality comparisons, the default code would materialize the
550 // constant, then compare against it, like this:
551 // lis r2, 4660
552 // ori r2, r2, 22136
553 // cmpd cr0, r3, r2
554 // Since we are just comparing for equality, we can emit this instead:
555 // xoris r0,r3,0x1234
556 // cmpldi cr0,r0,0x5678
557 // beq cr0,L6
558 if (isUInt32(Imm)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000559 SDValue Xor(CurDAG->getTargetNode(PPC::XORIS8, MVT::i64, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 getI64Imm(Imm >> 16)), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000561 return SDValue(CurDAG->getTargetNode(PPC::CMPLDI, MVT::i64, Xor,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 getI64Imm(Imm & 0xFFFF)), 0);
563 }
564 }
565 Opc = PPC::CMPLD;
566 } else if (ISD::isUnsignedIntSetCC(CC)) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000567 if (isInt64Immediate(RHS.getNode(), Imm) && isUInt16(Imm))
Dan Gohman8181bd12008-07-27 21:46:04 +0000568 return SDValue(CurDAG->getTargetNode(PPC::CMPLDI, MVT::i64, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569 getI64Imm(Imm & 0xFFFF)), 0);
570 Opc = PPC::CMPLD;
571 } else {
572 short SImm;
573 if (isIntS16Immediate(RHS, SImm))
Dan Gohman8181bd12008-07-27 21:46:04 +0000574 return SDValue(CurDAG->getTargetNode(PPC::CMPDI, MVT::i64, LHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575 getI64Imm(SImm & 0xFFFF)),
576 0);
577 Opc = PPC::CMPD;
578 }
579 } else if (LHS.getValueType() == MVT::f32) {
580 Opc = PPC::FCMPUS;
581 } else {
582 assert(LHS.getValueType() == MVT::f64 && "Unknown vt!");
583 Opc = PPC::FCMPUD;
584 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000585 return SDValue(CurDAG->getTargetNode(Opc, MVT::i32, LHS, RHS), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586}
587
588static PPC::Predicate getPredicateForSetCC(ISD::CondCode CC) {
589 switch (CC) {
590 default: assert(0 && "Unknown condition!"); abort();
591 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
592 case ISD::SETUEQ:
593 case ISD::SETEQ: return PPC::PRED_EQ;
594 case ISD::SETONE: // FIXME: This is incorrect see PR642.
595 case ISD::SETUNE:
596 case ISD::SETNE: return PPC::PRED_NE;
597 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
598 case ISD::SETULT:
599 case ISD::SETLT: return PPC::PRED_LT;
600 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
601 case ISD::SETULE:
602 case ISD::SETLE: return PPC::PRED_LE;
603 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
604 case ISD::SETUGT:
605 case ISD::SETGT: return PPC::PRED_GT;
606 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
607 case ISD::SETUGE:
608 case ISD::SETGE: return PPC::PRED_GE;
609
610 case ISD::SETO: return PPC::PRED_NU;
611 case ISD::SETUO: return PPC::PRED_UN;
612 }
613}
614
615/// getCRIdxForSetCC - Return the index of the condition register field
616/// associated with the SetCC condition, and whether or not the field is
617/// treated as inverted. That is, lt = 0; ge = 0 inverted.
Chris Lattner6c36fb52008-01-08 06:46:30 +0000618///
619/// If this returns with Other != -1, then the returned comparison is an or of
620/// two simpler comparisons. In this case, Invert is guaranteed to be false.
621static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool &Invert, int &Other) {
622 Invert = false;
623 Other = -1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 switch (CC) {
625 default: assert(0 && "Unknown condition!"); abort();
Chris Lattner6c36fb52008-01-08 06:46:30 +0000626 case ISD::SETOLT:
627 case ISD::SETLT: return 0; // Bit #0 = SETOLT
628 case ISD::SETOGT:
629 case ISD::SETGT: return 1; // Bit #1 = SETOGT
630 case ISD::SETOEQ:
631 case ISD::SETEQ: return 2; // Bit #2 = SETOEQ
632 case ISD::SETUO: return 3; // Bit #3 = SETUO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633 case ISD::SETUGE:
Chris Lattner6c36fb52008-01-08 06:46:30 +0000634 case ISD::SETGE: Invert = true; return 0; // !Bit #0 = SETUGE
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635 case ISD::SETULE:
Chris Lattner6c36fb52008-01-08 06:46:30 +0000636 case ISD::SETLE: Invert = true; return 1; // !Bit #1 = SETULE
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 case ISD::SETUNE:
Chris Lattner6c36fb52008-01-08 06:46:30 +0000638 case ISD::SETNE: Invert = true; return 2; // !Bit #2 = SETUNE
639 case ISD::SETO: Invert = true; return 3; // !Bit #3 = SETO
640 case ISD::SETULT: Other = 0; return 3; // SETOLT | SETUO
641 case ISD::SETUGT: Other = 1; return 3; // SETOGT | SETUO
642 case ISD::SETUEQ: Other = 2; return 3; // SETOEQ | SETUO
643 case ISD::SETOGE: Other = 1; return 2; // SETOGT | SETOEQ
644 case ISD::SETOLE: Other = 0; return 2; // SETOLT | SETOEQ
645 case ISD::SETONE: Other = 0; return 1; // SETOLT | SETOGT
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 }
647 return 0;
648}
649
Dan Gohman8181bd12008-07-27 21:46:04 +0000650SDNode *PPCDAGToDAGISel::SelectSETCC(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000651 SDNode *N = Op.getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652 unsigned Imm;
653 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
654 if (isInt32Immediate(N->getOperand(1), Imm)) {
655 // We can codegen setcc op, imm very efficiently compared to a brcond.
656 // Check for those cases here.
657 // setcc op, 0
658 if (Imm == 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000659 SDValue Op = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 switch (CC) {
661 default: break;
662 case ISD::SETEQ: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000663 Op = SDValue(CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op), 0);
664 SDValue Ops[] = { Op, getI32Imm(27), getI32Imm(5), getI32Imm(31) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
666 }
667 case ISD::SETNE: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000668 SDValue AD =
669 SDValue(CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 Op, getI32Imm(~0U)), 0);
671 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
672 AD.getValue(1));
673 }
674 case ISD::SETLT: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000675 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
677 }
678 case ISD::SETGT: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000679 SDValue T =
680 SDValue(CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op), 0);
681 T = SDValue(CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op), 0);
682 SDValue Ops[] = { T, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
684 }
685 }
686 } else if (Imm == ~0U) { // setcc op, -1
Dan Gohman8181bd12008-07-27 21:46:04 +0000687 SDValue Op = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688 switch (CC) {
689 default: break;
690 case ISD::SETEQ:
Dan Gohman8181bd12008-07-27 21:46:04 +0000691 Op = SDValue(CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 Op, getI32Imm(1)), 0);
693 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Dan Gohman8181bd12008-07-27 21:46:04 +0000694 SDValue(CurDAG->getTargetNode(PPC::LI, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695 getI32Imm(0)), 0),
696 Op.getValue(1));
697 case ISD::SETNE: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000698 Op = SDValue(CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 SDNode *AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
700 Op, getI32Imm(~0U));
Dan Gohman8181bd12008-07-27 21:46:04 +0000701 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDValue(AD, 0),
702 Op, SDValue(AD, 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 }
704 case ISD::SETLT: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000705 SDValue AD = SDValue(CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000706 getI32Imm(1)), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000707 SDValue AN = SDValue(CurDAG->getTargetNode(PPC::AND, MVT::i32, AD,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 Op), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000709 SDValue Ops[] = { AN, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
711 }
712 case ISD::SETGT: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000713 SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) };
714 Op = SDValue(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Ops, 4), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op,
716 getI32Imm(1));
717 }
718 }
719 }
720 }
721
722 bool Inv;
Chris Lattner6c36fb52008-01-08 06:46:30 +0000723 int OtherCondIdx;
724 unsigned Idx = getCRIdxForSetCC(CC, Inv, OtherCondIdx);
Dan Gohman8181bd12008-07-27 21:46:04 +0000725 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
726 SDValue IntCR;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000727
728 // Force the ccreg into CR7.
Dan Gohman8181bd12008-07-27 21:46:04 +0000729 SDValue CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730
Dan Gohman8181bd12008-07-27 21:46:04 +0000731 SDValue InFlag(0, 0); // Null incoming flag value.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), CR7Reg, CCReg,
733 InFlag).getValue(1);
734
Chris Lattner6c36fb52008-01-08 06:46:30 +0000735 if (PPCSubTarget.isGigaProcessor() && OtherCondIdx == -1)
Dan Gohman8181bd12008-07-27 21:46:04 +0000736 IntCR = SDValue(CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737 CCReg), 0);
738 else
Dan Gohman8181bd12008-07-27 21:46:04 +0000739 IntCR = SDValue(CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740
Dan Gohman8181bd12008-07-27 21:46:04 +0000741 SDValue Ops[] = { IntCR, getI32Imm((32-(3-Idx)) & 31),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 getI32Imm(31), getI32Imm(31) };
Chris Lattner6c36fb52008-01-08 06:46:30 +0000743 if (OtherCondIdx == -1 && !Inv)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
Chris Lattner6c36fb52008-01-08 06:46:30 +0000745
746 // Get the specified bit.
Dan Gohman8181bd12008-07-27 21:46:04 +0000747 SDValue Tmp =
748 SDValue(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Ops, 4), 0);
Chris Lattner6c36fb52008-01-08 06:46:30 +0000749 if (Inv) {
750 assert(OtherCondIdx == -1 && "Can't have split plus negation");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
752 }
Chris Lattner6c36fb52008-01-08 06:46:30 +0000753
754 // Otherwise, we have to turn an operation like SETONE -> SETOLT | SETOGT.
755 // We already got the bit for the first part of the comparison (e.g. SETULE).
756
757 // Get the other bit of the comparison.
758 Ops[1] = getI32Imm((32-(3-OtherCondIdx)) & 31);
Dan Gohman8181bd12008-07-27 21:46:04 +0000759 SDValue OtherCond =
760 SDValue(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Ops, 4), 0);
Chris Lattner6c36fb52008-01-08 06:46:30 +0000761
762 return CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Tmp, OtherCond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763}
764
765
766// Select - Convert the specified operand from a target-independent to a
767// target-specific node if it hasn't already been changed.
Dan Gohman8181bd12008-07-27 21:46:04 +0000768SDNode *PPCDAGToDAGISel::Select(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000769 SDNode *N = Op.getNode();
Dan Gohmanbd68c792008-07-17 19:10:17 +0000770 if (N->isMachineOpcode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771 return NULL; // Already selected.
772
773 switch (N->getOpcode()) {
774 default: break;
775
776 case ISD::Constant: {
777 if (N->getValueType(0) == MVT::i64) {
778 // Get 64 bit value.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000779 int64_t Imm = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 // Assume no remaining bits.
781 unsigned Remainder = 0;
782 // Assume no shift required.
783 unsigned Shift = 0;
784
785 // If it can't be represented as a 32 bit value.
786 if (!isInt32(Imm)) {
787 Shift = CountTrailingZeros_64(Imm);
788 int64_t ImmSh = static_cast<uint64_t>(Imm) >> Shift;
789
790 // If the shifted value fits 32 bits.
791 if (isInt32(ImmSh)) {
792 // Go with the shifted value.
793 Imm = ImmSh;
794 } else {
795 // Still stuck with a 64 bit value.
796 Remainder = Imm;
797 Shift = 32;
798 Imm >>= 32;
799 }
800 }
801
802 // Intermediate operand.
803 SDNode *Result;
804
805 // Handle first 32 bits.
806 unsigned Lo = Imm & 0xFFFF;
807 unsigned Hi = (Imm >> 16) & 0xFFFF;
808
809 // Simple value.
810 if (isInt16(Imm)) {
811 // Just the Lo bits.
812 Result = CurDAG->getTargetNode(PPC::LI8, MVT::i64, getI32Imm(Lo));
813 } else if (Lo) {
814 // Handle the Hi bits.
815 unsigned OpC = Hi ? PPC::LIS8 : PPC::LI8;
816 Result = CurDAG->getTargetNode(OpC, MVT::i64, getI32Imm(Hi));
817 // And Lo bits.
818 Result = CurDAG->getTargetNode(PPC::ORI8, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000819 SDValue(Result, 0), getI32Imm(Lo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820 } else {
821 // Just the Hi bits.
822 Result = CurDAG->getTargetNode(PPC::LIS8, MVT::i64, getI32Imm(Hi));
823 }
824
825 // If no shift, we're done.
826 if (!Shift) return Result;
827
828 // Shift for next step if the upper 32-bits were not zero.
829 if (Imm) {
830 Result = CurDAG->getTargetNode(PPC::RLDICR, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000831 SDValue(Result, 0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832 getI32Imm(Shift), getI32Imm(63 - Shift));
833 }
834
835 // Add in the last bits as required.
836 if ((Hi = (Remainder >> 16) & 0xFFFF)) {
837 Result = CurDAG->getTargetNode(PPC::ORIS8, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000838 SDValue(Result, 0), getI32Imm(Hi));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839 }
840 if ((Lo = Remainder & 0xFFFF)) {
841 Result = CurDAG->getTargetNode(PPC::ORI8, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000842 SDValue(Result, 0), getI32Imm(Lo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 }
844
845 return Result;
846 }
847 break;
848 }
849
850 case ISD::SETCC:
851 return SelectSETCC(Op);
852 case PPCISD::GlobalBaseReg:
853 return getGlobalBaseReg();
854
855 case ISD::FrameIndex: {
856 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman8181bd12008-07-27 21:46:04 +0000857 SDValue TFI = CurDAG->getTargetFrameIndex(FI, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 unsigned Opc = Op.getValueType() == MVT::i32 ? PPC::ADDI : PPC::ADDI8;
859 if (N->hasOneUse())
860 return CurDAG->SelectNodeTo(N, Opc, Op.getValueType(), TFI,
861 getSmallIPtrImm(0));
862 return CurDAG->getTargetNode(Opc, Op.getValueType(), TFI,
863 getSmallIPtrImm(0));
864 }
865
866 case PPCISD::MFCR: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000867 SDValue InFlag = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868 // Use MFOCRF if supported.
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000869 if (PPCSubTarget.isGigaProcessor())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 return CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32,
871 N->getOperand(0), InFlag);
872 else
873 return CurDAG->getTargetNode(PPC::MFCR, MVT::i32, InFlag);
874 }
875
876 case ISD::SDIV: {
877 // FIXME: since this depends on the setting of the carry flag from the srawi
878 // we should really be making notes about that for the scheduler.
879 // FIXME: It sure would be nice if we could cheaply recognize the
880 // srl/add/sra pattern the dag combiner will generate for this as
881 // sra/addze rather than having to handle sdiv ourselves. oh well.
882 unsigned Imm;
883 if (isInt32Immediate(N->getOperand(1), Imm)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000884 SDValue N0 = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
886 SDNode *Op =
887 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
888 N0, getI32Imm(Log2_32(Imm)));
889 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Dan Gohman8181bd12008-07-27 21:46:04 +0000890 SDValue(Op, 0), SDValue(Op, 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
892 SDNode *Op =
893 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
894 N0, getI32Imm(Log2_32(-Imm)));
Dan Gohman8181bd12008-07-27 21:46:04 +0000895 SDValue PT =
896 SDValue(CurDAG->getTargetNode(PPC::ADDZE, MVT::i32,
897 SDValue(Op, 0), SDValue(Op, 1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 0);
899 return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
900 }
901 }
902
903 // Other cases are autogenerated.
904 break;
905 }
906
907 case ISD::LOAD: {
908 // Handle preincrement loads.
909 LoadSDNode *LD = cast<LoadSDNode>(Op);
Duncan Sands92c43912008-06-06 12:08:01 +0000910 MVT LoadedVT = LD->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911
912 // Normal loads are handled by code generated from the .td file.
913 if (LD->getAddressingMode() != ISD::PRE_INC)
914 break;
915
Dan Gohman8181bd12008-07-27 21:46:04 +0000916 SDValue Offset = LD->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 if (isa<ConstantSDNode>(Offset) ||
918 Offset.getOpcode() == ISD::TargetGlobalAddress) {
919
920 unsigned Opcode;
921 bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD;
922 if (LD->getValueType(0) != MVT::i64) {
923 // Handle PPC32 integer and normal FP loads.
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +0000924 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
Duncan Sands92c43912008-06-06 12:08:01 +0000925 switch (LoadedVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 default: assert(0 && "Invalid PPC load type!");
927 case MVT::f64: Opcode = PPC::LFDU; break;
928 case MVT::f32: Opcode = PPC::LFSU; break;
929 case MVT::i32: Opcode = PPC::LWZU; break;
930 case MVT::i16: Opcode = isSExt ? PPC::LHAU : PPC::LHZU; break;
931 case MVT::i1:
932 case MVT::i8: Opcode = PPC::LBZU; break;
933 }
934 } else {
935 assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!");
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +0000936 assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load");
Duncan Sands92c43912008-06-06 12:08:01 +0000937 switch (LoadedVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 default: assert(0 && "Invalid PPC load type!");
939 case MVT::i64: Opcode = PPC::LDU; break;
940 case MVT::i32: Opcode = PPC::LWZU8; break;
941 case MVT::i16: Opcode = isSExt ? PPC::LHAU8 : PPC::LHZU8; break;
942 case MVT::i1:
943 case MVT::i8: Opcode = PPC::LBZU8; break;
944 }
945 }
946
Dan Gohman8181bd12008-07-27 21:46:04 +0000947 SDValue Chain = LD->getChain();
948 SDValue Base = LD->getBasePtr();
Dan Gohman8181bd12008-07-27 21:46:04 +0000949 SDValue Ops[] = { Offset, Base, Chain };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 // FIXME: PPC64
Dan Gohmanbd68c792008-07-17 19:10:17 +0000951 return CurDAG->getTargetNode(Opcode, LD->getValueType(0),
952 PPCLowering.getPointerTy(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 MVT::Other, Ops, 3);
954 } else {
955 assert(0 && "R+R preindex loads not supported yet!");
956 }
957 }
958
959 case ISD::AND: {
960 unsigned Imm, Imm2, SH, MB, ME;
961
962 // If this is an and of a value rotated between 0 and 31 bits and then and'd
963 // with a mask, emit rlwinm
964 if (isInt32Immediate(N->getOperand(1), Imm) &&
Gabor Greif1c80d112008-08-28 21:40:38 +0000965 isRotateAndMask(N->getOperand(0).getNode(), Imm, false, SH, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000966 SDValue Val = N->getOperand(0).getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000967 SDValue Ops[] = { Val, getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
969 }
970 // If this is just a masked value where the input is not handled above, and
971 // is not a rotate-left (handled by a pattern in the .td file), emit rlwinm
972 if (isInt32Immediate(N->getOperand(1), Imm) &&
973 isRunOfOnes(Imm, MB, ME) &&
974 N->getOperand(0).getOpcode() != ISD::ROTL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000975 SDValue Val = N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000976 SDValue Ops[] = { Val, getI32Imm(0), getI32Imm(MB), getI32Imm(ME) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
978 }
979 // AND X, 0 -> 0, not "rlwinm 32".
980 if (isInt32Immediate(N->getOperand(1), Imm) && (Imm == 0)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000981 ReplaceUses(SDValue(N, 0), N->getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 return NULL;
983 }
984 // ISD::OR doesn't get all the bitfield insertion fun.
985 // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert
986 if (isInt32Immediate(N->getOperand(1), Imm) &&
987 N->getOperand(0).getOpcode() == ISD::OR &&
988 isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) {
989 unsigned MB, ME;
990 Imm = ~(Imm^Imm2);
991 if (isRunOfOnes(Imm, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000992 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 N->getOperand(0).getOperand(1),
994 getI32Imm(0), getI32Imm(MB),getI32Imm(ME) };
995 return CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Ops, 5);
996 }
997 }
998
999 // Other cases are autogenerated.
1000 break;
1001 }
1002 case ISD::OR:
1003 if (N->getValueType(0) == MVT::i32)
1004 if (SDNode *I = SelectBitfieldInsert(N))
1005 return I;
1006
1007 // Other cases are autogenerated.
1008 break;
1009 case ISD::SHL: {
1010 unsigned Imm, SH, MB, ME;
Gabor Greif1c80d112008-08-28 21:40:38 +00001011 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001013 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
1015 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
1016 }
1017
1018 // Other cases are autogenerated.
1019 break;
1020 }
1021 case ISD::SRL: {
1022 unsigned Imm, SH, MB, ME;
Gabor Greif1c80d112008-08-28 21:40:38 +00001023 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001025 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) };
1027 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4);
1028 }
1029
1030 // Other cases are autogenerated.
1031 break;
1032 }
1033 case ISD::SELECT_CC: {
1034 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1035
1036 // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1037 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1038 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1039 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1040 if (N1C->isNullValue() && N3C->isNullValue() &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001041 N2C->getZExtValue() == 1ULL && CC == ISD::SETNE &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 // FIXME: Implement this optzn for PPC64.
1043 N->getValueType(0) == MVT::i32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 SDNode *Tmp =
1045 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1046 N->getOperand(0), getI32Imm(~0U));
1047 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32,
Dan Gohman8181bd12008-07-27 21:46:04 +00001048 SDValue(Tmp, 0), N->getOperand(0),
1049 SDValue(Tmp, 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 }
1051
Dan Gohman8181bd12008-07-27 21:46:04 +00001052 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 unsigned BROpc = getPredicateForSetCC(CC);
1054
1055 unsigned SelectCCOp;
1056 if (N->getValueType(0) == MVT::i32)
1057 SelectCCOp = PPC::SELECT_CC_I4;
1058 else if (N->getValueType(0) == MVT::i64)
1059 SelectCCOp = PPC::SELECT_CC_I8;
1060 else if (N->getValueType(0) == MVT::f32)
1061 SelectCCOp = PPC::SELECT_CC_F4;
1062 else if (N->getValueType(0) == MVT::f64)
1063 SelectCCOp = PPC::SELECT_CC_F8;
1064 else
1065 SelectCCOp = PPC::SELECT_CC_VRRC;
1066
Dan Gohman8181bd12008-07-27 21:46:04 +00001067 SDValue Ops[] = { CCReg, N->getOperand(2), N->getOperand(3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 getI32Imm(BROpc) };
1069 return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), Ops, 4);
1070 }
1071 case PPCISD::COND_BRANCH: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 // Op #1 is the PPC::PRED_* number.
1073 // Op #2 is the CR#
1074 // Op #3 is the Dest MBB
Dan Gohmancc3df852008-11-05 04:14:16 +00001075 // Op #4 is the Flag.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 // Prevent PPC::PRED_* from being selected into LI.
Dan Gohman8181bd12008-07-27 21:46:04 +00001077 SDValue Pred =
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001078 getI32Imm(cast<ConstantSDNode>(N->getOperand(1))->getZExtValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00001079 SDValue Ops[] = { Pred, N->getOperand(2), N->getOperand(3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 N->getOperand(0), N->getOperand(4) };
1081 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 5);
1082 }
1083 case ISD::BR_CC: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman8181bd12008-07-27 21:46:04 +00001085 SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
1086 SDValue Ops[] = { getI32Imm(getPredicateForSetCC(CC)), CondCode,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 N->getOperand(4), N->getOperand(0) };
1088 return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 4);
1089 }
1090 case ISD::BRIND: {
1091 // FIXME: Should custom lower this.
Dan Gohman8181bd12008-07-27 21:46:04 +00001092 SDValue Chain = N->getOperand(0);
1093 SDValue Target = N->getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8;
Dan Gohman8181bd12008-07-27 21:46:04 +00001095 Chain = SDValue(CurDAG->getTargetNode(Opc, MVT::Other, Target,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 Chain), 0);
1097 return CurDAG->SelectNodeTo(N, PPC::BCTR, MVT::Other, Chain);
1098 }
1099 }
1100
1101 return SelectCode(Op);
1102}
1103
1104
1105
1106/// createPPCISelDag - This pass converts a legalized DAG into a
1107/// PowerPC-specific DAG, ready for instruction scheduling.
1108///
1109FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) {
1110 return new PPCDAGToDAGISel(TM);
1111}
1112