blob: e105b0f3cd8671c685e40bbead1eb15e4e55624a [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng258ff672006-12-01 21:52:41 +000025#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson43dbe052008-01-07 01:35:02 +000026#include "llvm/Support/CommandLine.h"
Evan Cheng0488db92007-09-25 01:57:46 +000027#include "llvm/Target/TargetOptions.h"
Nicolas Geoffray52e724a2008-04-16 20:10:13 +000028#include "llvm/Target/TargetAsmInfo.h"
Owen Anderson43dbe052008-01-07 01:35:02 +000029
Brian Gaeked0fde302003-11-11 22:41:34 +000030using namespace llvm;
31
Owen Anderson43dbe052008-01-07 01:35:02 +000032namespace {
33 cl::opt<bool>
34 NoFusing("disable-spill-fusing",
35 cl::desc("Disable fusing of spill code into instructions"));
36 cl::opt<bool>
37 PrintFailedFusing("print-failed-fuse-candidates",
38 cl::desc("Print instructions that the allocator wants to"
39 " fuse, but the X86 backend currently can't"),
40 cl::Hidden);
Evan Chengffe2eb02008-04-01 23:26:12 +000041 cl::opt<bool>
42 ReMatPICStubLoad("remat-pic-stub-load",
43 cl::desc("Re-materialize load from stub in PIC mode"),
44 cl::init(false), cl::Hidden);
Owen Anderson43dbe052008-01-07 01:35:02 +000045}
46
Evan Chengaa3c1412006-05-30 21:45:53 +000047X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000048 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000049 TM(tm), RI(tm, *this) {
Owen Anderson43dbe052008-01-07 01:35:02 +000050 SmallVector<unsigned,16> AmbEntries;
51 static const unsigned OpTbl2Addr[][2] = {
52 { X86::ADC32ri, X86::ADC32mi },
53 { X86::ADC32ri8, X86::ADC32mi8 },
54 { X86::ADC32rr, X86::ADC32mr },
55 { X86::ADC64ri32, X86::ADC64mi32 },
56 { X86::ADC64ri8, X86::ADC64mi8 },
57 { X86::ADC64rr, X86::ADC64mr },
58 { X86::ADD16ri, X86::ADD16mi },
59 { X86::ADD16ri8, X86::ADD16mi8 },
60 { X86::ADD16rr, X86::ADD16mr },
61 { X86::ADD32ri, X86::ADD32mi },
62 { X86::ADD32ri8, X86::ADD32mi8 },
63 { X86::ADD32rr, X86::ADD32mr },
64 { X86::ADD64ri32, X86::ADD64mi32 },
65 { X86::ADD64ri8, X86::ADD64mi8 },
66 { X86::ADD64rr, X86::ADD64mr },
67 { X86::ADD8ri, X86::ADD8mi },
68 { X86::ADD8rr, X86::ADD8mr },
69 { X86::AND16ri, X86::AND16mi },
70 { X86::AND16ri8, X86::AND16mi8 },
71 { X86::AND16rr, X86::AND16mr },
72 { X86::AND32ri, X86::AND32mi },
73 { X86::AND32ri8, X86::AND32mi8 },
74 { X86::AND32rr, X86::AND32mr },
75 { X86::AND64ri32, X86::AND64mi32 },
76 { X86::AND64ri8, X86::AND64mi8 },
77 { X86::AND64rr, X86::AND64mr },
78 { X86::AND8ri, X86::AND8mi },
79 { X86::AND8rr, X86::AND8mr },
80 { X86::DEC16r, X86::DEC16m },
81 { X86::DEC32r, X86::DEC32m },
82 { X86::DEC64_16r, X86::DEC64_16m },
83 { X86::DEC64_32r, X86::DEC64_32m },
84 { X86::DEC64r, X86::DEC64m },
85 { X86::DEC8r, X86::DEC8m },
86 { X86::INC16r, X86::INC16m },
87 { X86::INC32r, X86::INC32m },
88 { X86::INC64_16r, X86::INC64_16m },
89 { X86::INC64_32r, X86::INC64_32m },
90 { X86::INC64r, X86::INC64m },
91 { X86::INC8r, X86::INC8m },
92 { X86::NEG16r, X86::NEG16m },
93 { X86::NEG32r, X86::NEG32m },
94 { X86::NEG64r, X86::NEG64m },
95 { X86::NEG8r, X86::NEG8m },
96 { X86::NOT16r, X86::NOT16m },
97 { X86::NOT32r, X86::NOT32m },
98 { X86::NOT64r, X86::NOT64m },
99 { X86::NOT8r, X86::NOT8m },
100 { X86::OR16ri, X86::OR16mi },
101 { X86::OR16ri8, X86::OR16mi8 },
102 { X86::OR16rr, X86::OR16mr },
103 { X86::OR32ri, X86::OR32mi },
104 { X86::OR32ri8, X86::OR32mi8 },
105 { X86::OR32rr, X86::OR32mr },
106 { X86::OR64ri32, X86::OR64mi32 },
107 { X86::OR64ri8, X86::OR64mi8 },
108 { X86::OR64rr, X86::OR64mr },
109 { X86::OR8ri, X86::OR8mi },
110 { X86::OR8rr, X86::OR8mr },
111 { X86::ROL16r1, X86::ROL16m1 },
112 { X86::ROL16rCL, X86::ROL16mCL },
113 { X86::ROL16ri, X86::ROL16mi },
114 { X86::ROL32r1, X86::ROL32m1 },
115 { X86::ROL32rCL, X86::ROL32mCL },
116 { X86::ROL32ri, X86::ROL32mi },
117 { X86::ROL64r1, X86::ROL64m1 },
118 { X86::ROL64rCL, X86::ROL64mCL },
119 { X86::ROL64ri, X86::ROL64mi },
120 { X86::ROL8r1, X86::ROL8m1 },
121 { X86::ROL8rCL, X86::ROL8mCL },
122 { X86::ROL8ri, X86::ROL8mi },
123 { X86::ROR16r1, X86::ROR16m1 },
124 { X86::ROR16rCL, X86::ROR16mCL },
125 { X86::ROR16ri, X86::ROR16mi },
126 { X86::ROR32r1, X86::ROR32m1 },
127 { X86::ROR32rCL, X86::ROR32mCL },
128 { X86::ROR32ri, X86::ROR32mi },
129 { X86::ROR64r1, X86::ROR64m1 },
130 { X86::ROR64rCL, X86::ROR64mCL },
131 { X86::ROR64ri, X86::ROR64mi },
132 { X86::ROR8r1, X86::ROR8m1 },
133 { X86::ROR8rCL, X86::ROR8mCL },
134 { X86::ROR8ri, X86::ROR8mi },
135 { X86::SAR16r1, X86::SAR16m1 },
136 { X86::SAR16rCL, X86::SAR16mCL },
137 { X86::SAR16ri, X86::SAR16mi },
138 { X86::SAR32r1, X86::SAR32m1 },
139 { X86::SAR32rCL, X86::SAR32mCL },
140 { X86::SAR32ri, X86::SAR32mi },
141 { X86::SAR64r1, X86::SAR64m1 },
142 { X86::SAR64rCL, X86::SAR64mCL },
143 { X86::SAR64ri, X86::SAR64mi },
144 { X86::SAR8r1, X86::SAR8m1 },
145 { X86::SAR8rCL, X86::SAR8mCL },
146 { X86::SAR8ri, X86::SAR8mi },
147 { X86::SBB32ri, X86::SBB32mi },
148 { X86::SBB32ri8, X86::SBB32mi8 },
149 { X86::SBB32rr, X86::SBB32mr },
150 { X86::SBB64ri32, X86::SBB64mi32 },
151 { X86::SBB64ri8, X86::SBB64mi8 },
152 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson43dbe052008-01-07 01:35:02 +0000153 { X86::SHL16rCL, X86::SHL16mCL },
154 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000155 { X86::SHL32rCL, X86::SHL32mCL },
156 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000157 { X86::SHL64rCL, X86::SHL64mCL },
158 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000159 { X86::SHL8rCL, X86::SHL8mCL },
160 { X86::SHL8ri, X86::SHL8mi },
161 { X86::SHLD16rrCL, X86::SHLD16mrCL },
162 { X86::SHLD16rri8, X86::SHLD16mri8 },
163 { X86::SHLD32rrCL, X86::SHLD32mrCL },
164 { X86::SHLD32rri8, X86::SHLD32mri8 },
165 { X86::SHLD64rrCL, X86::SHLD64mrCL },
166 { X86::SHLD64rri8, X86::SHLD64mri8 },
167 { X86::SHR16r1, X86::SHR16m1 },
168 { X86::SHR16rCL, X86::SHR16mCL },
169 { X86::SHR16ri, X86::SHR16mi },
170 { X86::SHR32r1, X86::SHR32m1 },
171 { X86::SHR32rCL, X86::SHR32mCL },
172 { X86::SHR32ri, X86::SHR32mi },
173 { X86::SHR64r1, X86::SHR64m1 },
174 { X86::SHR64rCL, X86::SHR64mCL },
175 { X86::SHR64ri, X86::SHR64mi },
176 { X86::SHR8r1, X86::SHR8m1 },
177 { X86::SHR8rCL, X86::SHR8mCL },
178 { X86::SHR8ri, X86::SHR8mi },
179 { X86::SHRD16rrCL, X86::SHRD16mrCL },
180 { X86::SHRD16rri8, X86::SHRD16mri8 },
181 { X86::SHRD32rrCL, X86::SHRD32mrCL },
182 { X86::SHRD32rri8, X86::SHRD32mri8 },
183 { X86::SHRD64rrCL, X86::SHRD64mrCL },
184 { X86::SHRD64rri8, X86::SHRD64mri8 },
185 { X86::SUB16ri, X86::SUB16mi },
186 { X86::SUB16ri8, X86::SUB16mi8 },
187 { X86::SUB16rr, X86::SUB16mr },
188 { X86::SUB32ri, X86::SUB32mi },
189 { X86::SUB32ri8, X86::SUB32mi8 },
190 { X86::SUB32rr, X86::SUB32mr },
191 { X86::SUB64ri32, X86::SUB64mi32 },
192 { X86::SUB64ri8, X86::SUB64mi8 },
193 { X86::SUB64rr, X86::SUB64mr },
194 { X86::SUB8ri, X86::SUB8mi },
195 { X86::SUB8rr, X86::SUB8mr },
196 { X86::XOR16ri, X86::XOR16mi },
197 { X86::XOR16ri8, X86::XOR16mi8 },
198 { X86::XOR16rr, X86::XOR16mr },
199 { X86::XOR32ri, X86::XOR32mi },
200 { X86::XOR32ri8, X86::XOR32mi8 },
201 { X86::XOR32rr, X86::XOR32mr },
202 { X86::XOR64ri32, X86::XOR64mi32 },
203 { X86::XOR64ri8, X86::XOR64mi8 },
204 { X86::XOR64rr, X86::XOR64mr },
205 { X86::XOR8ri, X86::XOR8mi },
206 { X86::XOR8rr, X86::XOR8mr }
207 };
208
209 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
210 unsigned RegOp = OpTbl2Addr[i][0];
211 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000212 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
213 MemOp)).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000214 assert(false && "Duplicated entries?");
215 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5); // Index 0,folded load and store
216 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000217 std::make_pair(RegOp,
218 AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000219 AmbEntries.push_back(MemOp);
220 }
221
222 // If the third value is 1, then it's folding either a load or a store.
223 static const unsigned OpTbl0[][3] = {
224 { X86::CALL32r, X86::CALL32m, 1 },
225 { X86::CALL64r, X86::CALL64m, 1 },
226 { X86::CMP16ri, X86::CMP16mi, 1 },
227 { X86::CMP16ri8, X86::CMP16mi8, 1 },
Dan Gohman27845362008-03-25 16:53:19 +0000228 { X86::CMP16rr, X86::CMP16mr, 1 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000229 { X86::CMP32ri, X86::CMP32mi, 1 },
230 { X86::CMP32ri8, X86::CMP32mi8, 1 },
Dan Gohman27845362008-03-25 16:53:19 +0000231 { X86::CMP32rr, X86::CMP32mr, 1 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000232 { X86::CMP64ri32, X86::CMP64mi32, 1 },
233 { X86::CMP64ri8, X86::CMP64mi8, 1 },
Dan Gohman27845362008-03-25 16:53:19 +0000234 { X86::CMP64rr, X86::CMP64mr, 1 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000235 { X86::CMP8ri, X86::CMP8mi, 1 },
Dan Gohman27845362008-03-25 16:53:19 +0000236 { X86::CMP8rr, X86::CMP8mr, 1 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000237 { X86::DIV16r, X86::DIV16m, 1 },
238 { X86::DIV32r, X86::DIV32m, 1 },
239 { X86::DIV64r, X86::DIV64m, 1 },
240 { X86::DIV8r, X86::DIV8m, 1 },
Dan Gohmand9ced092008-08-08 18:30:21 +0000241 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000242 { X86::FsMOVAPDrr, X86::MOVSDmr, 0 },
243 { X86::FsMOVAPSrr, X86::MOVSSmr, 0 },
244 { X86::IDIV16r, X86::IDIV16m, 1 },
245 { X86::IDIV32r, X86::IDIV32m, 1 },
246 { X86::IDIV64r, X86::IDIV64m, 1 },
247 { X86::IDIV8r, X86::IDIV8m, 1 },
248 { X86::IMUL16r, X86::IMUL16m, 1 },
249 { X86::IMUL32r, X86::IMUL32m, 1 },
250 { X86::IMUL64r, X86::IMUL64m, 1 },
251 { X86::IMUL8r, X86::IMUL8m, 1 },
252 { X86::JMP32r, X86::JMP32m, 1 },
253 { X86::JMP64r, X86::JMP64m, 1 },
254 { X86::MOV16ri, X86::MOV16mi, 0 },
255 { X86::MOV16rr, X86::MOV16mr, 0 },
256 { X86::MOV16to16_, X86::MOV16_mr, 0 },
257 { X86::MOV32ri, X86::MOV32mi, 0 },
258 { X86::MOV32rr, X86::MOV32mr, 0 },
259 { X86::MOV32to32_, X86::MOV32_mr, 0 },
260 { X86::MOV64ri32, X86::MOV64mi32, 0 },
261 { X86::MOV64rr, X86::MOV64mr, 0 },
262 { X86::MOV8ri, X86::MOV8mi, 0 },
263 { X86::MOV8rr, X86::MOV8mr, 0 },
264 { X86::MOVAPDrr, X86::MOVAPDmr, 0 },
265 { X86::MOVAPSrr, X86::MOVAPSmr, 0 },
266 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0 },
267 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0 },
268 { X86::MOVPS2SSrr, X86::MOVPS2SSmr, 0 },
269 { X86::MOVSDrr, X86::MOVSDmr, 0 },
270 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0 },
271 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0 },
272 { X86::MOVSSrr, X86::MOVSSmr, 0 },
273 { X86::MOVUPDrr, X86::MOVUPDmr, 0 },
274 { X86::MOVUPSrr, X86::MOVUPSmr, 0 },
275 { X86::MUL16r, X86::MUL16m, 1 },
276 { X86::MUL32r, X86::MUL32m, 1 },
277 { X86::MUL64r, X86::MUL64m, 1 },
278 { X86::MUL8r, X86::MUL8m, 1 },
279 { X86::SETAEr, X86::SETAEm, 0 },
280 { X86::SETAr, X86::SETAm, 0 },
281 { X86::SETBEr, X86::SETBEm, 0 },
282 { X86::SETBr, X86::SETBm, 0 },
283 { X86::SETEr, X86::SETEm, 0 },
284 { X86::SETGEr, X86::SETGEm, 0 },
285 { X86::SETGr, X86::SETGm, 0 },
286 { X86::SETLEr, X86::SETLEm, 0 },
287 { X86::SETLr, X86::SETLm, 0 },
288 { X86::SETNEr, X86::SETNEm, 0 },
289 { X86::SETNPr, X86::SETNPm, 0 },
290 { X86::SETNSr, X86::SETNSm, 0 },
291 { X86::SETPr, X86::SETPm, 0 },
292 { X86::SETSr, X86::SETSm, 0 },
293 { X86::TAILJMPr, X86::TAILJMPm, 1 },
294 { X86::TEST16ri, X86::TEST16mi, 1 },
295 { X86::TEST32ri, X86::TEST32mi, 1 },
296 { X86::TEST64ri32, X86::TEST64mi32, 1 },
Chris Lattnerf9b3f372008-01-11 18:00:50 +0000297 { X86::TEST8ri, X86::TEST8mi, 1 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000298 };
299
300 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
301 unsigned RegOp = OpTbl0[i][0];
302 unsigned MemOp = OpTbl0[i][1];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000303 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
304 MemOp)).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000305 assert(false && "Duplicated entries?");
306 unsigned FoldedLoad = OpTbl0[i][2];
307 // Index 0, folded load or store.
308 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
309 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
310 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000311 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000312 AmbEntries.push_back(MemOp);
313 }
314
315 static const unsigned OpTbl1[][2] = {
316 { X86::CMP16rr, X86::CMP16rm },
317 { X86::CMP32rr, X86::CMP32rm },
318 { X86::CMP64rr, X86::CMP64rm },
319 { X86::CMP8rr, X86::CMP8rm },
320 { X86::CVTSD2SSrr, X86::CVTSD2SSrm },
321 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm },
322 { X86::CVTSI2SDrr, X86::CVTSI2SDrm },
323 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm },
324 { X86::CVTSI2SSrr, X86::CVTSI2SSrm },
325 { X86::CVTSS2SDrr, X86::CVTSS2SDrm },
326 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm },
327 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm },
328 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm },
329 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm },
330 { X86::FsMOVAPDrr, X86::MOVSDrm },
331 { X86::FsMOVAPSrr, X86::MOVSSrm },
332 { X86::IMUL16rri, X86::IMUL16rmi },
333 { X86::IMUL16rri8, X86::IMUL16rmi8 },
334 { X86::IMUL32rri, X86::IMUL32rmi },
335 { X86::IMUL32rri8, X86::IMUL32rmi8 },
336 { X86::IMUL64rri32, X86::IMUL64rmi32 },
337 { X86::IMUL64rri8, X86::IMUL64rmi8 },
338 { X86::Int_CMPSDrr, X86::Int_CMPSDrm },
339 { X86::Int_CMPSSrr, X86::Int_CMPSSrm },
340 { X86::Int_COMISDrr, X86::Int_COMISDrm },
341 { X86::Int_COMISSrr, X86::Int_COMISSrm },
342 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm },
343 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm },
344 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm },
345 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm },
346 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm },
347 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm },
348 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm },
349 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm },
350 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm },
351 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm },
352 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm },
353 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm },
354 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm },
355 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm },
356 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm },
357 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm },
358 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm },
359 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm },
360 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm },
361 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm },
362 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm },
363 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm },
364 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm },
365 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm },
366 { X86::MOV16rr, X86::MOV16rm },
367 { X86::MOV16to16_, X86::MOV16_rm },
368 { X86::MOV32rr, X86::MOV32rm },
369 { X86::MOV32to32_, X86::MOV32_rm },
370 { X86::MOV64rr, X86::MOV64rm },
371 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm },
372 { X86::MOV64toSDrr, X86::MOV64toSDrm },
373 { X86::MOV8rr, X86::MOV8rm },
374 { X86::MOVAPDrr, X86::MOVAPDrm },
375 { X86::MOVAPSrr, X86::MOVAPSrm },
376 { X86::MOVDDUPrr, X86::MOVDDUPrm },
377 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm },
378 { X86::MOVDI2SSrr, X86::MOVDI2SSrm },
379 { X86::MOVSD2PDrr, X86::MOVSD2PDrm },
380 { X86::MOVSDrr, X86::MOVSDrm },
381 { X86::MOVSHDUPrr, X86::MOVSHDUPrm },
382 { X86::MOVSLDUPrr, X86::MOVSLDUPrm },
383 { X86::MOVSS2PSrr, X86::MOVSS2PSrm },
384 { X86::MOVSSrr, X86::MOVSSrm },
385 { X86::MOVSX16rr8, X86::MOVSX16rm8 },
386 { X86::MOVSX32rr16, X86::MOVSX32rm16 },
387 { X86::MOVSX32rr8, X86::MOVSX32rm8 },
388 { X86::MOVSX64rr16, X86::MOVSX64rm16 },
389 { X86::MOVSX64rr32, X86::MOVSX64rm32 },
390 { X86::MOVSX64rr8, X86::MOVSX64rm8 },
391 { X86::MOVUPDrr, X86::MOVUPDrm },
392 { X86::MOVUPSrr, X86::MOVUPSrm },
393 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm },
394 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm },
395 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm },
396 { X86::MOVZX16rr8, X86::MOVZX16rm8 },
397 { X86::MOVZX32rr16, X86::MOVZX32rm16 },
398 { X86::MOVZX32rr8, X86::MOVZX32rm8 },
399 { X86::MOVZX64rr16, X86::MOVZX64rm16 },
Dan Gohmane3d92062008-08-07 02:54:50 +0000400 { X86::MOVZX64rr32, X86::MOVZX64rm32 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000401 { X86::MOVZX64rr8, X86::MOVZX64rm8 },
402 { X86::PSHUFDri, X86::PSHUFDmi },
403 { X86::PSHUFHWri, X86::PSHUFHWmi },
404 { X86::PSHUFLWri, X86::PSHUFLWmi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000405 { X86::RCPPSr, X86::RCPPSm },
406 { X86::RCPPSr_Int, X86::RCPPSm_Int },
407 { X86::RSQRTPSr, X86::RSQRTPSm },
408 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int },
409 { X86::RSQRTSSr, X86::RSQRTSSm },
410 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int },
411 { X86::SQRTPDr, X86::SQRTPDm },
412 { X86::SQRTPDr_Int, X86::SQRTPDm_Int },
413 { X86::SQRTPSr, X86::SQRTPSm },
414 { X86::SQRTPSr_Int, X86::SQRTPSm_Int },
415 { X86::SQRTSDr, X86::SQRTSDm },
416 { X86::SQRTSDr_Int, X86::SQRTSDm_Int },
417 { X86::SQRTSSr, X86::SQRTSSm },
418 { X86::SQRTSSr_Int, X86::SQRTSSm_Int },
419 { X86::TEST16rr, X86::TEST16rm },
420 { X86::TEST32rr, X86::TEST32rm },
421 { X86::TEST64rr, X86::TEST64rm },
422 { X86::TEST8rr, X86::TEST8rm },
423 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
424 { X86::UCOMISDrr, X86::UCOMISDrm },
Chris Lattnerf9b3f372008-01-11 18:00:50 +0000425 { X86::UCOMISSrr, X86::UCOMISSrm }
Owen Anderson43dbe052008-01-07 01:35:02 +0000426 };
427
428 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
429 unsigned RegOp = OpTbl1[i][0];
430 unsigned MemOp = OpTbl1[i][1];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000431 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
432 MemOp)).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000433 assert(false && "Duplicated entries?");
434 unsigned AuxInfo = 1 | (1 << 4); // Index 1, folded load
435 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
436 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000437 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000438 AmbEntries.push_back(MemOp);
439 }
440
441 static const unsigned OpTbl2[][2] = {
442 { X86::ADC32rr, X86::ADC32rm },
443 { X86::ADC64rr, X86::ADC64rm },
444 { X86::ADD16rr, X86::ADD16rm },
445 { X86::ADD32rr, X86::ADD32rm },
446 { X86::ADD64rr, X86::ADD64rm },
447 { X86::ADD8rr, X86::ADD8rm },
448 { X86::ADDPDrr, X86::ADDPDrm },
449 { X86::ADDPSrr, X86::ADDPSrm },
450 { X86::ADDSDrr, X86::ADDSDrm },
451 { X86::ADDSSrr, X86::ADDSSrm },
452 { X86::ADDSUBPDrr, X86::ADDSUBPDrm },
453 { X86::ADDSUBPSrr, X86::ADDSUBPSrm },
454 { X86::AND16rr, X86::AND16rm },
455 { X86::AND32rr, X86::AND32rm },
456 { X86::AND64rr, X86::AND64rm },
457 { X86::AND8rr, X86::AND8rm },
458 { X86::ANDNPDrr, X86::ANDNPDrm },
459 { X86::ANDNPSrr, X86::ANDNPSrm },
460 { X86::ANDPDrr, X86::ANDPDrm },
461 { X86::ANDPSrr, X86::ANDPSrm },
462 { X86::CMOVA16rr, X86::CMOVA16rm },
463 { X86::CMOVA32rr, X86::CMOVA32rm },
464 { X86::CMOVA64rr, X86::CMOVA64rm },
465 { X86::CMOVAE16rr, X86::CMOVAE16rm },
466 { X86::CMOVAE32rr, X86::CMOVAE32rm },
467 { X86::CMOVAE64rr, X86::CMOVAE64rm },
468 { X86::CMOVB16rr, X86::CMOVB16rm },
469 { X86::CMOVB32rr, X86::CMOVB32rm },
470 { X86::CMOVB64rr, X86::CMOVB64rm },
471 { X86::CMOVBE16rr, X86::CMOVBE16rm },
472 { X86::CMOVBE32rr, X86::CMOVBE32rm },
473 { X86::CMOVBE64rr, X86::CMOVBE64rm },
474 { X86::CMOVE16rr, X86::CMOVE16rm },
475 { X86::CMOVE32rr, X86::CMOVE32rm },
476 { X86::CMOVE64rr, X86::CMOVE64rm },
477 { X86::CMOVG16rr, X86::CMOVG16rm },
478 { X86::CMOVG32rr, X86::CMOVG32rm },
479 { X86::CMOVG64rr, X86::CMOVG64rm },
480 { X86::CMOVGE16rr, X86::CMOVGE16rm },
481 { X86::CMOVGE32rr, X86::CMOVGE32rm },
482 { X86::CMOVGE64rr, X86::CMOVGE64rm },
483 { X86::CMOVL16rr, X86::CMOVL16rm },
484 { X86::CMOVL32rr, X86::CMOVL32rm },
485 { X86::CMOVL64rr, X86::CMOVL64rm },
486 { X86::CMOVLE16rr, X86::CMOVLE16rm },
487 { X86::CMOVLE32rr, X86::CMOVLE32rm },
488 { X86::CMOVLE64rr, X86::CMOVLE64rm },
489 { X86::CMOVNE16rr, X86::CMOVNE16rm },
490 { X86::CMOVNE32rr, X86::CMOVNE32rm },
491 { X86::CMOVNE64rr, X86::CMOVNE64rm },
492 { X86::CMOVNP16rr, X86::CMOVNP16rm },
493 { X86::CMOVNP32rr, X86::CMOVNP32rm },
494 { X86::CMOVNP64rr, X86::CMOVNP64rm },
495 { X86::CMOVNS16rr, X86::CMOVNS16rm },
496 { X86::CMOVNS32rr, X86::CMOVNS32rm },
497 { X86::CMOVNS64rr, X86::CMOVNS64rm },
498 { X86::CMOVP16rr, X86::CMOVP16rm },
499 { X86::CMOVP32rr, X86::CMOVP32rm },
500 { X86::CMOVP64rr, X86::CMOVP64rm },
501 { X86::CMOVS16rr, X86::CMOVS16rm },
502 { X86::CMOVS32rr, X86::CMOVS32rm },
503 { X86::CMOVS64rr, X86::CMOVS64rm },
504 { X86::CMPPDrri, X86::CMPPDrmi },
505 { X86::CMPPSrri, X86::CMPPSrmi },
506 { X86::CMPSDrr, X86::CMPSDrm },
507 { X86::CMPSSrr, X86::CMPSSrm },
508 { X86::DIVPDrr, X86::DIVPDrm },
509 { X86::DIVPSrr, X86::DIVPSrm },
510 { X86::DIVSDrr, X86::DIVSDrm },
511 { X86::DIVSSrr, X86::DIVSSrm },
Evan Cheng082f1162008-05-02 17:01:01 +0000512 { X86::FsANDNPDrr, X86::FsANDNPDrm },
513 { X86::FsANDNPSrr, X86::FsANDNPSrm },
514 { X86::FsANDPDrr, X86::FsANDPDrm },
515 { X86::FsANDPSrr, X86::FsANDPSrm },
516 { X86::FsORPDrr, X86::FsORPDrm },
517 { X86::FsORPSrr, X86::FsORPSrm },
518 { X86::FsXORPDrr, X86::FsXORPDrm },
519 { X86::FsXORPSrr, X86::FsXORPSrm },
Owen Anderson43dbe052008-01-07 01:35:02 +0000520 { X86::HADDPDrr, X86::HADDPDrm },
521 { X86::HADDPSrr, X86::HADDPSrm },
522 { X86::HSUBPDrr, X86::HSUBPDrm },
523 { X86::HSUBPSrr, X86::HSUBPSrm },
524 { X86::IMUL16rr, X86::IMUL16rm },
525 { X86::IMUL32rr, X86::IMUL32rm },
526 { X86::IMUL64rr, X86::IMUL64rm },
527 { X86::MAXPDrr, X86::MAXPDrm },
528 { X86::MAXPDrr_Int, X86::MAXPDrm_Int },
529 { X86::MAXPSrr, X86::MAXPSrm },
530 { X86::MAXPSrr_Int, X86::MAXPSrm_Int },
531 { X86::MAXSDrr, X86::MAXSDrm },
532 { X86::MAXSDrr_Int, X86::MAXSDrm_Int },
533 { X86::MAXSSrr, X86::MAXSSrm },
534 { X86::MAXSSrr_Int, X86::MAXSSrm_Int },
535 { X86::MINPDrr, X86::MINPDrm },
536 { X86::MINPDrr_Int, X86::MINPDrm_Int },
537 { X86::MINPSrr, X86::MINPSrm },
538 { X86::MINPSrr_Int, X86::MINPSrm_Int },
539 { X86::MINSDrr, X86::MINSDrm },
540 { X86::MINSDrr_Int, X86::MINSDrm_Int },
541 { X86::MINSSrr, X86::MINSSrm },
542 { X86::MINSSrr_Int, X86::MINSSrm_Int },
543 { X86::MULPDrr, X86::MULPDrm },
544 { X86::MULPSrr, X86::MULPSrm },
545 { X86::MULSDrr, X86::MULSDrm },
546 { X86::MULSSrr, X86::MULSSrm },
547 { X86::OR16rr, X86::OR16rm },
548 { X86::OR32rr, X86::OR32rm },
549 { X86::OR64rr, X86::OR64rm },
550 { X86::OR8rr, X86::OR8rm },
551 { X86::ORPDrr, X86::ORPDrm },
552 { X86::ORPSrr, X86::ORPSrm },
553 { X86::PACKSSDWrr, X86::PACKSSDWrm },
554 { X86::PACKSSWBrr, X86::PACKSSWBrm },
555 { X86::PACKUSWBrr, X86::PACKUSWBrm },
556 { X86::PADDBrr, X86::PADDBrm },
557 { X86::PADDDrr, X86::PADDDrm },
558 { X86::PADDQrr, X86::PADDQrm },
559 { X86::PADDSBrr, X86::PADDSBrm },
560 { X86::PADDSWrr, X86::PADDSWrm },
561 { X86::PADDWrr, X86::PADDWrm },
562 { X86::PANDNrr, X86::PANDNrm },
563 { X86::PANDrr, X86::PANDrm },
564 { X86::PAVGBrr, X86::PAVGBrm },
565 { X86::PAVGWrr, X86::PAVGWrm },
566 { X86::PCMPEQBrr, X86::PCMPEQBrm },
567 { X86::PCMPEQDrr, X86::PCMPEQDrm },
568 { X86::PCMPEQWrr, X86::PCMPEQWrm },
569 { X86::PCMPGTBrr, X86::PCMPGTBrm },
570 { X86::PCMPGTDrr, X86::PCMPGTDrm },
571 { X86::PCMPGTWrr, X86::PCMPGTWrm },
572 { X86::PINSRWrri, X86::PINSRWrmi },
573 { X86::PMADDWDrr, X86::PMADDWDrm },
574 { X86::PMAXSWrr, X86::PMAXSWrm },
575 { X86::PMAXUBrr, X86::PMAXUBrm },
576 { X86::PMINSWrr, X86::PMINSWrm },
577 { X86::PMINUBrr, X86::PMINUBrm },
Dan Gohman0b924dc2008-05-23 17:49:40 +0000578 { X86::PMULDQrr, X86::PMULDQrm },
579 { X86::PMULDQrr_int, X86::PMULDQrm_int },
Owen Anderson43dbe052008-01-07 01:35:02 +0000580 { X86::PMULHUWrr, X86::PMULHUWrm },
581 { X86::PMULHWrr, X86::PMULHWrm },
Dan Gohman0b924dc2008-05-23 17:49:40 +0000582 { X86::PMULLDrr, X86::PMULLDrm },
583 { X86::PMULLDrr_int, X86::PMULLDrm_int },
Owen Anderson43dbe052008-01-07 01:35:02 +0000584 { X86::PMULLWrr, X86::PMULLWrm },
585 { X86::PMULUDQrr, X86::PMULUDQrm },
586 { X86::PORrr, X86::PORrm },
587 { X86::PSADBWrr, X86::PSADBWrm },
588 { X86::PSLLDrr, X86::PSLLDrm },
589 { X86::PSLLQrr, X86::PSLLQrm },
590 { X86::PSLLWrr, X86::PSLLWrm },
591 { X86::PSRADrr, X86::PSRADrm },
592 { X86::PSRAWrr, X86::PSRAWrm },
593 { X86::PSRLDrr, X86::PSRLDrm },
594 { X86::PSRLQrr, X86::PSRLQrm },
595 { X86::PSRLWrr, X86::PSRLWrm },
596 { X86::PSUBBrr, X86::PSUBBrm },
597 { X86::PSUBDrr, X86::PSUBDrm },
598 { X86::PSUBSBrr, X86::PSUBSBrm },
599 { X86::PSUBSWrr, X86::PSUBSWrm },
600 { X86::PSUBWrr, X86::PSUBWrm },
601 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm },
602 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm },
603 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm },
604 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm },
605 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm },
606 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm },
607 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm },
608 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm },
609 { X86::PXORrr, X86::PXORrm },
610 { X86::SBB32rr, X86::SBB32rm },
611 { X86::SBB64rr, X86::SBB64rm },
612 { X86::SHUFPDrri, X86::SHUFPDrmi },
613 { X86::SHUFPSrri, X86::SHUFPSrmi },
614 { X86::SUB16rr, X86::SUB16rm },
615 { X86::SUB32rr, X86::SUB32rm },
616 { X86::SUB64rr, X86::SUB64rm },
617 { X86::SUB8rr, X86::SUB8rm },
618 { X86::SUBPDrr, X86::SUBPDrm },
619 { X86::SUBPSrr, X86::SUBPSrm },
620 { X86::SUBSDrr, X86::SUBSDrm },
621 { X86::SUBSSrr, X86::SUBSSrm },
622 // FIXME: TEST*rr -> swapped operand of TEST*mr.
623 { X86::UNPCKHPDrr, X86::UNPCKHPDrm },
624 { X86::UNPCKHPSrr, X86::UNPCKHPSrm },
625 { X86::UNPCKLPDrr, X86::UNPCKLPDrm },
626 { X86::UNPCKLPSrr, X86::UNPCKLPSrm },
627 { X86::XOR16rr, X86::XOR16rm },
628 { X86::XOR32rr, X86::XOR32rm },
629 { X86::XOR64rr, X86::XOR64rm },
630 { X86::XOR8rr, X86::XOR8rm },
631 { X86::XORPDrr, X86::XORPDrm },
632 { X86::XORPSrr, X86::XORPSrm }
633 };
634
635 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
636 unsigned RegOp = OpTbl2[i][0];
637 unsigned MemOp = OpTbl2[i][1];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000638 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
639 MemOp)).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000640 assert(false && "Duplicated entries?");
641 unsigned AuxInfo = 2 | (1 << 4); // Index 1, folded load
642 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000643 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000644 AmbEntries.push_back(MemOp);
645 }
646
647 // Remove ambiguous entries.
648 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Chris Lattner72614082002-10-25 22:55:53 +0000649}
650
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000651bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
652 unsigned& sourceReg,
653 unsigned& destReg) const {
Chris Lattner07f7cc32008-03-11 19:28:17 +0000654 switch (MI.getOpcode()) {
655 default:
656 return false;
657 case X86::MOV8rr:
658 case X86::MOV16rr:
659 case X86::MOV32rr:
660 case X86::MOV64rr:
661 case X86::MOV16to16_:
662 case X86::MOV32to32_:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000663 case X86::MOVSSrr:
664 case X86::MOVSDrr:
Chris Lattner1d386772008-03-11 19:30:09 +0000665
666 // FP Stack register class copies
667 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
668 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
669 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
670
Chris Lattner07f7cc32008-03-11 19:28:17 +0000671 case X86::FsMOVAPSrr:
672 case X86::FsMOVAPDrr:
673 case X86::MOVAPSrr:
674 case X86::MOVAPDrr:
675 case X86::MOVSS2PSrr:
676 case X86::MOVSD2PDrr:
677 case X86::MOVPS2SSrr:
678 case X86::MOVPD2SDrr:
679 case X86::MMX_MOVD64rr:
680 case X86::MMX_MOVQ64rr:
681 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +0000682 MI.getOperand(0).isReg() &&
683 MI.getOperand(1).isReg() &&
Chris Lattner07f7cc32008-03-11 19:28:17 +0000684 "invalid register-register move instruction");
685 sourceReg = MI.getOperand(1).getReg();
686 destReg = MI.getOperand(0).getReg();
687 return true;
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000688 }
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000689}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000690
Chris Lattner40839602006-02-02 20:12:32 +0000691unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
692 int &FrameIndex) const {
693 switch (MI->getOpcode()) {
694 default: break;
695 case X86::MOV8rm:
696 case X86::MOV16rm:
Evan Chengf4df6802006-05-11 07:33:49 +0000697 case X86::MOV16_rm:
Chris Lattner40839602006-02-02 20:12:32 +0000698 case X86::MOV32rm:
Evan Chengf4df6802006-05-11 07:33:49 +0000699 case X86::MOV32_rm:
Evan Cheng25ab6902006-09-08 06:48:29 +0000700 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000701 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +0000702 case X86::MOVSSrm:
703 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +0000704 case X86::MOVAPSrm:
705 case X86::MOVAPDrm:
Bill Wendling823efee2007-04-03 06:00:37 +0000706 case X86::MMX_MOVD64rm:
707 case X86::MMX_MOVQ64rm:
Dan Gohmand735b802008-10-03 15:45:36 +0000708 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
709 MI->getOperand(3).isReg() && MI->getOperand(4).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000710 MI->getOperand(2).getImm() == 1 &&
Chris Lattner40839602006-02-02 20:12:32 +0000711 MI->getOperand(3).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000712 MI->getOperand(4).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000713 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000714 return MI->getOperand(0).getReg();
715 }
716 break;
717 }
718 return 0;
719}
720
721unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
722 int &FrameIndex) const {
723 switch (MI->getOpcode()) {
724 default: break;
725 case X86::MOV8mr:
726 case X86::MOV16mr:
Evan Chengf4df6802006-05-11 07:33:49 +0000727 case X86::MOV16_mr:
Chris Lattner40839602006-02-02 20:12:32 +0000728 case X86::MOV32mr:
Evan Chengf4df6802006-05-11 07:33:49 +0000729 case X86::MOV32_mr:
Evan Cheng25ab6902006-09-08 06:48:29 +0000730 case X86::MOV64mr:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000731 case X86::ST_FpP64m:
Chris Lattner40839602006-02-02 20:12:32 +0000732 case X86::MOVSSmr:
733 case X86::MOVSDmr:
Chris Lattner993c8972006-04-18 16:44:51 +0000734 case X86::MOVAPSmr:
735 case X86::MOVAPDmr:
Bill Wendling823efee2007-04-03 06:00:37 +0000736 case X86::MMX_MOVD64mr:
737 case X86::MMX_MOVQ64mr:
Bill Wendling71bfd112007-04-03 23:48:32 +0000738 case X86::MMX_MOVNTQmr:
Dan Gohmand735b802008-10-03 15:45:36 +0000739 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
740 MI->getOperand(2).isReg() && MI->getOperand(3).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000741 MI->getOperand(1).getImm() == 1 &&
Chris Lattner1c07e722006-02-02 20:38:12 +0000742 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000743 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000744 FrameIndex = MI->getOperand(0).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000745 return MI->getOperand(4).getReg();
746 }
747 break;
748 }
749 return 0;
750}
751
752
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000753/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
754/// X86::MOVPC32r.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000755static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000756 bool isPICBase = false;
757 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
758 E = MRI.def_end(); I != E; ++I) {
759 MachineInstr *DefMI = I.getOperand().getParent();
760 if (DefMI->getOpcode() != X86::MOVPC32r)
761 return false;
762 assert(!isPICBase && "More than one PIC base?");
763 isPICBase = true;
764 }
765 return isPICBase;
766}
Evan Cheng9d15abe2008-03-31 07:54:19 +0000767
768/// isGVStub - Return true if the GV requires an extra load to get the
769/// real address.
770static inline bool isGVStub(GlobalValue *GV, X86TargetMachine &TM) {
771 return TM.getSubtarget<X86Subtarget>().GVRequiresExtraLoad(GV, TM, false);
772}
Evan Chenge771ebd2008-03-27 01:41:09 +0000773
Bill Wendling9f8fea32008-05-12 20:54:26 +0000774bool
775X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000776 switch (MI->getOpcode()) {
777 default: break;
Evan Chenge771ebd2008-03-27 01:41:09 +0000778 case X86::MOV8rm:
779 case X86::MOV16rm:
780 case X86::MOV16_rm:
781 case X86::MOV32rm:
782 case X86::MOV32_rm:
783 case X86::MOV64rm:
784 case X86::LD_Fp64m:
785 case X86::MOVSSrm:
786 case X86::MOVSDrm:
787 case X86::MOVAPSrm:
788 case X86::MOVAPDrm:
789 case X86::MMX_MOVD64rm:
790 case X86::MMX_MOVQ64rm: {
791 // Loads from constant pools are trivially rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000792 if (MI->getOperand(1).isReg() &&
793 MI->getOperand(2).isImm() &&
794 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
795 (MI->getOperand(4).isCPI() ||
796 (MI->getOperand(4).isGlobal() &&
Evan Cheng9d15abe2008-03-31 07:54:19 +0000797 isGVStub(MI->getOperand(4).getGlobal(), TM)))) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000798 unsigned BaseReg = MI->getOperand(1).getReg();
799 if (BaseReg == 0)
800 return true;
801 // Allow re-materialization of PIC load.
Dan Gohmand735b802008-10-03 15:45:36 +0000802 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengffe2eb02008-04-01 23:26:12 +0000803 return false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000804 const MachineFunction &MF = *MI->getParent()->getParent();
805 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge771ebd2008-03-27 01:41:09 +0000806 bool isPICBase = false;
807 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
808 E = MRI.def_end(); I != E; ++I) {
809 MachineInstr *DefMI = I.getOperand().getParent();
810 if (DefMI->getOpcode() != X86::MOVPC32r)
811 return false;
812 assert(!isPICBase && "More than one PIC base?");
813 isPICBase = true;
814 }
815 return isPICBase;
816 }
817 return false;
Evan Chengd8850a52008-02-22 09:25:47 +0000818 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000819
820 case X86::LEA32r:
821 case X86::LEA64r: {
Dan Gohmand735b802008-10-03 15:45:36 +0000822 if (MI->getOperand(2).isImm() &&
823 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
824 !MI->getOperand(4).isReg()) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000825 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000826 if (!MI->getOperand(1).isReg())
Dan Gohman83ccd142008-09-26 21:30:20 +0000827 return true;
Evan Chenge771ebd2008-03-27 01:41:09 +0000828 unsigned BaseReg = MI->getOperand(1).getReg();
829 if (BaseReg == 0)
830 return true;
831 // Allow re-materialization of lea PICBase + x.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000832 const MachineFunction &MF = *MI->getParent()->getParent();
833 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000834 return regIsPICBase(BaseReg, MRI);
Evan Chenge771ebd2008-03-27 01:41:09 +0000835 }
836 return false;
837 }
Dan Gohmanc101e952007-06-14 20:50:44 +0000838 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000839
Dan Gohmand45eddd2007-06-26 00:48:07 +0000840 // All other instructions marked M_REMATERIALIZABLE are always trivially
841 // rematerializable.
842 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000843}
844
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000845/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
846/// would clobber the EFLAGS condition register. Note the result may be
847/// conservative. If it cannot definitely determine the safety after visiting
848/// two instructions it assumes it's not safe.
849static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
850 MachineBasicBlock::iterator I) {
851 // For compile time consideration, if we are not able to determine the
852 // safety after visiting 2 instructions, we will assume it's not safe.
853 for (unsigned i = 0; i < 2; ++i) {
854 if (I == MBB.end())
855 // Reached end of block, it's safe.
856 return true;
857 bool SeenDef = false;
858 for (unsigned j = 0, e = I->getNumOperands(); j != e; ++j) {
859 MachineOperand &MO = I->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +0000860 if (!MO.isReg())
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000861 continue;
862 if (MO.getReg() == X86::EFLAGS) {
863 if (MO.isUse())
864 return false;
865 SeenDef = true;
866 }
867 }
868
869 if (SeenDef)
870 // This instruction defines EFLAGS, no need to look any further.
871 return true;
872 ++I;
873 }
874
875 // Conservative answer.
876 return false;
877}
878
Evan Chengca1267c2008-03-31 20:40:39 +0000879void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
880 MachineBasicBlock::iterator I,
881 unsigned DestReg,
882 const MachineInstr *Orig) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000883 unsigned SubIdx = Orig->getOperand(0).isReg()
Evan Cheng03eb3882008-04-16 23:44:44 +0000884 ? Orig->getOperand(0).getSubReg() : 0;
885 bool ChangeSubIdx = SubIdx != 0;
886 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
887 DestReg = RI.getSubReg(DestReg, SubIdx);
888 SubIdx = 0;
889 }
890
Evan Chengca1267c2008-03-31 20:40:39 +0000891 // MOV32r0 etc. are implemented with xor which clobbers condition code.
892 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000893 bool Emitted = false;
Evan Chengca1267c2008-03-31 20:40:39 +0000894 switch (Orig->getOpcode()) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000895 default: break;
Evan Chengca1267c2008-03-31 20:40:39 +0000896 case X86::MOV8r0:
Evan Chengca1267c2008-03-31 20:40:39 +0000897 case X86::MOV16r0:
Evan Chengca1267c2008-03-31 20:40:39 +0000898 case X86::MOV32r0:
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000899 case X86::MOV64r0: {
900 if (!isSafeToClobberEFLAGS(MBB, I)) {
901 unsigned Opc = 0;
902 switch (Orig->getOpcode()) {
903 default: break;
904 case X86::MOV8r0: Opc = X86::MOV8ri; break;
905 case X86::MOV16r0: Opc = X86::MOV16ri; break;
906 case X86::MOV32r0: Opc = X86::MOV32ri; break;
907 case X86::MOV64r0: Opc = X86::MOV64ri32; break;
908 }
909 BuildMI(MBB, I, get(Opc), DestReg).addImm(0);
910 Emitted = true;
911 }
Evan Chengca1267c2008-03-31 20:40:39 +0000912 break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000913 }
914 }
915
916 if (!Emitted) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000917 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +0000918 MI->getOperand(0).setReg(DestReg);
919 MBB.insert(I, MI);
Evan Chengca1267c2008-03-31 20:40:39 +0000920 }
Evan Cheng03eb3882008-04-16 23:44:44 +0000921
922 if (ChangeSubIdx) {
923 MachineInstr *NewMI = prior(I);
924 NewMI->getOperand(0).setSubReg(SubIdx);
925 }
Evan Chengca1267c2008-03-31 20:40:39 +0000926}
927
Chris Lattnera22edc82008-01-10 23:08:24 +0000928/// isInvariantLoad - Return true if the specified instruction (which is marked
929/// mayLoad) is loading from a location whose value is invariant across the
930/// function. For example, loading a value from the constant pool or from
931/// from the argument area of a function if it does not change. This should
932/// only return true of *all* loads the instruction does are invariant (if it
933/// does multiple loads).
934bool X86InstrInfo::isInvariantLoad(MachineInstr *MI) const {
Chris Lattner828bb6c2008-01-12 00:35:08 +0000935 // This code cares about loads from three cases: constant pool entries,
936 // invariant argument slots, and global stubs. In order to handle these cases
937 // for all of the myriad of X86 instructions, we just scan for a CP/FI/GV
Chris Lattner144ad582008-01-12 00:53:16 +0000938 // operand and base our analysis on it. This is safe because the address of
Chris Lattner828bb6c2008-01-12 00:35:08 +0000939 // none of these three cases is ever used as anything other than a load base
940 // and X86 doesn't have any instructions that load from multiple places.
941
942 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
943 const MachineOperand &MO = MI->getOperand(i);
Chris Lattnera22edc82008-01-10 23:08:24 +0000944 // Loads from constant pools are trivially invariant.
Dan Gohmand735b802008-10-03 15:45:36 +0000945 if (MO.isCPI())
Chris Lattner3b5a2212008-01-05 05:28:30 +0000946 return true;
Evan Cheng9d15abe2008-03-31 07:54:19 +0000947
Dan Gohmand735b802008-10-03 15:45:36 +0000948 if (MO.isGlobal())
Evan Cheng9d15abe2008-03-31 07:54:19 +0000949 return isGVStub(MO.getGlobal(), TM);
Chris Lattner828bb6c2008-01-12 00:35:08 +0000950
951 // If this is a load from an invariant stack slot, the load is a constant.
Dan Gohmand735b802008-10-03 15:45:36 +0000952 if (MO.isFI()) {
Chris Lattner828bb6c2008-01-12 00:35:08 +0000953 const MachineFrameInfo &MFI =
954 *MI->getParent()->getParent()->getFrameInfo();
955 int Idx = MO.getIndex();
Chris Lattner87943902008-01-10 04:16:31 +0000956 return MFI.isFixedObjectIndex(Idx) && MFI.isImmutableObjectIndex(Idx);
957 }
Bill Wendling627c00b2007-12-17 23:07:56 +0000958 }
Chris Lattner828bb6c2008-01-12 00:35:08 +0000959
Chris Lattnera22edc82008-01-10 23:08:24 +0000960 // All other instances of these instructions are presumed to have other
961 // issues.
Chris Lattnera83b34b2008-01-05 05:26:26 +0000962 return false;
Bill Wendling627c00b2007-12-17 23:07:56 +0000963}
964
Evan Cheng3f411c72007-10-05 08:04:01 +0000965/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
966/// is not marked dead.
967static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +0000968 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
969 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000970 if (MO.isReg() && MO.isDef() &&
Evan Cheng3f411c72007-10-05 08:04:01 +0000971 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
972 return true;
973 }
974 }
975 return false;
976}
977
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000978/// convertToThreeAddress - This method must be implemented by targets that
979/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
980/// may be able to convert a two-address instruction into a true
981/// three-address instruction on demand. This allows the X86 target (for
982/// example) to convert ADD and SHL instructions into LEA instructions if they
983/// would require register copies due to two-addressness.
984///
985/// This method returns a null pointer if the transformation cannot be
986/// performed, otherwise it returns the new instruction.
987///
Evan Cheng258ff672006-12-01 21:52:41 +0000988MachineInstr *
989X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
990 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000991 LiveVariables *LV) const {
Evan Cheng258ff672006-12-01 21:52:41 +0000992 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000993 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000994 // All instructions input are two-addr instructions. Get the known operands.
995 unsigned Dest = MI->getOperand(0).getReg();
996 unsigned Src = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000997 bool isDead = MI->getOperand(0).isDead();
998 bool isKill = MI->getOperand(1).isKill();
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000999
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001000 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +00001001 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001002 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng258ff672006-12-01 21:52:41 +00001003 bool DisableLEA16 = true;
1004
Evan Cheng559dc462007-10-05 20:34:26 +00001005 unsigned MIOpc = MI->getOpcode();
1006 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +00001007 case X86::SHUFPSrri: {
1008 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001009 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1010
Evan Chengaa3c1412006-05-30 21:45:53 +00001011 unsigned B = MI->getOperand(1).getReg();
1012 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001013 if (B != C) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001014 unsigned A = MI->getOperand(0).getReg();
1015 unsigned M = MI->getOperand(3).getImm();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001016 NewMI = BuildMI(MF, get(X86::PSHUFDri)).addReg(A, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +00001017 .addReg(B, false, false, isKill).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001018 break;
1019 }
Chris Lattner995f5502007-03-28 18:12:31 +00001020 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001021 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +00001022 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1023 // the flags produced by a shift yet, so this is safe.
Chris Lattner995f5502007-03-28 18:12:31 +00001024 unsigned ShAmt = MI->getOperand(2).getImm();
1025 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001026
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001027 NewMI = BuildMI(MF, get(X86::LEA64r)).addReg(Dest, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +00001028 .addReg(0).addImm(1 << ShAmt).addReg(Src, false, false, isKill).addImm(0);
Chris Lattner995f5502007-03-28 18:12:31 +00001029 break;
1030 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001031 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001032 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001033 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1034 // the flags produced by a shift yet, so this is safe.
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001035 unsigned ShAmt = MI->getOperand(2).getImm();
1036 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001037
Chris Lattnerf2177b82007-03-28 00:58:40 +00001038 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
1039 X86::LEA64_32r : X86::LEA32r;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001040 NewMI = BuildMI(MF, get(Opc)).addReg(Dest, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +00001041 .addReg(0).addImm(1 << ShAmt)
1042 .addReg(Src, false, false, isKill).addImm(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001043 break;
1044 }
1045 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001046 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +00001047 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1048 // the flags produced by a shift yet, so this is safe.
Evan Cheng61d9c862007-09-06 00:14:41 +00001049 unsigned ShAmt = MI->getOperand(2).getImm();
1050 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001051
Christopher Lambb8133712007-08-10 21:18:25 +00001052 if (DisableLEA16) {
1053 // If 16-bit LEA is disabled, use 32-bit LEA via subregisters.
Chris Lattner84bc5422007-12-31 04:13:23 +00001054 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Evan Cheng61d9c862007-09-06 00:14:41 +00001055 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1056 ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner84bc5422007-12-31 04:13:23 +00001057 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1058 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
Evan Cheng4499e492008-03-10 19:31:26 +00001059
Christopher Lamb1bc10082008-03-11 10:27:36 +00001060 // Build and insert into an implicit UNDEF value. This is OK because
1061 // well be shifting and then extracting the lower 16-bits.
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001062 BuildMI(*MFI, MBBI, get(X86::IMPLICIT_DEF), leaInReg);
1063 MachineInstr *InsMI = BuildMI(*MFI, MBBI, get(X86::INSERT_SUBREG),leaInReg)
Evan Cheng9f1c8312008-07-03 09:09:37 +00001064 .addReg(leaInReg).addReg(Src, false, false, isKill)
1065 .addImm(X86::SUBREG_16BIT);
Christopher Lambc9298232008-03-16 03:12:01 +00001066
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001067 NewMI = BuildMI(*MFI, MBBI, get(Opc), leaOutReg).addReg(0).addImm(1 << ShAmt)
Evan Cheng9f1c8312008-07-03 09:09:37 +00001068 .addReg(leaInReg, false, false, true).addImm(0);
Christopher Lambb8133712007-08-10 21:18:25 +00001069
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001070 MachineInstr *ExtMI = BuildMI(*MFI, MBBI, get(X86::EXTRACT_SUBREG))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001071 .addReg(Dest, true, false, false, isDead)
1072 .addReg(leaOutReg, false, false, true).addImm(X86::SUBREG_16BIT);
Owen Andersonf660c172008-07-02 23:41:07 +00001073 if (LV) {
Evan Cheng9f1c8312008-07-03 09:09:37 +00001074 // Update live variables
1075 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1076 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1077 if (isKill)
1078 LV->replaceKillInstruction(Src, MI, InsMI);
1079 if (isDead)
1080 LV->replaceKillInstruction(Dest, MI, ExtMI);
Owen Andersonf660c172008-07-02 23:41:07 +00001081 }
Evan Cheng9f1c8312008-07-03 09:09:37 +00001082 return ExtMI;
Christopher Lambb8133712007-08-10 21:18:25 +00001083 } else {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001084 NewMI = BuildMI(MF, get(X86::LEA16r)).addReg(Dest, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +00001085 .addReg(0).addImm(1 << ShAmt)
1086 .addReg(Src, false, false, isKill).addImm(0);
Christopher Lambb8133712007-08-10 21:18:25 +00001087 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001088 break;
Evan Chengccba76b2006-05-30 20:26:50 +00001089 }
Evan Cheng559dc462007-10-05 20:34:26 +00001090 default: {
1091 // The following opcodes also sets the condition code register(s). Only
1092 // convert them to equivalent lea if the condition code register def's
1093 // are dead!
1094 if (hasLiveCondCodeDef(MI))
1095 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +00001096
Evan Chengb76143c2007-10-09 07:14:53 +00001097 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng559dc462007-10-05 20:34:26 +00001098 switch (MIOpc) {
1099 default: return 0;
1100 case X86::INC64r:
Evan Chengb75ed322007-10-05 21:55:32 +00001101 case X86::INC32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001102 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001103 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1104 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001105 NewMI = addRegOffset(BuildMI(MF, get(Opc))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001106 .addReg(Dest, true, false, false, isDead),
1107 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001108 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001109 }
Evan Cheng559dc462007-10-05 20:34:26 +00001110 case X86::INC16r:
1111 case X86::INC64_16r:
1112 if (DisableLEA16) return 0;
1113 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001114 NewMI = addRegOffset(BuildMI(MF, get(X86::LEA16r))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001115 .addReg(Dest, true, false, false, isDead),
1116 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001117 break;
1118 case X86::DEC64r:
Evan Chengb75ed322007-10-05 21:55:32 +00001119 case X86::DEC32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001120 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001121 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1122 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001123 NewMI = addRegOffset(BuildMI(MF, get(Opc))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001124 .addReg(Dest, true, false, false, isDead),
1125 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001126 break;
1127 }
1128 case X86::DEC16r:
1129 case X86::DEC64_16r:
1130 if (DisableLEA16) return 0;
1131 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001132 NewMI = addRegOffset(BuildMI(MF, get(X86::LEA16r))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001133 .addReg(Dest, true, false, false, isDead),
1134 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001135 break;
1136 case X86::ADD64rr:
1137 case X86::ADD32rr: {
1138 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001139 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1140 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng9f1c8312008-07-03 09:09:37 +00001141 unsigned Src2 = MI->getOperand(2).getReg();
1142 bool isKill2 = MI->getOperand(2).isKill();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001143 NewMI = addRegReg(BuildMI(MF, get(Opc))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001144 .addReg(Dest, true, false, false, isDead),
1145 Src, isKill, Src2, isKill2);
1146 if (LV && isKill2)
1147 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001148 break;
1149 }
Evan Cheng9f1c8312008-07-03 09:09:37 +00001150 case X86::ADD16rr: {
Evan Cheng559dc462007-10-05 20:34:26 +00001151 if (DisableLEA16) return 0;
1152 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng9f1c8312008-07-03 09:09:37 +00001153 unsigned Src2 = MI->getOperand(2).getReg();
1154 bool isKill2 = MI->getOperand(2).isKill();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001155 NewMI = addRegReg(BuildMI(MF, get(X86::LEA16r))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001156 .addReg(Dest, true, false, false, isDead),
1157 Src, isKill, Src2, isKill2);
1158 if (LV && isKill2)
1159 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001160 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001161 }
Evan Cheng559dc462007-10-05 20:34:26 +00001162 case X86::ADD64ri32:
1163 case X86::ADD64ri8:
1164 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmand735b802008-10-03 15:45:36 +00001165 if (MI->getOperand(2).isImm())
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001166 NewMI = addRegOffset(BuildMI(MF, get(X86::LEA64r))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001167 .addReg(Dest, true, false, false, isDead),
1168 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001169 break;
1170 case X86::ADD32ri:
1171 case X86::ADD32ri8:
1172 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmand735b802008-10-03 15:45:36 +00001173 if (MI->getOperand(2).isImm()) {
Evan Chengb76143c2007-10-09 07:14:53 +00001174 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001175 NewMI = addRegOffset(BuildMI(MF, get(Opc))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001176 .addReg(Dest, true, false, false, isDead),
1177 Src, isKill, MI->getOperand(2).getImm());
Evan Chengb76143c2007-10-09 07:14:53 +00001178 }
Evan Cheng559dc462007-10-05 20:34:26 +00001179 break;
1180 case X86::ADD16ri:
1181 case X86::ADD16ri8:
1182 if (DisableLEA16) return 0;
1183 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmand735b802008-10-03 15:45:36 +00001184 if (MI->getOperand(2).isImm())
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001185 NewMI = addRegOffset(BuildMI(MF, get(X86::LEA16r))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001186 .addReg(Dest, true, false, false, isDead),
1187 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001188 break;
1189 case X86::SHL16ri:
1190 if (DisableLEA16) return 0;
1191 case X86::SHL32ri:
1192 case X86::SHL64ri: {
Dan Gohmand735b802008-10-03 15:45:36 +00001193 assert(MI->getNumOperands() >= 3 && MI->getOperand(2).isImm() &&
Evan Cheng559dc462007-10-05 20:34:26 +00001194 "Unknown shl instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001195 unsigned ShAmt = MI->getOperand(2).getImm();
Evan Cheng559dc462007-10-05 20:34:26 +00001196 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
1197 X86AddressMode AM;
1198 AM.Scale = 1 << ShAmt;
1199 AM.IndexReg = Src;
1200 unsigned Opc = MIOpc == X86::SHL64ri ? X86::LEA64r
Evan Chengb76143c2007-10-09 07:14:53 +00001201 : (MIOpc == X86::SHL32ri
1202 ? (is64Bit ? X86::LEA64_32r : X86::LEA32r) : X86::LEA16r);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001203 NewMI = addFullAddress(BuildMI(MF, get(Opc))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001204 .addReg(Dest, true, false, false, isDead), AM);
1205 if (isKill)
1206 NewMI->getOperand(3).setIsKill(true);
Evan Cheng559dc462007-10-05 20:34:26 +00001207 }
1208 break;
1209 }
1210 }
1211 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001212 }
1213
Evan Cheng15246732008-02-07 08:29:53 +00001214 if (!NewMI) return 0;
1215
Evan Cheng9f1c8312008-07-03 09:09:37 +00001216 if (LV) { // Update live variables
1217 if (isKill)
1218 LV->replaceKillInstruction(Src, MI, NewMI);
1219 if (isDead)
1220 LV->replaceKillInstruction(Dest, MI, NewMI);
1221 }
1222
Evan Cheng559dc462007-10-05 20:34:26 +00001223 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001224 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001225}
1226
Chris Lattner41e431b2005-01-19 07:11:01 +00001227/// commuteInstruction - We have a few instructions that must be hacked on to
1228/// commute them.
1229///
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001230MachineInstr *
1231X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner41e431b2005-01-19 07:11:01 +00001232 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +00001233 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1234 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +00001235 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +00001236 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1237 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1238 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +00001239 unsigned Opc;
1240 unsigned Size;
1241 switch (MI->getOpcode()) {
1242 default: assert(0 && "Unreachable!");
1243 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1244 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1245 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1246 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +00001247 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1248 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +00001249 }
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001250 unsigned Amt = MI->getOperand(3).getImm();
Chris Lattner41e431b2005-01-19 07:11:01 +00001251 unsigned A = MI->getOperand(0).getReg();
1252 unsigned B = MI->getOperand(1).getReg();
1253 unsigned C = MI->getOperand(2).getReg();
Evan Cheng457b88f2008-07-03 00:04:51 +00001254 bool AisDead = MI->getOperand(0).isDead();
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001255 bool BisKill = MI->getOperand(1).isKill();
1256 bool CisKill = MI->getOperand(2).isKill();
Evan Chenga4d16a12008-02-13 02:46:49 +00001257 // If machine instrs are no longer in two-address forms, update
1258 // destination register as well.
1259 if (A == B) {
1260 // Must be two address instruction!
1261 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
1262 "Expecting a two-address instruction!");
1263 A = C;
1264 CisKill = false;
1265 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001266 MachineFunction &MF = *MI->getParent()->getParent();
1267 return BuildMI(MF, get(Opc))
1268 .addReg(A, true, false, false, AisDead)
Evan Cheng457b88f2008-07-03 00:04:51 +00001269 .addReg(C, false, false, CisKill)
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001270 .addReg(B, false, false, BisKill).addImm(Size-Amt);
Chris Lattner41e431b2005-01-19 07:11:01 +00001271 }
Evan Cheng7ad42d92007-10-05 23:13:21 +00001272 case X86::CMOVB16rr:
1273 case X86::CMOVB32rr:
1274 case X86::CMOVB64rr:
1275 case X86::CMOVAE16rr:
1276 case X86::CMOVAE32rr:
1277 case X86::CMOVAE64rr:
1278 case X86::CMOVE16rr:
1279 case X86::CMOVE32rr:
1280 case X86::CMOVE64rr:
1281 case X86::CMOVNE16rr:
1282 case X86::CMOVNE32rr:
1283 case X86::CMOVNE64rr:
1284 case X86::CMOVBE16rr:
1285 case X86::CMOVBE32rr:
1286 case X86::CMOVBE64rr:
1287 case X86::CMOVA16rr:
1288 case X86::CMOVA32rr:
1289 case X86::CMOVA64rr:
1290 case X86::CMOVL16rr:
1291 case X86::CMOVL32rr:
1292 case X86::CMOVL64rr:
1293 case X86::CMOVGE16rr:
1294 case X86::CMOVGE32rr:
1295 case X86::CMOVGE64rr:
1296 case X86::CMOVLE16rr:
1297 case X86::CMOVLE32rr:
1298 case X86::CMOVLE64rr:
1299 case X86::CMOVG16rr:
1300 case X86::CMOVG32rr:
1301 case X86::CMOVG64rr:
1302 case X86::CMOVS16rr:
1303 case X86::CMOVS32rr:
1304 case X86::CMOVS64rr:
1305 case X86::CMOVNS16rr:
1306 case X86::CMOVNS32rr:
1307 case X86::CMOVNS64rr:
1308 case X86::CMOVP16rr:
1309 case X86::CMOVP32rr:
1310 case X86::CMOVP64rr:
1311 case X86::CMOVNP16rr:
1312 case X86::CMOVNP32rr:
1313 case X86::CMOVNP64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001314 unsigned Opc = 0;
1315 switch (MI->getOpcode()) {
1316 default: break;
1317 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1318 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1319 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1320 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1321 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1322 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1323 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1324 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1325 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1326 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1327 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1328 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1329 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1330 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1331 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1332 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1333 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1334 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1335 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1336 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1337 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1338 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1339 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1340 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1341 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1342 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1343 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1344 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1345 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1346 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1347 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1348 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
1349 case X86::CMOVS64rr: Opc = X86::CMOVNS32rr; break;
1350 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1351 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1352 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1353 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1354 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
1355 case X86::CMOVP64rr: Opc = X86::CMOVNP32rr; break;
1356 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1357 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1358 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
1359 }
1360
Chris Lattner5080f4d2008-01-11 18:10:50 +00001361 MI->setDesc(get(Opc));
Evan Cheng7ad42d92007-10-05 23:13:21 +00001362 // Fallthrough intended.
1363 }
Chris Lattner41e431b2005-01-19 07:11:01 +00001364 default:
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001365 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001366 }
1367}
1368
Chris Lattner7fbe9722006-10-20 17:42:20 +00001369static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1370 switch (BrOpc) {
1371 default: return X86::COND_INVALID;
1372 case X86::JE: return X86::COND_E;
1373 case X86::JNE: return X86::COND_NE;
1374 case X86::JL: return X86::COND_L;
1375 case X86::JLE: return X86::COND_LE;
1376 case X86::JG: return X86::COND_G;
1377 case X86::JGE: return X86::COND_GE;
1378 case X86::JB: return X86::COND_B;
1379 case X86::JBE: return X86::COND_BE;
1380 case X86::JA: return X86::COND_A;
1381 case X86::JAE: return X86::COND_AE;
1382 case X86::JS: return X86::COND_S;
1383 case X86::JNS: return X86::COND_NS;
1384 case X86::JP: return X86::COND_P;
1385 case X86::JNP: return X86::COND_NP;
1386 case X86::JO: return X86::COND_O;
1387 case X86::JNO: return X86::COND_NO;
1388 }
1389}
1390
1391unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1392 switch (CC) {
1393 default: assert(0 && "Illegal condition code!");
Evan Chenge5f62042007-09-29 00:00:36 +00001394 case X86::COND_E: return X86::JE;
1395 case X86::COND_NE: return X86::JNE;
1396 case X86::COND_L: return X86::JL;
1397 case X86::COND_LE: return X86::JLE;
1398 case X86::COND_G: return X86::JG;
1399 case X86::COND_GE: return X86::JGE;
1400 case X86::COND_B: return X86::JB;
1401 case X86::COND_BE: return X86::JBE;
1402 case X86::COND_A: return X86::JA;
1403 case X86::COND_AE: return X86::JAE;
1404 case X86::COND_S: return X86::JS;
1405 case X86::COND_NS: return X86::JNS;
1406 case X86::COND_P: return X86::JP;
1407 case X86::COND_NP: return X86::JNP;
1408 case X86::COND_O: return X86::JO;
1409 case X86::COND_NO: return X86::JNO;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001410 }
1411}
1412
Chris Lattner9cd68752006-10-21 05:52:40 +00001413/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1414/// e.g. turning COND_E to COND_NE.
1415X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1416 switch (CC) {
1417 default: assert(0 && "Illegal condition code!");
1418 case X86::COND_E: return X86::COND_NE;
1419 case X86::COND_NE: return X86::COND_E;
1420 case X86::COND_L: return X86::COND_GE;
1421 case X86::COND_LE: return X86::COND_G;
1422 case X86::COND_G: return X86::COND_LE;
1423 case X86::COND_GE: return X86::COND_L;
1424 case X86::COND_B: return X86::COND_AE;
1425 case X86::COND_BE: return X86::COND_A;
1426 case X86::COND_A: return X86::COND_BE;
1427 case X86::COND_AE: return X86::COND_B;
1428 case X86::COND_S: return X86::COND_NS;
1429 case X86::COND_NS: return X86::COND_S;
1430 case X86::COND_P: return X86::COND_NP;
1431 case X86::COND_NP: return X86::COND_P;
1432 case X86::COND_O: return X86::COND_NO;
1433 case X86::COND_NO: return X86::COND_O;
1434 }
1435}
1436
Dale Johannesen318093b2007-06-14 22:03:45 +00001437bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner749c6f62008-01-07 07:27:27 +00001438 const TargetInstrDesc &TID = MI->getDesc();
1439 if (!TID.isTerminator()) return false;
Chris Lattner69244302008-01-07 01:56:04 +00001440
1441 // Conditional branch is a special case.
Chris Lattner749c6f62008-01-07 07:27:27 +00001442 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner69244302008-01-07 01:56:04 +00001443 return true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001444 if (!TID.isPredicable())
Chris Lattner69244302008-01-07 01:56:04 +00001445 return true;
1446 return !isPredicated(MI);
Dale Johannesen318093b2007-06-14 22:03:45 +00001447}
Chris Lattner9cd68752006-10-21 05:52:40 +00001448
Evan Cheng85dce6c2007-07-26 17:32:14 +00001449// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1450static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1451 const X86InstrInfo &TII) {
1452 if (MI->getOpcode() == X86::FP_REG_KILL)
1453 return false;
1454 return TII.isUnpredicatedTerminator(MI);
1455}
1456
Chris Lattner7fbe9722006-10-20 17:42:20 +00001457bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1458 MachineBasicBlock *&TBB,
1459 MachineBasicBlock *&FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +00001460 SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001461 // If the block has no terminators, it just falls into the block after it.
1462 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng85dce6c2007-07-26 17:32:14 +00001463 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this))
Chris Lattner7fbe9722006-10-20 17:42:20 +00001464 return false;
1465
1466 // Get the last instruction in the block.
1467 MachineInstr *LastInst = I;
1468
1469 // If there is only one terminator instruction, process it.
Evan Cheng85dce6c2007-07-26 17:32:14 +00001470 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this)) {
Chris Lattner749c6f62008-01-07 07:27:27 +00001471 if (!LastInst->getDesc().isBranch())
Chris Lattner7fbe9722006-10-20 17:42:20 +00001472 return true;
1473
1474 // If the block ends with a branch there are 3 possibilities:
1475 // it's an unconditional, conditional, or indirect branch.
1476
1477 if (LastInst->getOpcode() == X86::JMP) {
Chris Lattner8aa797a2007-12-30 23:10:15 +00001478 TBB = LastInst->getOperand(0).getMBB();
Chris Lattner7fbe9722006-10-20 17:42:20 +00001479 return false;
1480 }
1481 X86::CondCode BranchCode = GetCondFromBranchOpc(LastInst->getOpcode());
1482 if (BranchCode == X86::COND_INVALID)
1483 return true; // Can't handle indirect branch.
1484
1485 // Otherwise, block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +00001486 TBB = LastInst->getOperand(0).getMBB();
Chris Lattner7fbe9722006-10-20 17:42:20 +00001487 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1488 return false;
1489 }
1490
1491 // Get the instruction before it if it's a terminator.
1492 MachineInstr *SecondLastInst = I;
1493
1494 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng85dce6c2007-07-26 17:32:14 +00001495 if (SecondLastInst && I != MBB.begin() &&
1496 isBrAnalysisUnpredicatedTerminator(--I, *this))
Chris Lattner7fbe9722006-10-20 17:42:20 +00001497 return true;
1498
Chris Lattner6ce64432006-10-30 22:27:23 +00001499 // If the block ends with X86::JMP and a conditional branch, handle it.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001500 X86::CondCode BranchCode = GetCondFromBranchOpc(SecondLastInst->getOpcode());
1501 if (BranchCode != X86::COND_INVALID && LastInst->getOpcode() == X86::JMP) {
Chris Lattner8aa797a2007-12-30 23:10:15 +00001502 TBB = SecondLastInst->getOperand(0).getMBB();
Chris Lattner6ce64432006-10-30 22:27:23 +00001503 Cond.push_back(MachineOperand::CreateImm(BranchCode));
Chris Lattner8aa797a2007-12-30 23:10:15 +00001504 FBB = LastInst->getOperand(0).getMBB();
Chris Lattner6ce64432006-10-30 22:27:23 +00001505 return false;
1506 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001507
Dale Johannesen13e8b512007-06-13 17:59:52 +00001508 // If the block ends with two X86::JMPs, handle it. The second one is not
1509 // executed, so remove it.
1510 if (SecondLastInst->getOpcode() == X86::JMP &&
1511 LastInst->getOpcode() == X86::JMP) {
Chris Lattner8aa797a2007-12-30 23:10:15 +00001512 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +00001513 I = LastInst;
1514 I->eraseFromParent();
1515 return false;
1516 }
1517
Chris Lattner7fbe9722006-10-20 17:42:20 +00001518 // Otherwise, can't handle this.
1519 return true;
1520}
1521
Evan Cheng6ae36262007-05-18 00:18:17 +00001522unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001523 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +00001524 if (I == MBB.begin()) return 0;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001525 --I;
1526 if (I->getOpcode() != X86::JMP &&
1527 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
Evan Cheng6ae36262007-05-18 00:18:17 +00001528 return 0;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001529
1530 // Remove the branch.
1531 I->eraseFromParent();
1532
1533 I = MBB.end();
1534
Evan Cheng6ae36262007-05-18 00:18:17 +00001535 if (I == MBB.begin()) return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001536 --I;
1537 if (GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
Evan Cheng6ae36262007-05-18 00:18:17 +00001538 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001539
1540 // Remove the branch.
1541 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +00001542 return 2;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001543}
1544
Owen Andersonf6372aa2008-01-01 21:11:32 +00001545static const MachineInstrBuilder &X86InstrAddOperand(MachineInstrBuilder &MIB,
Dan Gohman8e8b8a22008-10-16 01:49:15 +00001546 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +00001547 if (MO.isReg())
Owen Andersonf6372aa2008-01-01 21:11:32 +00001548 MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit(),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001549 MO.isKill(), MO.isDead(), MO.getSubReg());
Dan Gohmand735b802008-10-03 15:45:36 +00001550 else if (MO.isImm())
Owen Andersonf6372aa2008-01-01 21:11:32 +00001551 MIB = MIB.addImm(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +00001552 else if (MO.isFI())
Owen Andersonf6372aa2008-01-01 21:11:32 +00001553 MIB = MIB.addFrameIndex(MO.getIndex());
Dan Gohmand735b802008-10-03 15:45:36 +00001554 else if (MO.isGlobal())
Owen Andersonf6372aa2008-01-01 21:11:32 +00001555 MIB = MIB.addGlobalAddress(MO.getGlobal(), MO.getOffset());
Dan Gohmand735b802008-10-03 15:45:36 +00001556 else if (MO.isCPI())
Owen Andersonf6372aa2008-01-01 21:11:32 +00001557 MIB = MIB.addConstantPoolIndex(MO.getIndex(), MO.getOffset());
Dan Gohmand735b802008-10-03 15:45:36 +00001558 else if (MO.isJTI())
Owen Andersonf6372aa2008-01-01 21:11:32 +00001559 MIB = MIB.addJumpTableIndex(MO.getIndex());
Dan Gohmand735b802008-10-03 15:45:36 +00001560 else if (MO.isSymbol())
Owen Andersonf6372aa2008-01-01 21:11:32 +00001561 MIB = MIB.addExternalSymbol(MO.getSymbolName());
1562 else
1563 assert(0 && "Unknown operand for X86InstrAddOperand!");
1564
1565 return MIB;
1566}
1567
Evan Cheng6ae36262007-05-18 00:18:17 +00001568unsigned
1569X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1570 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +00001571 const SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001572 // Shouldn't be a fall through.
1573 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +00001574 assert((Cond.size() == 1 || Cond.size() == 0) &&
1575 "X86 branch conditions have one component!");
1576
1577 if (FBB == 0) { // One way branch.
1578 if (Cond.empty()) {
1579 // Unconditional branch?
Evan Chengc0f64ff2006-11-27 23:37:22 +00001580 BuildMI(&MBB, get(X86::JMP)).addMBB(TBB);
Chris Lattner34a84ac2006-10-21 05:34:23 +00001581 } else {
1582 // Conditional branch.
1583 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +00001584 BuildMI(&MBB, get(Opc)).addMBB(TBB);
Chris Lattner34a84ac2006-10-21 05:34:23 +00001585 }
Evan Cheng6ae36262007-05-18 00:18:17 +00001586 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001587 }
1588
Chris Lattner879d09c2006-10-21 05:42:09 +00001589 // Two-way Conditional branch.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001590 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +00001591 BuildMI(&MBB, get(Opc)).addMBB(TBB);
1592 BuildMI(&MBB, get(X86::JMP)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +00001593 return 2;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001594}
1595
Owen Anderson940f83e2008-08-26 18:03:31 +00001596bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner5c927502008-03-09 08:46:19 +00001597 MachineBasicBlock::iterator MI,
1598 unsigned DestReg, unsigned SrcReg,
1599 const TargetRegisterClass *DestRC,
1600 const TargetRegisterClass *SrcRC) const {
Chris Lattner90b347d2008-03-09 07:58:04 +00001601 if (DestRC == SrcRC) {
1602 unsigned Opc;
1603 if (DestRC == &X86::GR64RegClass) {
1604 Opc = X86::MOV64rr;
1605 } else if (DestRC == &X86::GR32RegClass) {
1606 Opc = X86::MOV32rr;
1607 } else if (DestRC == &X86::GR16RegClass) {
1608 Opc = X86::MOV16rr;
1609 } else if (DestRC == &X86::GR8RegClass) {
1610 Opc = X86::MOV8rr;
1611 } else if (DestRC == &X86::GR32_RegClass) {
1612 Opc = X86::MOV32_rr;
1613 } else if (DestRC == &X86::GR16_RegClass) {
1614 Opc = X86::MOV16_rr;
1615 } else if (DestRC == &X86::RFP32RegClass) {
1616 Opc = X86::MOV_Fp3232;
1617 } else if (DestRC == &X86::RFP64RegClass || DestRC == &X86::RSTRegClass) {
1618 Opc = X86::MOV_Fp6464;
1619 } else if (DestRC == &X86::RFP80RegClass) {
1620 Opc = X86::MOV_Fp8080;
1621 } else if (DestRC == &X86::FR32RegClass) {
1622 Opc = X86::FsMOVAPSrr;
1623 } else if (DestRC == &X86::FR64RegClass) {
1624 Opc = X86::FsMOVAPDrr;
1625 } else if (DestRC == &X86::VR128RegClass) {
1626 Opc = X86::MOVAPSrr;
1627 } else if (DestRC == &X86::VR64RegClass) {
1628 Opc = X86::MMX_MOVQ64rr;
1629 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +00001630 return false;
Owen Andersond10fd972007-12-31 06:32:00 +00001631 }
Chris Lattner90b347d2008-03-09 07:58:04 +00001632 BuildMI(MBB, MI, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001633 return true;
Owen Andersond10fd972007-12-31 06:32:00 +00001634 }
Chris Lattner90b347d2008-03-09 07:58:04 +00001635
1636 // Moving EFLAGS to / from another register requires a push and a pop.
1637 if (SrcRC == &X86::CCRRegClass) {
Owen Andersona3177672008-08-26 18:50:40 +00001638 if (SrcReg != X86::EFLAGS)
1639 return false;
Chris Lattner90b347d2008-03-09 07:58:04 +00001640 if (DestRC == &X86::GR64RegClass) {
1641 BuildMI(MBB, MI, get(X86::PUSHFQ));
1642 BuildMI(MBB, MI, get(X86::POP64r), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001643 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00001644 } else if (DestRC == &X86::GR32RegClass) {
1645 BuildMI(MBB, MI, get(X86::PUSHFD));
1646 BuildMI(MBB, MI, get(X86::POP32r), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001647 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00001648 }
1649 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersona3177672008-08-26 18:50:40 +00001650 if (DestReg != X86::EFLAGS)
1651 return false;
Chris Lattner90b347d2008-03-09 07:58:04 +00001652 if (SrcRC == &X86::GR64RegClass) {
1653 BuildMI(MBB, MI, get(X86::PUSH64r)).addReg(SrcReg);
1654 BuildMI(MBB, MI, get(X86::POPFQ));
Owen Anderson940f83e2008-08-26 18:03:31 +00001655 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00001656 } else if (SrcRC == &X86::GR32RegClass) {
1657 BuildMI(MBB, MI, get(X86::PUSH32r)).addReg(SrcReg);
1658 BuildMI(MBB, MI, get(X86::POPFD));
Owen Anderson940f83e2008-08-26 18:03:31 +00001659 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00001660 }
Owen Andersond10fd972007-12-31 06:32:00 +00001661 }
Chris Lattner5c927502008-03-09 08:46:19 +00001662
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001663 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner5c927502008-03-09 08:46:19 +00001664 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner24e0a542008-03-21 06:38:26 +00001665 // Copying from ST(0)/ST(1).
Owen Anderson940f83e2008-08-26 18:03:31 +00001666 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
1667 // Can only copy from ST(0)/ST(1) right now
1668 return false;
Chris Lattner24e0a542008-03-21 06:38:26 +00001669 bool isST0 = SrcReg == X86::ST0;
Chris Lattner5c927502008-03-09 08:46:19 +00001670 unsigned Opc;
1671 if (DestRC == &X86::RFP32RegClass)
Chris Lattner24e0a542008-03-21 06:38:26 +00001672 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner5c927502008-03-09 08:46:19 +00001673 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner24e0a542008-03-21 06:38:26 +00001674 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner5c927502008-03-09 08:46:19 +00001675 else {
Owen Andersona3177672008-08-26 18:50:40 +00001676 if (DestRC != &X86::RFP80RegClass)
1677 return false;
Chris Lattner24e0a542008-03-21 06:38:26 +00001678 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner5c927502008-03-09 08:46:19 +00001679 }
1680 BuildMI(MBB, MI, get(Opc), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001681 return true;
Chris Lattner5c927502008-03-09 08:46:19 +00001682 }
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001683
1684 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1685 if (DestRC == &X86::RSTRegClass) {
1686 // Copying to ST(0). FIXME: handle ST(1) also
Owen Anderson940f83e2008-08-26 18:03:31 +00001687 if (DestReg != X86::ST0)
1688 // Can only copy to TOS right now
1689 return false;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001690 unsigned Opc;
1691 if (SrcRC == &X86::RFP32RegClass)
1692 Opc = X86::FpSET_ST0_32;
1693 else if (SrcRC == &X86::RFP64RegClass)
1694 Opc = X86::FpSET_ST0_64;
1695 else {
Owen Andersona3177672008-08-26 18:50:40 +00001696 if (SrcRC != &X86::RFP80RegClass)
1697 return false;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001698 Opc = X86::FpSET_ST0_80;
1699 }
1700 BuildMI(MBB, MI, get(Opc)).addReg(SrcReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001701 return true;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00001702 }
Chris Lattner5c927502008-03-09 08:46:19 +00001703
Owen Anderson940f83e2008-08-26 18:03:31 +00001704 // Not yet supported!
1705 return false;
Owen Andersond10fd972007-12-31 06:32:00 +00001706}
1707
Owen Andersonf6372aa2008-01-01 21:11:32 +00001708static unsigned getStoreRegOpcode(const TargetRegisterClass *RC,
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00001709 bool isStackAligned) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001710 unsigned Opc = 0;
1711 if (RC == &X86::GR64RegClass) {
1712 Opc = X86::MOV64mr;
1713 } else if (RC == &X86::GR32RegClass) {
1714 Opc = X86::MOV32mr;
1715 } else if (RC == &X86::GR16RegClass) {
1716 Opc = X86::MOV16mr;
1717 } else if (RC == &X86::GR8RegClass) {
1718 Opc = X86::MOV8mr;
1719 } else if (RC == &X86::GR32_RegClass) {
1720 Opc = X86::MOV32_mr;
1721 } else if (RC == &X86::GR16_RegClass) {
1722 Opc = X86::MOV16_mr;
1723 } else if (RC == &X86::RFP80RegClass) {
1724 Opc = X86::ST_FpP80m; // pops
1725 } else if (RC == &X86::RFP64RegClass) {
1726 Opc = X86::ST_Fp64m;
1727 } else if (RC == &X86::RFP32RegClass) {
1728 Opc = X86::ST_Fp32m;
1729 } else if (RC == &X86::FR32RegClass) {
1730 Opc = X86::MOVSSmr;
1731 } else if (RC == &X86::FR64RegClass) {
1732 Opc = X86::MOVSDmr;
1733 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00001734 // If stack is realigned we can use aligned stores.
1735 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
Owen Andersonf6372aa2008-01-01 21:11:32 +00001736 } else if (RC == &X86::VR64RegClass) {
1737 Opc = X86::MMX_MOVQ64mr;
1738 } else {
1739 assert(0 && "Unknown regclass");
1740 abort();
1741 }
1742
1743 return Opc;
1744}
1745
1746void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
1747 MachineBasicBlock::iterator MI,
1748 unsigned SrcReg, bool isKill, int FrameIdx,
1749 const TargetRegisterClass *RC) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00001750 const MachineFunction &MF = *MBB.getParent();
Evan Cheng41c08402008-07-21 06:34:17 +00001751 bool isAligned = (RI.getStackAlignment() >= 16) ||
1752 RI.needsStackRealignment(MF);
1753 unsigned Opc = getStoreRegOpcode(RC, isAligned);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001754 addFrameReference(BuildMI(MBB, MI, get(Opc)), FrameIdx)
1755 .addReg(SrcReg, false, false, isKill);
1756}
1757
1758void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
1759 bool isKill,
1760 SmallVectorImpl<MachineOperand> &Addr,
1761 const TargetRegisterClass *RC,
1762 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng41c08402008-07-21 06:34:17 +00001763 bool isAligned = (RI.getStackAlignment() >= 16) ||
1764 RI.needsStackRealignment(MF);
1765 unsigned Opc = getStoreRegOpcode(RC, isAligned);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001766 MachineInstrBuilder MIB = BuildMI(MF, get(Opc));
Owen Andersonf6372aa2008-01-01 21:11:32 +00001767 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
1768 MIB = X86InstrAddOperand(MIB, Addr[i]);
1769 MIB.addReg(SrcReg, false, false, isKill);
1770 NewMIs.push_back(MIB);
1771}
1772
1773static unsigned getLoadRegOpcode(const TargetRegisterClass *RC,
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00001774 bool isStackAligned) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001775 unsigned Opc = 0;
1776 if (RC == &X86::GR64RegClass) {
1777 Opc = X86::MOV64rm;
1778 } else if (RC == &X86::GR32RegClass) {
1779 Opc = X86::MOV32rm;
1780 } else if (RC == &X86::GR16RegClass) {
1781 Opc = X86::MOV16rm;
1782 } else if (RC == &X86::GR8RegClass) {
1783 Opc = X86::MOV8rm;
1784 } else if (RC == &X86::GR32_RegClass) {
1785 Opc = X86::MOV32_rm;
1786 } else if (RC == &X86::GR16_RegClass) {
1787 Opc = X86::MOV16_rm;
1788 } else if (RC == &X86::RFP80RegClass) {
1789 Opc = X86::LD_Fp80m;
1790 } else if (RC == &X86::RFP64RegClass) {
1791 Opc = X86::LD_Fp64m;
1792 } else if (RC == &X86::RFP32RegClass) {
1793 Opc = X86::LD_Fp32m;
1794 } else if (RC == &X86::FR32RegClass) {
1795 Opc = X86::MOVSSrm;
1796 } else if (RC == &X86::FR64RegClass) {
1797 Opc = X86::MOVSDrm;
1798 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00001799 // If stack is realigned we can use aligned loads.
1800 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
Owen Andersonf6372aa2008-01-01 21:11:32 +00001801 } else if (RC == &X86::VR64RegClass) {
1802 Opc = X86::MMX_MOVQ64rm;
1803 } else {
1804 assert(0 && "Unknown regclass");
1805 abort();
1806 }
1807
1808 return Opc;
1809}
1810
1811void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00001812 MachineBasicBlock::iterator MI,
1813 unsigned DestReg, int FrameIdx,
1814 const TargetRegisterClass *RC) const{
1815 const MachineFunction &MF = *MBB.getParent();
Evan Cheng41c08402008-07-21 06:34:17 +00001816 bool isAligned = (RI.getStackAlignment() >= 16) ||
1817 RI.needsStackRealignment(MF);
1818 unsigned Opc = getLoadRegOpcode(RC, isAligned);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001819 addFrameReference(BuildMI(MBB, MI, get(Opc), DestReg), FrameIdx);
1820}
1821
1822void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Cheng9f1c8312008-07-03 09:09:37 +00001823 SmallVectorImpl<MachineOperand> &Addr,
1824 const TargetRegisterClass *RC,
Owen Andersonf6372aa2008-01-01 21:11:32 +00001825 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng41c08402008-07-21 06:34:17 +00001826 bool isAligned = (RI.getStackAlignment() >= 16) ||
1827 RI.needsStackRealignment(MF);
1828 unsigned Opc = getLoadRegOpcode(RC, isAligned);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001829 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001830 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
1831 MIB = X86InstrAddOperand(MIB, Addr[i]);
1832 NewMIs.push_back(MIB);
1833}
1834
Owen Andersond94b6a12008-01-04 23:57:37 +00001835bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00001836 MachineBasicBlock::iterator MI,
Owen Andersond94b6a12008-01-04 23:57:37 +00001837 const std::vector<CalleeSavedInfo> &CSI) const {
1838 if (CSI.empty())
1839 return false;
1840
Evan Chenga67f32a2008-09-26 19:14:21 +00001841 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00001842 unsigned SlotSize = is64Bit ? 8 : 4;
1843
1844 MachineFunction &MF = *MBB.getParent();
1845 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1846 X86FI->setCalleeSavedFrameSize(CSI.size() * SlotSize);
1847
Owen Andersond94b6a12008-01-04 23:57:37 +00001848 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
1849 for (unsigned i = CSI.size(); i != 0; --i) {
1850 unsigned Reg = CSI[i-1].getReg();
1851 // Add the callee-saved register as live-in. It's killed at the spill.
1852 MBB.addLiveIn(Reg);
1853 BuildMI(MBB, MI, get(Opc)).addReg(Reg);
1854 }
1855 return true;
1856}
1857
1858bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00001859 MachineBasicBlock::iterator MI,
Owen Andersond94b6a12008-01-04 23:57:37 +00001860 const std::vector<CalleeSavedInfo> &CSI) const {
1861 if (CSI.empty())
1862 return false;
1863
1864 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
1865
1866 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
1867 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1868 unsigned Reg = CSI[i].getReg();
1869 BuildMI(MBB, MI, get(Opc), Reg);
1870 }
1871 return true;
1872}
1873
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001874static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohman8e8b8a22008-10-16 01:49:15 +00001875 const SmallVector<MachineOperand,4> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00001876 MachineInstr *MI, const TargetInstrInfo &TII) {
1877 // Create the base instruction with the memory operand as the first part.
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001878 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00001879 MachineInstrBuilder MIB(NewMI);
1880 unsigned NumAddrOps = MOs.size();
1881 for (unsigned i = 0; i != NumAddrOps; ++i)
1882 MIB = X86InstrAddOperand(MIB, MOs[i]);
1883 if (NumAddrOps < 4) // FrameIndex only
1884 MIB.addImm(1).addReg(0).addImm(0);
1885
1886 // Loop over the rest of the ri operands, converting them over.
Chris Lattner749c6f62008-01-07 07:27:27 +00001887 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson43dbe052008-01-07 01:35:02 +00001888 for (unsigned i = 0; i != NumOps; ++i) {
1889 MachineOperand &MO = MI->getOperand(i+2);
1890 MIB = X86InstrAddOperand(MIB, MO);
1891 }
1892 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
1893 MachineOperand &MO = MI->getOperand(i);
1894 MIB = X86InstrAddOperand(MIB, MO);
1895 }
1896 return MIB;
1897}
1898
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001899static MachineInstr *FuseInst(MachineFunction &MF,
1900 unsigned Opcode, unsigned OpNo,
Dan Gohman8e8b8a22008-10-16 01:49:15 +00001901 const SmallVector<MachineOperand,4> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00001902 MachineInstr *MI, const TargetInstrInfo &TII) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001903 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00001904 MachineInstrBuilder MIB(NewMI);
1905
1906 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1907 MachineOperand &MO = MI->getOperand(i);
1908 if (i == OpNo) {
Dan Gohmand735b802008-10-03 15:45:36 +00001909 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson43dbe052008-01-07 01:35:02 +00001910 unsigned NumAddrOps = MOs.size();
1911 for (unsigned i = 0; i != NumAddrOps; ++i)
1912 MIB = X86InstrAddOperand(MIB, MOs[i]);
1913 if (NumAddrOps < 4) // FrameIndex only
1914 MIB.addImm(1).addReg(0).addImm(0);
1915 } else {
1916 MIB = X86InstrAddOperand(MIB, MO);
1917 }
1918 }
1919 return MIB;
1920}
1921
1922static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohman8e8b8a22008-10-16 01:49:15 +00001923 const SmallVector<MachineOperand,4> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00001924 MachineInstr *MI) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001925 MachineFunction &MF = *MI->getParent()->getParent();
1926 MachineInstrBuilder MIB = BuildMI(MF, TII.get(Opcode));
Owen Anderson43dbe052008-01-07 01:35:02 +00001927
1928 unsigned NumAddrOps = MOs.size();
1929 for (unsigned i = 0; i != NumAddrOps; ++i)
1930 MIB = X86InstrAddOperand(MIB, MOs[i]);
1931 if (NumAddrOps < 4) // FrameIndex only
1932 MIB.addImm(1).addReg(0).addImm(0);
1933 return MIB.addImm(0);
1934}
1935
1936MachineInstr*
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001937X86InstrInfo::foldMemoryOperand(MachineFunction &MF,
1938 MachineInstr *MI, unsigned i,
Dan Gohman8e8b8a22008-10-16 01:49:15 +00001939 const SmallVector<MachineOperand,4> &MOs) const{
Owen Anderson43dbe052008-01-07 01:35:02 +00001940 const DenseMap<unsigned*, unsigned> *OpcodeTablePtr = NULL;
1941 bool isTwoAddrFold = false;
Chris Lattner749c6f62008-01-07 07:27:27 +00001942 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00001943 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00001944 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00001945
1946 MachineInstr *NewMI = NULL;
1947 // Folding a memory location into the two-address part of a two-address
1948 // instruction is different than folding it other places. It requires
1949 // replacing the *two* registers with the memory location.
1950 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +00001951 MI->getOperand(0).isReg() &&
1952 MI->getOperand(1).isReg() &&
Owen Anderson43dbe052008-01-07 01:35:02 +00001953 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
1954 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
1955 isTwoAddrFold = true;
1956 } else if (i == 0) { // If operand 0
1957 if (MI->getOpcode() == X86::MOV16r0)
1958 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
1959 else if (MI->getOpcode() == X86::MOV32r0)
1960 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
1961 else if (MI->getOpcode() == X86::MOV64r0)
1962 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
1963 else if (MI->getOpcode() == X86::MOV8r0)
1964 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Cheng9f1c8312008-07-03 09:09:37 +00001965 if (NewMI)
Owen Anderson43dbe052008-01-07 01:35:02 +00001966 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +00001967
1968 OpcodeTablePtr = &RegOp2MemOpTable0;
1969 } else if (i == 1) {
1970 OpcodeTablePtr = &RegOp2MemOpTable1;
1971 } else if (i == 2) {
1972 OpcodeTablePtr = &RegOp2MemOpTable2;
1973 }
1974
1975 // If table selected...
1976 if (OpcodeTablePtr) {
1977 // Find the Opcode to fuse
1978 DenseMap<unsigned*, unsigned>::iterator I =
1979 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
1980 if (I != OpcodeTablePtr->end()) {
1981 if (isTwoAddrFold)
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001982 NewMI = FuseTwoAddrInst(MF, I->second, MOs, MI, *this);
Owen Anderson43dbe052008-01-07 01:35:02 +00001983 else
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001984 NewMI = FuseInst(MF, I->second, i, MOs, MI, *this);
Owen Anderson43dbe052008-01-07 01:35:02 +00001985 return NewMI;
1986 }
1987 }
1988
1989 // No fusion
1990 if (PrintFailedFusing)
Chris Lattner269f0592008-01-09 00:37:18 +00001991 cerr << "We failed to fuse operand " << i << *MI;
Owen Anderson43dbe052008-01-07 01:35:02 +00001992 return NULL;
1993}
1994
1995
Evan Cheng5fd79d02008-02-08 21:20:40 +00001996MachineInstr* X86InstrInfo::foldMemoryOperand(MachineFunction &MF,
1997 MachineInstr *MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +00001998 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson43dbe052008-01-07 01:35:02 +00001999 int FrameIndex) const {
2000 // Check switch flag
2001 if (NoFusing) return NULL;
2002
Evan Cheng5fd79d02008-02-08 21:20:40 +00002003 const MachineFrameInfo *MFI = MF.getFrameInfo();
2004 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
2005 // FIXME: Move alignment requirement into tables?
2006 if (Alignment < 16) {
2007 switch (MI->getOpcode()) {
2008 default: break;
2009 // Not always safe to fold movsd into these instructions since their load
2010 // folding variants expects the address to be 16 byte aligned.
2011 case X86::FsANDNPDrr:
2012 case X86::FsANDNPSrr:
2013 case X86::FsANDPDrr:
2014 case X86::FsANDPSrr:
2015 case X86::FsORPDrr:
2016 case X86::FsORPSrr:
2017 case X86::FsXORPDrr:
2018 case X86::FsXORPSrr:
2019 return NULL;
2020 }
2021 }
2022
Owen Anderson43dbe052008-01-07 01:35:02 +00002023 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2024 unsigned NewOpc = 0;
2025 switch (MI->getOpcode()) {
2026 default: return NULL;
2027 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2028 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2029 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2030 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2031 }
2032 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002033 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002034 MI->getOperand(1).ChangeToImmediate(0);
2035 } else if (Ops.size() != 1)
2036 return NULL;
2037
2038 SmallVector<MachineOperand,4> MOs;
2039 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002040 return foldMemoryOperand(MF, MI, Ops[0], MOs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002041}
2042
Evan Cheng5fd79d02008-02-08 21:20:40 +00002043MachineInstr* X86InstrInfo::foldMemoryOperand(MachineFunction &MF,
2044 MachineInstr *MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002045 const SmallVectorImpl<unsigned> &Ops,
Chris Lattner269f0592008-01-09 00:37:18 +00002046 MachineInstr *LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002047 // Check switch flag
2048 if (NoFusing) return NULL;
2049
Dan Gohmancddc11e2008-07-12 00:10:52 +00002050 // Determine the alignment of the load.
Evan Cheng5fd79d02008-02-08 21:20:40 +00002051 unsigned Alignment = 0;
Dan Gohmancddc11e2008-07-12 00:10:52 +00002052 if (LoadMI->hasOneMemOperand())
2053 Alignment = LoadMI->memoperands_begin()->getAlignment();
Evan Cheng5fd79d02008-02-08 21:20:40 +00002054
2055 // FIXME: Move alignment requirement into tables?
2056 if (Alignment < 16) {
2057 switch (MI->getOpcode()) {
2058 default: break;
2059 // Not always safe to fold movsd into these instructions since their load
2060 // folding variants expects the address to be 16 byte aligned.
2061 case X86::FsANDNPDrr:
2062 case X86::FsANDNPSrr:
2063 case X86::FsANDPDrr:
2064 case X86::FsANDPSrr:
2065 case X86::FsORPDrr:
2066 case X86::FsORPSrr:
2067 case X86::FsXORPDrr:
2068 case X86::FsXORPSrr:
2069 return NULL;
2070 }
2071 }
2072
Owen Anderson43dbe052008-01-07 01:35:02 +00002073 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2074 unsigned NewOpc = 0;
2075 switch (MI->getOpcode()) {
2076 default: return NULL;
2077 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2078 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2079 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2080 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2081 }
2082 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002083 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002084 MI->getOperand(1).ChangeToImmediate(0);
2085 } else if (Ops.size() != 1)
2086 return NULL;
2087
2088 SmallVector<MachineOperand,4> MOs;
Chris Lattner749c6f62008-01-07 07:27:27 +00002089 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002090 for (unsigned i = NumOps - 4; i != NumOps; ++i)
2091 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002092 return foldMemoryOperand(MF, MI, Ops[0], MOs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002093}
2094
2095
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002096bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2097 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002098 // Check switch flag
2099 if (NoFusing) return 0;
2100
2101 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2102 switch (MI->getOpcode()) {
2103 default: return false;
2104 case X86::TEST8rr:
2105 case X86::TEST16rr:
2106 case X86::TEST32rr:
2107 case X86::TEST64rr:
2108 return true;
2109 }
2110 }
2111
2112 if (Ops.size() != 1)
2113 return false;
2114
2115 unsigned OpNum = Ops[0];
2116 unsigned Opc = MI->getOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +00002117 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002118 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002119 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002120
2121 // Folding a memory location into the two-address part of a two-address
2122 // instruction is different than folding it other places. It requires
2123 // replacing the *two* registers with the memory location.
2124 const DenseMap<unsigned*, unsigned> *OpcodeTablePtr = NULL;
2125 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2126 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2127 } else if (OpNum == 0) { // If operand 0
2128 switch (Opc) {
2129 case X86::MOV16r0:
2130 case X86::MOV32r0:
2131 case X86::MOV64r0:
2132 case X86::MOV8r0:
2133 return true;
2134 default: break;
2135 }
2136 OpcodeTablePtr = &RegOp2MemOpTable0;
2137 } else if (OpNum == 1) {
2138 OpcodeTablePtr = &RegOp2MemOpTable1;
2139 } else if (OpNum == 2) {
2140 OpcodeTablePtr = &RegOp2MemOpTable2;
2141 }
2142
2143 if (OpcodeTablePtr) {
2144 // Find the Opcode to fuse
2145 DenseMap<unsigned*, unsigned>::iterator I =
2146 OpcodeTablePtr->find((unsigned*)Opc);
2147 if (I != OpcodeTablePtr->end())
2148 return true;
2149 }
2150 return false;
2151}
2152
2153bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2154 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
2155 SmallVectorImpl<MachineInstr*> &NewMIs) const {
2156 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2157 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2158 if (I == MemOp2RegOpTable.end())
2159 return false;
2160 unsigned Opc = I->second.first;
2161 unsigned Index = I->second.second & 0xf;
2162 bool FoldedLoad = I->second.second & (1 << 4);
2163 bool FoldedStore = I->second.second & (1 << 5);
2164 if (UnfoldLoad && !FoldedLoad)
2165 return false;
2166 UnfoldLoad &= FoldedLoad;
2167 if (UnfoldStore && !FoldedStore)
2168 return false;
2169 UnfoldStore &= FoldedStore;
2170
Chris Lattner749c6f62008-01-07 07:27:27 +00002171 const TargetInstrDesc &TID = get(Opc);
Owen Anderson43dbe052008-01-07 01:35:02 +00002172 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattner8ca5c672008-01-07 02:39:19 +00002173 const TargetRegisterClass *RC = TOI.isLookupPtrRegClass()
Owen Anderson43dbe052008-01-07 01:35:02 +00002174 ? getPointerRegClass() : RI.getRegClass(TOI.RegClass);
2175 SmallVector<MachineOperand,4> AddrOps;
2176 SmallVector<MachineOperand,2> BeforeOps;
2177 SmallVector<MachineOperand,2> AfterOps;
2178 SmallVector<MachineOperand,4> ImpOps;
2179 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2180 MachineOperand &Op = MI->getOperand(i);
2181 if (i >= Index && i < Index+4)
2182 AddrOps.push_back(Op);
Dan Gohmand735b802008-10-03 15:45:36 +00002183 else if (Op.isReg() && Op.isImplicit())
Owen Anderson43dbe052008-01-07 01:35:02 +00002184 ImpOps.push_back(Op);
2185 else if (i < Index)
2186 BeforeOps.push_back(Op);
2187 else if (i > Index)
2188 AfterOps.push_back(Op);
2189 }
2190
2191 // Emit the load instruction.
2192 if (UnfoldLoad) {
2193 loadRegFromAddr(MF, Reg, AddrOps, RC, NewMIs);
2194 if (UnfoldStore) {
2195 // Address operands cannot be marked isKill.
2196 for (unsigned i = 1; i != 5; ++i) {
2197 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002198 if (MO.isReg())
Owen Anderson43dbe052008-01-07 01:35:02 +00002199 MO.setIsKill(false);
2200 }
2201 }
2202 }
2203
2204 // Emit the data processing instruction.
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002205 MachineInstr *DataMI = MF.CreateMachineInstr(TID, true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002206 MachineInstrBuilder MIB(DataMI);
2207
2208 if (FoldedStore)
2209 MIB.addReg(Reg, true);
2210 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
2211 MIB = X86InstrAddOperand(MIB, BeforeOps[i]);
2212 if (FoldedLoad)
2213 MIB.addReg(Reg);
2214 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
2215 MIB = X86InstrAddOperand(MIB, AfterOps[i]);
2216 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2217 MachineOperand &MO = ImpOps[i];
2218 MIB.addReg(MO.getReg(), MO.isDef(), true, MO.isKill(), MO.isDead());
2219 }
2220 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2221 unsigned NewOpc = 0;
2222 switch (DataMI->getOpcode()) {
2223 default: break;
2224 case X86::CMP64ri32:
2225 case X86::CMP32ri:
2226 case X86::CMP16ri:
2227 case X86::CMP8ri: {
2228 MachineOperand &MO0 = DataMI->getOperand(0);
2229 MachineOperand &MO1 = DataMI->getOperand(1);
2230 if (MO1.getImm() == 0) {
2231 switch (DataMI->getOpcode()) {
2232 default: break;
2233 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2234 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2235 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2236 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2237 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00002238 DataMI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002239 MO1.ChangeToRegister(MO0.getReg(), false);
2240 }
2241 }
2242 }
2243 NewMIs.push_back(DataMI);
2244
2245 // Emit the store instruction.
2246 if (UnfoldStore) {
2247 const TargetOperandInfo &DstTOI = TID.OpInfo[0];
Chris Lattner8ca5c672008-01-07 02:39:19 +00002248 const TargetRegisterClass *DstRC = DstTOI.isLookupPtrRegClass()
Owen Anderson43dbe052008-01-07 01:35:02 +00002249 ? getPointerRegClass() : RI.getRegClass(DstTOI.RegClass);
2250 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, NewMIs);
2251 }
2252
2253 return true;
2254}
2255
2256bool
2257X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
2258 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmane8be6c62008-07-17 19:10:17 +00002259 if (!N->isMachineOpcode())
Owen Anderson43dbe052008-01-07 01:35:02 +00002260 return false;
2261
2262 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
Dan Gohmane8be6c62008-07-17 19:10:17 +00002263 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002264 if (I == MemOp2RegOpTable.end())
2265 return false;
2266 unsigned Opc = I->second.first;
2267 unsigned Index = I->second.second & 0xf;
2268 bool FoldedLoad = I->second.second & (1 << 4);
2269 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner749c6f62008-01-07 07:27:27 +00002270 const TargetInstrDesc &TID = get(Opc);
Owen Anderson43dbe052008-01-07 01:35:02 +00002271 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattner8ca5c672008-01-07 02:39:19 +00002272 const TargetRegisterClass *RC = TOI.isLookupPtrRegClass()
Owen Anderson43dbe052008-01-07 01:35:02 +00002273 ? getPointerRegClass() : RI.getRegClass(TOI.RegClass);
Dan Gohman475871a2008-07-27 21:46:04 +00002274 std::vector<SDValue> AddrOps;
2275 std::vector<SDValue> BeforeOps;
2276 std::vector<SDValue> AfterOps;
Owen Anderson43dbe052008-01-07 01:35:02 +00002277 unsigned NumOps = N->getNumOperands();
2278 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002279 SDValue Op = N->getOperand(i);
Owen Anderson43dbe052008-01-07 01:35:02 +00002280 if (i >= Index && i < Index+4)
2281 AddrOps.push_back(Op);
2282 else if (i < Index)
2283 BeforeOps.push_back(Op);
2284 else if (i > Index)
2285 AfterOps.push_back(Op);
2286 }
Dan Gohman475871a2008-07-27 21:46:04 +00002287 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson43dbe052008-01-07 01:35:02 +00002288 AddrOps.push_back(Chain);
2289
2290 // Emit the load instruction.
2291 SDNode *Load = 0;
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002292 const MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson43dbe052008-01-07 01:35:02 +00002293 if (FoldedLoad) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002294 MVT VT = *RC->vt_begin();
Evan Cheng41c08402008-07-21 06:34:17 +00002295 bool isAligned = (RI.getStackAlignment() >= 16) ||
2296 RI.needsStackRealignment(MF);
2297 Load = DAG.getTargetNode(getLoadRegOpcode(RC, isAligned),
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002298 VT, MVT::Other,
2299 &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002300 NewNodes.push_back(Load);
2301 }
2302
2303 // Emit the data processing instruction.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002304 std::vector<MVT> VTs;
Owen Anderson43dbe052008-01-07 01:35:02 +00002305 const TargetRegisterClass *DstRC = 0;
Chris Lattner349c4952008-01-07 03:13:06 +00002306 if (TID.getNumDefs() > 0) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002307 const TargetOperandInfo &DstTOI = TID.OpInfo[0];
Chris Lattner8ca5c672008-01-07 02:39:19 +00002308 DstRC = DstTOI.isLookupPtrRegClass()
Owen Anderson43dbe052008-01-07 01:35:02 +00002309 ? getPointerRegClass() : RI.getRegClass(DstTOI.RegClass);
2310 VTs.push_back(*DstRC->vt_begin());
2311 }
2312 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002313 MVT VT = N->getValueType(i);
Chris Lattner349c4952008-01-07 03:13:06 +00002314 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson43dbe052008-01-07 01:35:02 +00002315 VTs.push_back(VT);
2316 }
2317 if (Load)
Dan Gohman475871a2008-07-27 21:46:04 +00002318 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002319 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
2320 SDNode *NewNode= DAG.getTargetNode(Opc, VTs, &BeforeOps[0], BeforeOps.size());
2321 NewNodes.push_back(NewNode);
2322
2323 // Emit the store instruction.
2324 if (FoldedStore) {
2325 AddrOps.pop_back();
Dan Gohman475871a2008-07-27 21:46:04 +00002326 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002327 AddrOps.push_back(Chain);
Evan Cheng41c08402008-07-21 06:34:17 +00002328 bool isAligned = (RI.getStackAlignment() >= 16) ||
2329 RI.needsStackRealignment(MF);
2330 SDNode *Store = DAG.getTargetNode(getStoreRegOpcode(DstRC, isAligned),
2331 MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002332 NewNodes.push_back(Store);
2333 }
2334
2335 return true;
2336}
2337
2338unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
2339 bool UnfoldLoad, bool UnfoldStore) const {
2340 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2341 MemOp2RegOpTable.find((unsigned*)Opc);
2342 if (I == MemOp2RegOpTable.end())
2343 return 0;
2344 bool FoldedLoad = I->second.second & (1 << 4);
2345 bool FoldedStore = I->second.second & (1 << 5);
2346 if (UnfoldLoad && !FoldedLoad)
2347 return 0;
2348 if (UnfoldStore && !FoldedStore)
2349 return 0;
2350 return I->second.first;
2351}
2352
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002353bool X86InstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Chris Lattnerc24ff8e2006-10-28 17:29:57 +00002354 if (MBB.empty()) return false;
2355
2356 switch (MBB.back().getOpcode()) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002357 case X86::TCRETURNri:
2358 case X86::TCRETURNdi:
Evan Cheng126f17a2007-05-21 18:44:17 +00002359 case X86::RET: // Return.
2360 case X86::RETI:
2361 case X86::TAILJMPd:
2362 case X86::TAILJMPr:
2363 case X86::TAILJMPm:
Chris Lattnerc24ff8e2006-10-28 17:29:57 +00002364 case X86::JMP: // Uncond branch.
2365 case X86::JMP32r: // Indirect branch.
Dan Gohmana0a7c1d2007-09-17 15:19:08 +00002366 case X86::JMP64r: // Indirect branch (64-bit).
Chris Lattnerc24ff8e2006-10-28 17:29:57 +00002367 case X86::JMP32m: // Indirect branch through mem.
Dan Gohmana0a7c1d2007-09-17 15:19:08 +00002368 case X86::JMP64m: // Indirect branch through mem (64-bit).
Chris Lattnerc24ff8e2006-10-28 17:29:57 +00002369 return true;
2370 default: return false;
2371 }
2372}
2373
Chris Lattner7fbe9722006-10-20 17:42:20 +00002374bool X86InstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +00002375ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +00002376 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Cheng97af60b2008-08-29 23:21:31 +00002377 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
2378 Cond[0].setImm(GetOppositeBranchCondition(CC));
Chris Lattner9cd68752006-10-21 05:52:40 +00002379 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002380}
2381
Evan Cheng25ab6902006-09-08 06:48:29 +00002382const TargetRegisterClass *X86InstrInfo::getPointerRegClass() const {
2383 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
2384 if (Subtarget->is64Bit())
2385 return &X86::GR64RegClass;
2386 else
2387 return &X86::GR32RegClass;
2388}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002389
2390unsigned X86InstrInfo::sizeOfImm(const TargetInstrDesc *Desc) {
2391 switch (Desc->TSFlags & X86II::ImmMask) {
2392 case X86II::Imm8: return 1;
2393 case X86II::Imm16: return 2;
2394 case X86II::Imm32: return 4;
2395 case X86II::Imm64: return 8;
2396 default: assert(0 && "Immediate size not set!");
2397 return 0;
2398 }
2399}
2400
2401/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
2402/// e.g. r8, xmm8, etc.
2403bool X86InstrInfo::isX86_64ExtendedReg(const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +00002404 if (!MO.isReg()) return false;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002405 switch (MO.getReg()) {
2406 default: break;
2407 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2408 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2409 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2410 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2411 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2412 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2413 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2414 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2415 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2416 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
2417 return true;
2418 }
2419 return false;
2420}
2421
2422
2423/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
2424/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
2425/// size, and 3) use of X86-64 extended registers.
2426unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
2427 unsigned REX = 0;
2428 const TargetInstrDesc &Desc = MI.getDesc();
2429
2430 // Pseudo instructions do not need REX prefix byte.
2431 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
2432 return 0;
2433 if (Desc.TSFlags & X86II::REX_W)
2434 REX |= 1 << 3;
2435
2436 unsigned NumOps = Desc.getNumOperands();
2437 if (NumOps) {
2438 bool isTwoAddr = NumOps > 1 &&
2439 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
2440
2441 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
2442 unsigned i = isTwoAddr ? 1 : 0;
2443 for (unsigned e = NumOps; i != e; ++i) {
2444 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002445 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002446 unsigned Reg = MO.getReg();
2447 if (isX86_64NonExtLowByteReg(Reg))
2448 REX |= 0x40;
2449 }
2450 }
2451
2452 switch (Desc.TSFlags & X86II::FormMask) {
2453 case X86II::MRMInitReg:
2454 if (isX86_64ExtendedReg(MI.getOperand(0)))
2455 REX |= (1 << 0) | (1 << 2);
2456 break;
2457 case X86II::MRMSrcReg: {
2458 if (isX86_64ExtendedReg(MI.getOperand(0)))
2459 REX |= 1 << 2;
2460 i = isTwoAddr ? 2 : 1;
2461 for (unsigned e = NumOps; i != e; ++i) {
2462 const MachineOperand& MO = MI.getOperand(i);
2463 if (isX86_64ExtendedReg(MO))
2464 REX |= 1 << 0;
2465 }
2466 break;
2467 }
2468 case X86II::MRMSrcMem: {
2469 if (isX86_64ExtendedReg(MI.getOperand(0)))
2470 REX |= 1 << 2;
2471 unsigned Bit = 0;
2472 i = isTwoAddr ? 2 : 1;
2473 for (; i != NumOps; ++i) {
2474 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002475 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002476 if (isX86_64ExtendedReg(MO))
2477 REX |= 1 << Bit;
2478 Bit++;
2479 }
2480 }
2481 break;
2482 }
2483 case X86II::MRM0m: case X86II::MRM1m:
2484 case X86II::MRM2m: case X86II::MRM3m:
2485 case X86II::MRM4m: case X86II::MRM5m:
2486 case X86II::MRM6m: case X86II::MRM7m:
2487 case X86II::MRMDestMem: {
2488 unsigned e = isTwoAddr ? 5 : 4;
2489 i = isTwoAddr ? 1 : 0;
2490 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
2491 REX |= 1 << 2;
2492 unsigned Bit = 0;
2493 for (; i != e; ++i) {
2494 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002495 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002496 if (isX86_64ExtendedReg(MO))
2497 REX |= 1 << Bit;
2498 Bit++;
2499 }
2500 }
2501 break;
2502 }
2503 default: {
2504 if (isX86_64ExtendedReg(MI.getOperand(0)))
2505 REX |= 1 << 0;
2506 i = isTwoAddr ? 2 : 1;
2507 for (unsigned e = NumOps; i != e; ++i) {
2508 const MachineOperand& MO = MI.getOperand(i);
2509 if (isX86_64ExtendedReg(MO))
2510 REX |= 1 << 2;
2511 }
2512 break;
2513 }
2514 }
2515 }
2516 return REX;
2517}
2518
2519/// sizePCRelativeBlockAddress - This method returns the size of a PC
2520/// relative block address instruction
2521///
2522static unsigned sizePCRelativeBlockAddress() {
2523 return 4;
2524}
2525
2526/// sizeGlobalAddress - Give the size of the emission of this global address
2527///
2528static unsigned sizeGlobalAddress(bool dword) {
2529 return dword ? 8 : 4;
2530}
2531
2532/// sizeConstPoolAddress - Give the size of the emission of this constant
2533/// pool address
2534///
2535static unsigned sizeConstPoolAddress(bool dword) {
2536 return dword ? 8 : 4;
2537}
2538
2539/// sizeExternalSymbolAddress - Give the size of the emission of this external
2540/// symbol
2541///
2542static unsigned sizeExternalSymbolAddress(bool dword) {
2543 return dword ? 8 : 4;
2544}
2545
2546/// sizeJumpTableAddress - Give the size of the emission of this jump
2547/// table address
2548///
2549static unsigned sizeJumpTableAddress(bool dword) {
2550 return dword ? 8 : 4;
2551}
2552
2553static unsigned sizeConstant(unsigned Size) {
2554 return Size;
2555}
2556
2557static unsigned sizeRegModRMByte(){
2558 return 1;
2559}
2560
2561static unsigned sizeSIBByte(){
2562 return 1;
2563}
2564
2565static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
2566 unsigned FinalSize = 0;
2567 // If this is a simple integer displacement that doesn't require a relocation.
2568 if (!RelocOp) {
2569 FinalSize += sizeConstant(4);
2570 return FinalSize;
2571 }
2572
2573 // Otherwise, this is something that requires a relocation.
Dan Gohmand735b802008-10-03 15:45:36 +00002574 if (RelocOp->isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002575 FinalSize += sizeGlobalAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00002576 } else if (RelocOp->isCPI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002577 FinalSize += sizeConstPoolAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00002578 } else if (RelocOp->isJTI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002579 FinalSize += sizeJumpTableAddress(false);
2580 } else {
2581 assert(0 && "Unknown value to relocate!");
2582 }
2583 return FinalSize;
2584}
2585
2586static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
2587 bool IsPIC, bool Is64BitMode) {
2588 const MachineOperand &Op3 = MI.getOperand(Op+3);
2589 int DispVal = 0;
2590 const MachineOperand *DispForReloc = 0;
2591 unsigned FinalSize = 0;
2592
2593 // Figure out what sort of displacement we have to handle here.
Dan Gohmand735b802008-10-03 15:45:36 +00002594 if (Op3.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002595 DispForReloc = &Op3;
Dan Gohmand735b802008-10-03 15:45:36 +00002596 } else if (Op3.isCPI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002597 if (Is64BitMode || IsPIC) {
2598 DispForReloc = &Op3;
2599 } else {
2600 DispVal = 1;
2601 }
Dan Gohmand735b802008-10-03 15:45:36 +00002602 } else if (Op3.isJTI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002603 if (Is64BitMode || IsPIC) {
2604 DispForReloc = &Op3;
2605 } else {
2606 DispVal = 1;
2607 }
2608 } else {
2609 DispVal = 1;
2610 }
2611
2612 const MachineOperand &Base = MI.getOperand(Op);
2613 const MachineOperand &IndexReg = MI.getOperand(Op+2);
2614
2615 unsigned BaseReg = Base.getReg();
2616
2617 // Is a SIB byte needed?
2618 if (IndexReg.getReg() == 0 &&
2619 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
2620 if (BaseReg == 0) { // Just a displacement?
2621 // Emit special case [disp32] encoding
2622 ++FinalSize;
2623 FinalSize += getDisplacementFieldSize(DispForReloc);
2624 } else {
2625 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
2626 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
2627 // Emit simple indirect register encoding... [EAX] f.e.
2628 ++FinalSize;
2629 // Be pessimistic and assume it's a disp32, not a disp8
2630 } else {
2631 // Emit the most general non-SIB encoding: [REG+disp32]
2632 ++FinalSize;
2633 FinalSize += getDisplacementFieldSize(DispForReloc);
2634 }
2635 }
2636
2637 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
2638 assert(IndexReg.getReg() != X86::ESP &&
2639 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
2640
2641 bool ForceDisp32 = false;
2642 if (BaseReg == 0 || DispForReloc) {
2643 // Emit the normal disp32 encoding.
2644 ++FinalSize;
2645 ForceDisp32 = true;
2646 } else {
2647 ++FinalSize;
2648 }
2649
2650 FinalSize += sizeSIBByte();
2651
2652 // Do we need to output a displacement?
2653 if (DispVal != 0 || ForceDisp32) {
2654 FinalSize += getDisplacementFieldSize(DispForReloc);
2655 }
2656 }
2657 return FinalSize;
2658}
2659
2660
2661static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
2662 const TargetInstrDesc *Desc,
2663 bool IsPIC, bool Is64BitMode) {
2664
2665 unsigned Opcode = Desc->Opcode;
2666 unsigned FinalSize = 0;
2667
2668 // Emit the lock opcode prefix as needed.
2669 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
2670
Anton Korobeynikovd21a6302008-10-12 10:30:11 +00002671 // Emit segment overrid opcode prefix as needed.
2672 switch (Desc->TSFlags & X86II::SegOvrMask) {
2673 case X86II::FS:
2674 case X86II::GS:
2675 ++FinalSize;
2676 break;
2677 default: assert(0 && "Invalid segment!");
2678 case 0: break; // No segment override!
2679 }
2680
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002681 // Emit the repeat opcode prefix as needed.
2682 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
2683
2684 // Emit the operand size opcode prefix as needed.
2685 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
2686
2687 // Emit the address size opcode prefix as needed.
2688 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
2689
2690 bool Need0FPrefix = false;
2691 switch (Desc->TSFlags & X86II::Op0Mask) {
2692 case X86II::TB: // Two-byte opcode prefix
2693 case X86II::T8: // 0F 38
2694 case X86II::TA: // 0F 3A
2695 Need0FPrefix = true;
2696 break;
2697 case X86II::REP: break; // already handled.
2698 case X86II::XS: // F3 0F
2699 ++FinalSize;
2700 Need0FPrefix = true;
2701 break;
2702 case X86II::XD: // F2 0F
2703 ++FinalSize;
2704 Need0FPrefix = true;
2705 break;
2706 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
2707 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
2708 ++FinalSize;
2709 break; // Two-byte opcode prefix
2710 default: assert(0 && "Invalid prefix!");
2711 case 0: break; // No prefix!
2712 }
2713
2714 if (Is64BitMode) {
2715 // REX prefix
2716 unsigned REX = X86InstrInfo::determineREX(MI);
2717 if (REX)
2718 ++FinalSize;
2719 }
2720
2721 // 0x0F escape code must be emitted just before the opcode.
2722 if (Need0FPrefix)
2723 ++FinalSize;
2724
2725 switch (Desc->TSFlags & X86II::Op0Mask) {
2726 case X86II::T8: // 0F 38
2727 ++FinalSize;
2728 break;
2729 case X86II::TA: // 0F 3A
2730 ++FinalSize;
2731 break;
2732 }
2733
2734 // If this is a two-address instruction, skip one of the register operands.
2735 unsigned NumOps = Desc->getNumOperands();
2736 unsigned CurOp = 0;
2737 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
2738 CurOp++;
2739
2740 switch (Desc->TSFlags & X86II::FormMask) {
2741 default: assert(0 && "Unknown FormMask value in X86 MachineCodeEmitter!");
2742 case X86II::Pseudo:
2743 // Remember the current PC offset, this is the PIC relocation
2744 // base address.
2745 switch (Opcode) {
2746 default:
2747 break;
2748 case TargetInstrInfo::INLINEASM: {
2749 const MachineFunction *MF = MI.getParent()->getParent();
2750 const char *AsmStr = MI.getOperand(0).getSymbolName();
2751 const TargetAsmInfo* AI = MF->getTarget().getTargetAsmInfo();
2752 FinalSize += AI->getInlineAsmLength(AsmStr);
2753 break;
2754 }
Dan Gohman44066042008-07-01 00:05:16 +00002755 case TargetInstrInfo::DBG_LABEL:
2756 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002757 break;
2758 case TargetInstrInfo::IMPLICIT_DEF:
2759 case TargetInstrInfo::DECLARE:
2760 case X86::DWARF_LOC:
2761 case X86::FP_REG_KILL:
2762 break;
2763 case X86::MOVPC32r: {
2764 // This emits the "call" portion of this pseudo instruction.
2765 ++FinalSize;
2766 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
2767 break;
2768 }
2769 }
2770 CurOp = NumOps;
2771 break;
2772 case X86II::RawFrm:
2773 ++FinalSize;
2774
2775 if (CurOp != NumOps) {
2776 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmand735b802008-10-03 15:45:36 +00002777 if (MO.isMBB()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002778 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmand735b802008-10-03 15:45:36 +00002779 } else if (MO.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002780 FinalSize += sizeGlobalAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00002781 } else if (MO.isSymbol()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002782 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00002783 } else if (MO.isImm()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002784 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
2785 } else {
2786 assert(0 && "Unknown RawFrm operand!");
2787 }
2788 }
2789 break;
2790
2791 case X86II::AddRegFrm:
2792 ++FinalSize;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00002793 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002794
2795 if (CurOp != NumOps) {
2796 const MachineOperand &MO1 = MI.getOperand(CurOp++);
2797 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmand735b802008-10-03 15:45:36 +00002798 if (MO1.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002799 FinalSize += sizeConstant(Size);
2800 else {
2801 bool dword = false;
2802 if (Opcode == X86::MOV64ri)
2803 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00002804 if (MO1.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002805 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00002806 } else if (MO1.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002807 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00002808 else if (MO1.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002809 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00002810 else if (MO1.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002811 FinalSize += sizeJumpTableAddress(dword);
2812 }
2813 }
2814 break;
2815
2816 case X86II::MRMDestReg: {
2817 ++FinalSize;
2818 FinalSize += sizeRegModRMByte();
2819 CurOp += 2;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00002820 if (CurOp != NumOps) {
2821 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002822 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00002823 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002824 break;
2825 }
2826 case X86II::MRMDestMem: {
2827 ++FinalSize;
2828 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
2829 CurOp += 5;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00002830 if (CurOp != NumOps) {
2831 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002832 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00002833 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002834 break;
2835 }
2836
2837 case X86II::MRMSrcReg:
2838 ++FinalSize;
2839 FinalSize += sizeRegModRMByte();
2840 CurOp += 2;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00002841 if (CurOp != NumOps) {
2842 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002843 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00002844 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002845 break;
2846
2847 case X86II::MRMSrcMem: {
2848
2849 ++FinalSize;
2850 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
2851 CurOp += 5;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00002852 if (CurOp != NumOps) {
2853 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002854 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00002855 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002856 break;
2857 }
2858
2859 case X86II::MRM0r: case X86II::MRM1r:
2860 case X86II::MRM2r: case X86II::MRM3r:
2861 case X86II::MRM4r: case X86II::MRM5r:
2862 case X86II::MRM6r: case X86II::MRM7r:
2863 ++FinalSize;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00002864 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002865 FinalSize += sizeRegModRMByte();
2866
2867 if (CurOp != NumOps) {
2868 const MachineOperand &MO1 = MI.getOperand(CurOp++);
2869 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmand735b802008-10-03 15:45:36 +00002870 if (MO1.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002871 FinalSize += sizeConstant(Size);
2872 else {
2873 bool dword = false;
2874 if (Opcode == X86::MOV64ri32)
2875 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00002876 if (MO1.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002877 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00002878 } else if (MO1.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002879 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00002880 else if (MO1.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002881 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00002882 else if (MO1.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002883 FinalSize += sizeJumpTableAddress(dword);
2884 }
2885 }
2886 break;
2887
2888 case X86II::MRM0m: case X86II::MRM1m:
2889 case X86II::MRM2m: case X86II::MRM3m:
2890 case X86II::MRM4m: case X86II::MRM5m:
2891 case X86II::MRM6m: case X86II::MRM7m: {
2892
2893 ++FinalSize;
2894 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
2895 CurOp += 4;
2896
2897 if (CurOp != NumOps) {
2898 const MachineOperand &MO = MI.getOperand(CurOp++);
2899 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmand735b802008-10-03 15:45:36 +00002900 if (MO.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002901 FinalSize += sizeConstant(Size);
2902 else {
2903 bool dword = false;
2904 if (Opcode == X86::MOV64mi32)
2905 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00002906 if (MO.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002907 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00002908 } else if (MO.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002909 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00002910 else if (MO.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002911 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00002912 else if (MO.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002913 FinalSize += sizeJumpTableAddress(dword);
2914 }
2915 }
2916 break;
2917 }
2918
2919 case X86II::MRMInitReg:
2920 ++FinalSize;
2921 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
2922 FinalSize += sizeRegModRMByte();
2923 ++CurOp;
2924 break;
2925 }
2926
2927 if (!Desc->isVariadic() && CurOp != NumOps) {
2928 cerr << "Cannot determine size: ";
2929 MI.dump();
2930 cerr << '\n';
2931 abort();
2932 }
2933
2934
2935 return FinalSize;
2936}
2937
2938
2939unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
2940 const TargetInstrDesc &Desc = MI->getDesc();
2941 bool IsPIC = (TM.getRelocationModel() == Reloc::PIC_);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00002942 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002943 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
2944 if (Desc.getOpcode() == X86::MOVPC32r) {
2945 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
2946 }
2947 return Size;
2948}
Dan Gohman8b746962008-09-23 18:22:58 +00002949
Dan Gohman57c3dac2008-09-30 00:58:23 +00002950/// getGlobalBaseReg - Return a virtual register initialized with the
2951/// the global base register value. Output instructions required to
2952/// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +00002953///
Dan Gohman57c3dac2008-09-30 00:58:23 +00002954unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
2955 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
2956 "X86-64 PIC uses RIP relative addressing");
2957
2958 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
2959 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
2960 if (GlobalBaseReg != 0)
2961 return GlobalBaseReg;
2962
Dan Gohman8b746962008-09-23 18:22:58 +00002963 // Insert the set of GlobalBaseReg into the first MBB of the function
2964 MachineBasicBlock &FirstMBB = MF->front();
2965 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
2966 MachineRegisterInfo &RegInfo = MF->getRegInfo();
2967 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
2968
2969 const TargetInstrInfo *TII = TM.getInstrInfo();
2970 // Operand of MovePCtoStack is completely ignored by asm printer. It's
2971 // only used in JIT code emission as displacement to pc.
2972 BuildMI(FirstMBB, MBBI, TII->get(X86::MOVPC32r), PC).addImm(0);
2973
2974 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
2975 // not to pc, but to _GLOBAL_ADDRESS_TABLE_ external
2976 if (TM.getRelocationModel() == Reloc::PIC_ &&
2977 TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Dan Gohman57c3dac2008-09-30 00:58:23 +00002978 GlobalBaseReg =
Dan Gohman8b746962008-09-23 18:22:58 +00002979 RegInfo.createVirtualRegister(X86::GR32RegisterClass);
2980 BuildMI(FirstMBB, MBBI, TII->get(X86::ADD32ri), GlobalBaseReg)
2981 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_");
Dan Gohman57c3dac2008-09-30 00:58:23 +00002982 } else {
2983 GlobalBaseReg = PC;
Dan Gohman8b746962008-09-23 18:22:58 +00002984 }
2985
Dan Gohman57c3dac2008-09-30 00:58:23 +00002986 X86FI->setGlobalBaseReg(GlobalBaseReg);
2987 return GlobalBaseReg;
Dan Gohman8b746962008-09-23 18:22:58 +00002988}