blob: c9ea65d9f01e42e0f3373455c3dd3143e164ec61 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanf17a25c2007-07-18 16:29:46 +000016// Some 'special' instructions
Evan Chenge399fbb2007-12-12 23:12:09 +000017let isImplicitDef = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +000018def IMPLICIT_DEF_VR64 : I<0, Pseudo, (outs VR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019 "#IMPLICIT_DEF $dst",
20 [(set VR64:$dst, (v8i8 (undef)))]>,
21 Requires<[HasMMX]>;
22
23// 64-bit vector undef's.
24def : Pat<(v8i8 (undef)), (IMPLICIT_DEF_VR64)>;
25def : Pat<(v4i16 (undef)), (IMPLICIT_DEF_VR64)>;
26def : Pat<(v2i32 (undef)), (IMPLICIT_DEF_VR64)>;
27def : Pat<(v1i64 (undef)), (IMPLICIT_DEF_VR64)>;
28
29//===----------------------------------------------------------------------===//
30// MMX Pattern Fragments
31//===----------------------------------------------------------------------===//
32
33def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
34
35def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
36def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
37def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
38def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
39
40//===----------------------------------------------------------------------===//
41// MMX Masks
42//===----------------------------------------------------------------------===//
43
44// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
45// PSHUFW imm.
46def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
47 return getI8Imm(X86::getShuffleSHUFImmediate(N));
48}]>;
49
50// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
51def MMX_UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
52 return X86::isUNPCKHMask(N);
53}]>;
54
55// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
56def MMX_UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
57 return X86::isUNPCKLMask(N);
58}]>;
59
60// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
61def MMX_UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
62 return X86::isUNPCKH_v_undef_Mask(N);
63}]>;
64
65// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
66def MMX_UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
67 return X86::isUNPCKL_v_undef_Mask(N);
68}]>;
69
70// Patterns for shuffling.
71def MMX_PSHUFW_shuffle_mask : PatLeaf<(build_vector), [{
72 return X86::isPSHUFDMask(N);
73}], MMX_SHUFFLE_get_shuf_imm>;
74
75// Patterns for: vector_shuffle v1, v2, <4, 5, 2, 3>; etc.
76def MMX_MOVL_shuffle_mask : PatLeaf<(build_vector), [{
77 return X86::isMOVLMask(N);
78}]>;
79
80//===----------------------------------------------------------------------===//
81// MMX Multiclasses
82//===----------------------------------------------------------------------===//
83
84let isTwoAddress = 1 in {
85 // MMXI_binop_rm - Simple MMX binary operator.
86 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
87 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +000088 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000089 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
91 let isCommutable = Commutable;
92 }
Evan Chengb783fa32007-07-19 01:14:50 +000093 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000094 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
96 (bitconvert
97 (load_mmx addr:$src2)))))]>;
98 }
99
100 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
101 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +0000102 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000103 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
105 let isCommutable = Commutable;
106 }
Evan Chengb783fa32007-07-19 01:14:50 +0000107 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000108 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 [(set VR64:$dst, (IntId VR64:$src1,
110 (bitconvert (load_mmx addr:$src2))))]>;
111 }
112
113 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
114 //
115 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
116 // to collapse (bitconvert VT to VT) into its operand.
117 //
118 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
119 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +0000120 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000121 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
123 let isCommutable = Commutable;
124 }
Evan Chengb783fa32007-07-19 01:14:50 +0000125 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 [(set VR64:$dst,
128 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
129 }
130
131 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
132 string OpcodeStr, Intrinsic IntId> {
Evan Chengb783fa32007-07-19 01:14:50 +0000133 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000134 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000136 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000137 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 [(set VR64:$dst, (IntId VR64:$src1,
139 (bitconvert (load_mmx addr:$src2))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000140 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst), (ins VR64:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000141 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 [(set VR64:$dst, (IntId VR64:$src1,
143 (scalar_to_vector (i32 imm:$src2))))]>;
144 }
145}
146
147//===----------------------------------------------------------------------===//
148// MMX EMMS & FEMMS Instructions
149//===----------------------------------------------------------------------===//
150
Evan Chengb783fa32007-07-19 01:14:50 +0000151def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms", [(int_x86_mmx_emms)]>;
152def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms", [(int_x86_mmx_femms)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153
154//===----------------------------------------------------------------------===//
155// MMX Scalar Instructions
156//===----------------------------------------------------------------------===//
157
158// Data Transfer Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000159def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Chengd1045a62008-02-18 23:04:32 +0000160 "movd\t{$src, $dst|$dst, $src}",
161 [(set VR64:$dst, (v2i32 (scalar_to_vector GR32:$src)))]>;
162let isSimpleLoad = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000163def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Chengd1045a62008-02-18 23:04:32 +0000164 "movd\t{$src, $dst|$dst, $src}",
165 [(set VR64:$dst, (v2i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000166let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000167def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000168 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000170let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000171def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000172 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000174let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000175def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000176 "movq\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000177let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000178def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000179 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180 [(set VR64:$dst, (load_mmx addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000181def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000182 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 [(store (v1i64 VR64:$src), addr:$dst)]>;
184
Evan Chengb783fa32007-07-19 01:14:50 +0000185def MMX_MOVDQ2Qrr : MMXID<0xD6, MRMDestMem, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000186 "movdq2q\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187 [(set VR64:$dst,
188 (v1i64 (vector_extract (v2i64 VR128:$src),
189 (iPTR 0))))]>;
190
Evan Chengb783fa32007-07-19 01:14:50 +0000191def MMX_MOVQ2DQrr : MMXIS<0xD6, MRMDestMem, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000192 "movq2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 [(set VR128:$dst,
194 (bitconvert (v1i64 VR64:$src)))]>;
195
Evan Chengb783fa32007-07-19 01:14:50 +0000196def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000197 "movntq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
199
200let AddedComplexity = 15 in
201// movd to MMX register zero-extends
Evan Chengb783fa32007-07-19 01:14:50 +0000202def MMX_MOVZDI2PDIrr : MMX2I<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000203 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204 [(set VR64:$dst,
205 (v2i32 (vector_shuffle immAllZerosV,
206 (v2i32 (scalar_to_vector GR32:$src)),
207 MMX_MOVL_shuffle_mask)))]>;
208let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +0000209def MMX_MOVZDI2PDIrm : MMX2I<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000210 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 [(set VR64:$dst,
212 (v2i32 (vector_shuffle immAllZerosV,
213 (v2i32 (scalar_to_vector
214 (loadi32 addr:$src))),
215 MMX_MOVL_shuffle_mask)))]>;
216
217// Arithmetic Instructions
218
219// -- Addition
220defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
221defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
222defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
223defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>;
224
225defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
226defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
227
228defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
229defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
230
231// -- Subtraction
232defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
233defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
234defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
235defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>;
236
237defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
238defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
239
240defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
241defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
242
243// -- Multiplication
244defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
245
246defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
247defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
248defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
249
250// -- Miscellanea
251defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
252
253defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
254defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
255
256defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
257defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
258
259defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
260defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
261
262defm MMX_PSADBW : MMXI_binop_rm_int<0xE0, "psadbw", int_x86_mmx_psad_bw, 1>;
263
264// Logical Instructions
265defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
266defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
267defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
268
269let isTwoAddress = 1 in {
270 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000271 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000272 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
274 VR64:$src2)))]>;
275 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000276 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000277 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
279 (load addr:$src2))))]>;
280}
281
282// Shift Instructions
283defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
284 int_x86_mmx_psrl_w>;
285defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
286 int_x86_mmx_psrl_d>;
287defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
288 int_x86_mmx_psrl_q>;
289
290defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
291 int_x86_mmx_psll_w>;
292defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
293 int_x86_mmx_psll_d>;
294defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
295 int_x86_mmx_psll_q>;
296
297defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
298 int_x86_mmx_psra_w>;
299defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
300 int_x86_mmx_psra_d>;
301
302// Comparison Instructions
303defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
304defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
305defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
306
307defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
308defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
309defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
310
311// Conversion Instructions
312
313// -- Unpack Instructions
314let isTwoAddress = 1 in {
315 // Unpack High Packed Data Instructions
316 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000317 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000318 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 [(set VR64:$dst,
320 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
321 MMX_UNPCKH_shuffle_mask)))]>;
322 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000323 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000324 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 [(set VR64:$dst,
326 (v8i8 (vector_shuffle VR64:$src1,
327 (bc_v8i8 (load_mmx addr:$src2)),
328 MMX_UNPCKH_shuffle_mask)))]>;
329
330 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000331 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000332 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 [(set VR64:$dst,
334 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
335 MMX_UNPCKH_shuffle_mask)))]>;
336 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000337 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000338 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 [(set VR64:$dst,
340 (v4i16 (vector_shuffle VR64:$src1,
341 (bc_v4i16 (load_mmx addr:$src2)),
342 MMX_UNPCKH_shuffle_mask)))]>;
343
344 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000345 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000346 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 [(set VR64:$dst,
348 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
349 MMX_UNPCKH_shuffle_mask)))]>;
350 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000351 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000352 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 [(set VR64:$dst,
354 (v2i32 (vector_shuffle VR64:$src1,
355 (bc_v2i32 (load_mmx addr:$src2)),
356 MMX_UNPCKH_shuffle_mask)))]>;
357
358 // Unpack Low Packed Data Instructions
359 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000360 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000361 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 [(set VR64:$dst,
363 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
364 MMX_UNPCKL_shuffle_mask)))]>;
365 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000366 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000367 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 [(set VR64:$dst,
369 (v8i8 (vector_shuffle VR64:$src1,
370 (bc_v8i8 (load_mmx addr:$src2)),
371 MMX_UNPCKL_shuffle_mask)))]>;
372
373 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000374 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000375 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 [(set VR64:$dst,
377 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
378 MMX_UNPCKL_shuffle_mask)))]>;
379 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000380 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000381 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 [(set VR64:$dst,
383 (v4i16 (vector_shuffle VR64:$src1,
384 (bc_v4i16 (load_mmx addr:$src2)),
385 MMX_UNPCKL_shuffle_mask)))]>;
386
387 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000388 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000389 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 [(set VR64:$dst,
391 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
392 MMX_UNPCKL_shuffle_mask)))]>;
393 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000394 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000395 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 [(set VR64:$dst,
397 (v2i32 (vector_shuffle VR64:$src1,
398 (bc_v2i32 (load_mmx addr:$src2)),
399 MMX_UNPCKL_shuffle_mask)))]>;
400}
401
402// -- Pack Instructions
403defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
404defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
405defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
406
407// -- Shuffle Instructions
408def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000409 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000410 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 [(set VR64:$dst,
412 (v4i16 (vector_shuffle
413 VR64:$src1, (undef),
414 MMX_PSHUFW_shuffle_mask:$src2)))]>;
415def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000416 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000417 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 [(set VR64:$dst,
419 (v4i16 (vector_shuffle
420 (bc_v4i16 (load_mmx addr:$src1)),
421 (undef),
422 MMX_PSHUFW_shuffle_mask:$src2)))]>;
423
424// -- Conversion Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000425let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000426def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000427 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000428let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000429def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000430 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431
Evan Chengb783fa32007-07-19 01:14:50 +0000432def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000433 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000434let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000435def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000436 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437
Evan Chengb783fa32007-07-19 01:14:50 +0000438def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000439 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000440let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000441def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000442 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443
Evan Chengb783fa32007-07-19 01:14:50 +0000444def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000445 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000446let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000447def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000448 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449
Evan Chengb783fa32007-07-19 01:14:50 +0000450def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000451 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000452let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000453def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000454 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455
Evan Chengb783fa32007-07-19 01:14:50 +0000456def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000457 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000458let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000459def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000460 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000461} // end neverHasSideEffects
462
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463
464// Extract / Insert
465def MMX_X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
466def MMX_X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
467
468def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000469 (outs GR32:$dst), (ins VR64:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000470 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471 [(set GR32:$dst, (MMX_X86pextrw (v4i16 VR64:$src1),
472 (iPTR imm:$src2)))]>;
473let isTwoAddress = 1 in {
474 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000475 (outs VR64:$dst), (ins VR64:$src1, GR32:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000476 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
478 GR32:$src2, (iPTR imm:$src3))))]>;
479 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000480 (outs VR64:$dst), (ins VR64:$src1, i16mem:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000481 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482 [(set VR64:$dst,
483 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
484 (i32 (anyext (loadi16 addr:$src2))),
485 (iPTR imm:$src3))))]>;
486}
487
488// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000489def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
492
493// Misc.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000494let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000495def MMX_MASKMOVQ : MMXI<0xF7, MRMDestMem, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +0000496 "maskmovq\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000497 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498
499//===----------------------------------------------------------------------===//
500// Alias Instructions
501//===----------------------------------------------------------------------===//
502
503// Alias instructions that map zero vector to pxor.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000504let isReMaterializable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000505 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000506 "pxor\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000507 [(set VR64:$dst, (v2i32 immAllZerosV))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000508 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000509 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000510 [(set VR64:$dst, (v2i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511}
512
513//===----------------------------------------------------------------------===//
514// Non-Instruction Patterns
515//===----------------------------------------------------------------------===//
516
517// Store 64-bit integer vector values.
518def : Pat<(store (v8i8 VR64:$src), addr:$dst),
519 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
520def : Pat<(store (v4i16 VR64:$src), addr:$dst),
521 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
522def : Pat<(store (v2i32 VR64:$src), addr:$dst),
523 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
524def : Pat<(store (v1i64 VR64:$src), addr:$dst),
525 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
526
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527// Bit convert.
528def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
529def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
530def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
531def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
532def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
533def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
534def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
535def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
536def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
537def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
538def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
539def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
540
541// 64-bit bit convert.
542def : Pat<(v1i64 (bitconvert (i64 GR64:$src))),
543 (MMX_MOVD64to64rr GR64:$src)>;
544def : Pat<(v2i32 (bitconvert (i64 GR64:$src))),
545 (MMX_MOVD64to64rr GR64:$src)>;
546def : Pat<(v4i16 (bitconvert (i64 GR64:$src))),
547 (MMX_MOVD64to64rr GR64:$src)>;
548def : Pat<(v8i8 (bitconvert (i64 GR64:$src))),
549 (MMX_MOVD64to64rr GR64:$src)>;
550
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551// Move scalar to XMM zero-extended
552// movd to XMM register zero-extends
553let AddedComplexity = 15 in {
Chris Lattnere6aa3862007-11-25 00:24:49 +0000554 def : Pat<(v8i8 (vector_shuffle immAllZerosV_bc,
Evan Chengd1045a62008-02-18 23:04:32 +0000555 (bc_v8i8 (v2i32 (scalar_to_vector GR32:$src))),
556 MMX_MOVL_shuffle_mask)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 (MMX_MOVZDI2PDIrr GR32:$src)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000558 def : Pat<(v4i16 (vector_shuffle immAllZerosV_bc,
Evan Chengd1045a62008-02-18 23:04:32 +0000559 (bc_v4i16 (v2i32 (scalar_to_vector GR32:$src))),
560 MMX_MOVL_shuffle_mask)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561 (MMX_MOVZDI2PDIrr GR32:$src)>;
562}
563
Evan Chengd1045a62008-02-18 23:04:32 +0000564// Scalar to v4i16 / v8i8. The source may be a GR32, but only the lower
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565// 8 or 16-bits matter.
Evan Chengd1045a62008-02-18 23:04:32 +0000566def : Pat<(bc_v8i8 (v2i32 (scalar_to_vector GR32:$src))),
567 (MMX_MOVD64rr GR32:$src)>;
568def : Pat<(bc_v4i16 (v2i32 (scalar_to_vector GR32:$src))),
569 (MMX_MOVD64rr GR32:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570
571// Patterns to perform canonical versions of vector shuffling.
572let AddedComplexity = 10 in {
573 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
574 MMX_UNPCKL_v_undef_shuffle_mask)),
575 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
576 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
577 MMX_UNPCKL_v_undef_shuffle_mask)),
578 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
579 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
580 MMX_UNPCKL_v_undef_shuffle_mask)),
581 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
582}
583
584let AddedComplexity = 10 in {
585 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
586 MMX_UNPCKH_v_undef_shuffle_mask)),
587 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
588 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
589 MMX_UNPCKH_v_undef_shuffle_mask)),
590 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
591 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
592 MMX_UNPCKH_v_undef_shuffle_mask)),
593 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
594}
595
596// Patterns to perform vector shuffling with a zeroed out vector.
597let AddedComplexity = 20 in {
598 def : Pat<(bc_v2i32 (vector_shuffle immAllZerosV,
599 (v2i32 (scalar_to_vector (load_mmx addr:$src))),
600 MMX_UNPCKL_shuffle_mask)),
601 (MMX_PUNPCKLDQrm VR64:$src, VR64:$src)>;
602}
603
604// Some special case PANDN patterns.
605// FIXME: Get rid of these.
606def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
607 VR64:$src2)),
608 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000609def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 VR64:$src2)),
611 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000612def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 VR64:$src2)),
614 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
615
616def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
617 (load addr:$src2))),
618 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000619def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000620 (load addr:$src2))),
621 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000622def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623 (load addr:$src2))),
624 (MMX_PANDNrm VR64:$src1, addr:$src2)>;