blob: 3f2f1debbf84df3b6a138bcf860c382cea18d622 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanf17a25c2007-07-18 16:29:46 +000016// Some 'special' instructions
Evan Chenge399fbb2007-12-12 23:12:09 +000017let isImplicitDef = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +000018def IMPLICIT_DEF_VR64 : I<0, Pseudo, (outs VR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019 "#IMPLICIT_DEF $dst",
20 [(set VR64:$dst, (v8i8 (undef)))]>,
21 Requires<[HasMMX]>;
22
23// 64-bit vector undef's.
24def : Pat<(v8i8 (undef)), (IMPLICIT_DEF_VR64)>;
25def : Pat<(v4i16 (undef)), (IMPLICIT_DEF_VR64)>;
26def : Pat<(v2i32 (undef)), (IMPLICIT_DEF_VR64)>;
27def : Pat<(v1i64 (undef)), (IMPLICIT_DEF_VR64)>;
28
29//===----------------------------------------------------------------------===//
30// MMX Pattern Fragments
31//===----------------------------------------------------------------------===//
32
33def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
34
35def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
36def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
37def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
38def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
39
40//===----------------------------------------------------------------------===//
41// MMX Masks
42//===----------------------------------------------------------------------===//
43
44// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
45// PSHUFW imm.
46def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
47 return getI8Imm(X86::getShuffleSHUFImmediate(N));
48}]>;
49
50// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
51def MMX_UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
52 return X86::isUNPCKHMask(N);
53}]>;
54
55// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
56def MMX_UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
57 return X86::isUNPCKLMask(N);
58}]>;
59
60// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
61def MMX_UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
62 return X86::isUNPCKH_v_undef_Mask(N);
63}]>;
64
65// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
66def MMX_UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
67 return X86::isUNPCKL_v_undef_Mask(N);
68}]>;
69
70// Patterns for shuffling.
71def MMX_PSHUFW_shuffle_mask : PatLeaf<(build_vector), [{
72 return X86::isPSHUFDMask(N);
73}], MMX_SHUFFLE_get_shuf_imm>;
74
75// Patterns for: vector_shuffle v1, v2, <4, 5, 2, 3>; etc.
76def MMX_MOVL_shuffle_mask : PatLeaf<(build_vector), [{
77 return X86::isMOVLMask(N);
78}]>;
79
80//===----------------------------------------------------------------------===//
81// MMX Multiclasses
82//===----------------------------------------------------------------------===//
83
84let isTwoAddress = 1 in {
85 // MMXI_binop_rm - Simple MMX binary operator.
86 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
87 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +000088 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000089 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
91 let isCommutable = Commutable;
92 }
Evan Chengb783fa32007-07-19 01:14:50 +000093 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000094 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
96 (bitconvert
97 (load_mmx addr:$src2)))))]>;
98 }
99
100 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
101 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +0000102 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000103 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
105 let isCommutable = Commutable;
106 }
Evan Chengb783fa32007-07-19 01:14:50 +0000107 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000108 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 [(set VR64:$dst, (IntId VR64:$src1,
110 (bitconvert (load_mmx addr:$src2))))]>;
111 }
112
113 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
114 //
115 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
116 // to collapse (bitconvert VT to VT) into its operand.
117 //
118 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
119 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +0000120 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000121 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
123 let isCommutable = Commutable;
124 }
Evan Chengb783fa32007-07-19 01:14:50 +0000125 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 [(set VR64:$dst,
128 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
129 }
130
131 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
132 string OpcodeStr, Intrinsic IntId> {
Evan Chengb783fa32007-07-19 01:14:50 +0000133 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000134 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000136 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000137 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 [(set VR64:$dst, (IntId VR64:$src1,
139 (bitconvert (load_mmx addr:$src2))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000140 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst), (ins VR64:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000141 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 [(set VR64:$dst, (IntId VR64:$src1,
143 (scalar_to_vector (i32 imm:$src2))))]>;
144 }
145}
146
147//===----------------------------------------------------------------------===//
148// MMX EMMS & FEMMS Instructions
149//===----------------------------------------------------------------------===//
150
Evan Chengb783fa32007-07-19 01:14:50 +0000151def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms", [(int_x86_mmx_emms)]>;
152def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms", [(int_x86_mmx_femms)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153
154//===----------------------------------------------------------------------===//
155// MMX Scalar Instructions
156//===----------------------------------------------------------------------===//
157
158// Data Transfer Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000159let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000160def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000161 "movd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000162let isSimpleLoad = 1, mayLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000163def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000164 "movd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000165let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000166def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000167 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000169let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000170def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000171 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000173let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000174def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000175 "movq\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000176let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000177def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000178 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 [(set VR64:$dst, (load_mmx addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000180def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000181 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 [(store (v1i64 VR64:$src), addr:$dst)]>;
183
Evan Chengb783fa32007-07-19 01:14:50 +0000184def MMX_MOVDQ2Qrr : MMXID<0xD6, MRMDestMem, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000185 "movdq2q\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186 [(set VR64:$dst,
187 (v1i64 (vector_extract (v2i64 VR128:$src),
188 (iPTR 0))))]>;
189
Evan Chengb783fa32007-07-19 01:14:50 +0000190def MMX_MOVQ2DQrr : MMXIS<0xD6, MRMDestMem, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000191 "movq2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 [(set VR128:$dst,
193 (bitconvert (v1i64 VR64:$src)))]>;
194
Evan Chengb783fa32007-07-19 01:14:50 +0000195def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000196 "movntq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
198
199let AddedComplexity = 15 in
200// movd to MMX register zero-extends
Evan Chengb783fa32007-07-19 01:14:50 +0000201def MMX_MOVZDI2PDIrr : MMX2I<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000202 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 [(set VR64:$dst,
204 (v2i32 (vector_shuffle immAllZerosV,
205 (v2i32 (scalar_to_vector GR32:$src)),
206 MMX_MOVL_shuffle_mask)))]>;
207let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +0000208def MMX_MOVZDI2PDIrm : MMX2I<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000209 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210 [(set VR64:$dst,
211 (v2i32 (vector_shuffle immAllZerosV,
212 (v2i32 (scalar_to_vector
213 (loadi32 addr:$src))),
214 MMX_MOVL_shuffle_mask)))]>;
215
216// Arithmetic Instructions
217
218// -- Addition
219defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
220defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
221defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
222defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>;
223
224defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
225defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
226
227defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
228defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
229
230// -- Subtraction
231defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
232defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
233defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
234defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>;
235
236defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
237defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
238
239defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
240defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
241
242// -- Multiplication
243defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
244
245defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
246defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
247defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
248
249// -- Miscellanea
250defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
251
252defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
253defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
254
255defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
256defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
257
258defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
259defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
260
261defm MMX_PSADBW : MMXI_binop_rm_int<0xE0, "psadbw", int_x86_mmx_psad_bw, 1>;
262
263// Logical Instructions
264defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
265defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
266defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
267
268let isTwoAddress = 1 in {
269 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000270 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000271 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
273 VR64:$src2)))]>;
274 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000275 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000276 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
278 (load addr:$src2))))]>;
279}
280
281// Shift Instructions
282defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
283 int_x86_mmx_psrl_w>;
284defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
285 int_x86_mmx_psrl_d>;
286defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
287 int_x86_mmx_psrl_q>;
288
289defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
290 int_x86_mmx_psll_w>;
291defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
292 int_x86_mmx_psll_d>;
293defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
294 int_x86_mmx_psll_q>;
295
296defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
297 int_x86_mmx_psra_w>;
298defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
299 int_x86_mmx_psra_d>;
300
301// Comparison Instructions
302defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
303defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
304defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
305
306defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
307defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
308defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
309
310// Conversion Instructions
311
312// -- Unpack Instructions
313let isTwoAddress = 1 in {
314 // Unpack High Packed Data Instructions
315 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000316 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 [(set VR64:$dst,
319 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
320 MMX_UNPCKH_shuffle_mask)))]>;
321 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000322 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(set VR64:$dst,
325 (v8i8 (vector_shuffle VR64:$src1,
326 (bc_v8i8 (load_mmx addr:$src2)),
327 MMX_UNPCKH_shuffle_mask)))]>;
328
329 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000330 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set VR64:$dst,
333 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
334 MMX_UNPCKH_shuffle_mask)))]>;
335 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000336 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000337 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(set VR64:$dst,
339 (v4i16 (vector_shuffle VR64:$src1,
340 (bc_v4i16 (load_mmx addr:$src2)),
341 MMX_UNPCKH_shuffle_mask)))]>;
342
343 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000344 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set VR64:$dst,
347 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
348 MMX_UNPCKH_shuffle_mask)))]>;
349 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000350 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000351 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 [(set VR64:$dst,
353 (v2i32 (vector_shuffle VR64:$src1,
354 (bc_v2i32 (load_mmx addr:$src2)),
355 MMX_UNPCKH_shuffle_mask)))]>;
356
357 // Unpack Low Packed Data Instructions
358 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000359 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000360 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 [(set VR64:$dst,
362 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
363 MMX_UNPCKL_shuffle_mask)))]>;
364 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000365 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000366 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 [(set VR64:$dst,
368 (v8i8 (vector_shuffle VR64:$src1,
369 (bc_v8i8 (load_mmx addr:$src2)),
370 MMX_UNPCKL_shuffle_mask)))]>;
371
372 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000373 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000374 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 [(set VR64:$dst,
376 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
377 MMX_UNPCKL_shuffle_mask)))]>;
378 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000379 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000380 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 [(set VR64:$dst,
382 (v4i16 (vector_shuffle VR64:$src1,
383 (bc_v4i16 (load_mmx addr:$src2)),
384 MMX_UNPCKL_shuffle_mask)))]>;
385
386 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000387 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000388 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 [(set VR64:$dst,
390 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
391 MMX_UNPCKL_shuffle_mask)))]>;
392 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000393 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000394 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 [(set VR64:$dst,
396 (v2i32 (vector_shuffle VR64:$src1,
397 (bc_v2i32 (load_mmx addr:$src2)),
398 MMX_UNPCKL_shuffle_mask)))]>;
399}
400
401// -- Pack Instructions
402defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
403defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
404defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
405
406// -- Shuffle Instructions
407def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000408 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000409 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 [(set VR64:$dst,
411 (v4i16 (vector_shuffle
412 VR64:$src1, (undef),
413 MMX_PSHUFW_shuffle_mask:$src2)))]>;
414def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000415 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000416 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 [(set VR64:$dst,
418 (v4i16 (vector_shuffle
419 (bc_v4i16 (load_mmx addr:$src1)),
420 (undef),
421 MMX_PSHUFW_shuffle_mask:$src2)))]>;
422
423// -- Conversion Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000424let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000425def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000426 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000427let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000428def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000429 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430
Evan Chengb783fa32007-07-19 01:14:50 +0000431def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000432 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000433let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000434def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000435 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436
Evan Chengb783fa32007-07-19 01:14:50 +0000437def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000438 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000439let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000440def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000441 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442
Evan Chengb783fa32007-07-19 01:14:50 +0000443def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000444 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000445let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000446def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000447 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448
Evan Chengb783fa32007-07-19 01:14:50 +0000449def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000450 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000451let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000452def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000453 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454
Evan Chengb783fa32007-07-19 01:14:50 +0000455def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000456 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000457let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000458def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000459 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000460} // end neverHasSideEffects
461
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462
463// Extract / Insert
464def MMX_X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
465def MMX_X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
466
467def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000468 (outs GR32:$dst), (ins VR64:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000469 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 [(set GR32:$dst, (MMX_X86pextrw (v4i16 VR64:$src1),
471 (iPTR imm:$src2)))]>;
472let isTwoAddress = 1 in {
473 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000474 (outs VR64:$dst), (ins VR64:$src1, GR32:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000475 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
477 GR32:$src2, (iPTR imm:$src3))))]>;
478 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000479 (outs VR64:$dst), (ins VR64:$src1, i16mem:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000480 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 [(set VR64:$dst,
482 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
483 (i32 (anyext (loadi16 addr:$src2))),
484 (iPTR imm:$src3))))]>;
485}
486
487// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000488def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000489 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
491
492// Misc.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000493let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000494def MMX_MASKMOVQ : MMXI<0xF7, MRMDestMem, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +0000495 "maskmovq\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000496 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497
498//===----------------------------------------------------------------------===//
499// Alias Instructions
500//===----------------------------------------------------------------------===//
501
502// Alias instructions that map zero vector to pxor.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000503let isReMaterializable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000504 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000505 "pxor\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000506 [(set VR64:$dst, (v2i32 immAllZerosV))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000507 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000508 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000509 [(set VR64:$dst, (v2i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510}
511
512//===----------------------------------------------------------------------===//
513// Non-Instruction Patterns
514//===----------------------------------------------------------------------===//
515
516// Store 64-bit integer vector values.
517def : Pat<(store (v8i8 VR64:$src), addr:$dst),
518 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
519def : Pat<(store (v4i16 VR64:$src), addr:$dst),
520 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
521def : Pat<(store (v2i32 VR64:$src), addr:$dst),
522 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
523def : Pat<(store (v1i64 VR64:$src), addr:$dst),
524 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
525
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526// Bit convert.
527def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
528def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
529def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
530def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
531def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
532def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
533def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
534def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
535def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
536def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
537def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
538def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
539
540// 64-bit bit convert.
541def : Pat<(v1i64 (bitconvert (i64 GR64:$src))),
542 (MMX_MOVD64to64rr GR64:$src)>;
543def : Pat<(v2i32 (bitconvert (i64 GR64:$src))),
544 (MMX_MOVD64to64rr GR64:$src)>;
545def : Pat<(v4i16 (bitconvert (i64 GR64:$src))),
546 (MMX_MOVD64to64rr GR64:$src)>;
547def : Pat<(v8i8 (bitconvert (i64 GR64:$src))),
548 (MMX_MOVD64to64rr GR64:$src)>;
549
550def MMX_X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
551
552// Move scalar to XMM zero-extended
553// movd to XMM register zero-extends
554let AddedComplexity = 15 in {
Chris Lattnere6aa3862007-11-25 00:24:49 +0000555 def : Pat<(v8i8 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000556 (v8i8 (MMX_X86s2vec GR32:$src)), MMX_MOVL_shuffle_mask)),
557 (MMX_MOVZDI2PDIrr GR32:$src)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000558 def : Pat<(v4i16 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559 (v4i16 (MMX_X86s2vec GR32:$src)), MMX_MOVL_shuffle_mask)),
560 (MMX_MOVZDI2PDIrr GR32:$src)>;
561 def : Pat<(v2i32 (vector_shuffle immAllZerosV,
562 (v2i32 (MMX_X86s2vec GR32:$src)), MMX_MOVL_shuffle_mask)),
563 (MMX_MOVZDI2PDIrr GR32:$src)>;
564}
565
566// Scalar to v2i32 / v4i16 / v8i8. The source may be a GR32, but only the lower
567// 8 or 16-bits matter.
568def : Pat<(v8i8 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
569def : Pat<(v4i16 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
570def : Pat<(v2i32 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
571
572// Patterns to perform canonical versions of vector shuffling.
573let AddedComplexity = 10 in {
574 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
575 MMX_UNPCKL_v_undef_shuffle_mask)),
576 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
577 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
578 MMX_UNPCKL_v_undef_shuffle_mask)),
579 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
580 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
581 MMX_UNPCKL_v_undef_shuffle_mask)),
582 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
583}
584
585let AddedComplexity = 10 in {
586 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
587 MMX_UNPCKH_v_undef_shuffle_mask)),
588 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
589 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
590 MMX_UNPCKH_v_undef_shuffle_mask)),
591 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
592 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
593 MMX_UNPCKH_v_undef_shuffle_mask)),
594 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
595}
596
597// Patterns to perform vector shuffling with a zeroed out vector.
598let AddedComplexity = 20 in {
599 def : Pat<(bc_v2i32 (vector_shuffle immAllZerosV,
600 (v2i32 (scalar_to_vector (load_mmx addr:$src))),
601 MMX_UNPCKL_shuffle_mask)),
602 (MMX_PUNPCKLDQrm VR64:$src, VR64:$src)>;
603}
604
605// Some special case PANDN patterns.
606// FIXME: Get rid of these.
607def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
608 VR64:$src2)),
609 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000610def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 VR64:$src2)),
612 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000613def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 VR64:$src2)),
615 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
616
617def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
618 (load addr:$src2))),
619 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000620def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 (load addr:$src2))),
622 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000623def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 (load addr:$src2))),
625 (MMX_PANDNrm VR64:$src1, addr:$src2)>;