Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===// |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 2 | // |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 7 | // |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the PowerPC implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 16e71f2 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 14 | #include "PPCInstrInfo.h" |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 15 | #include "PPCInstrBuilder.h" |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 16 | #include "PPCPredicates.h" |
Chris Lattner | 4c7b43b | 2005-10-14 23:37:35 +0000 | [diff] [blame] | 17 | #include "PPCGenInstrInfo.inc" |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 18 | #include "PPCTargetMachine.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/STLExtras.h" |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 21 | using namespace llvm; |
| 22 | |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 23 | PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm) |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 24 | : TargetInstrInfoImpl(PPCInsts, array_lengthof(PPCInsts)), TM(tm), |
Evan Cheng | 7ce4578 | 2006-11-13 23:36:35 +0000 | [diff] [blame] | 25 | RI(*TM.getSubtargetImpl(), *this) {} |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 26 | |
| 27 | /// getPointerRegClass - Return the register class to use to hold pointers. |
| 28 | /// This is used for addressing modes. |
| 29 | const TargetRegisterClass *PPCInstrInfo::getPointerRegClass() const { |
| 30 | if (TM.getSubtargetImpl()->isPPC64()) |
| 31 | return &PPC::G8RCRegClass; |
| 32 | else |
| 33 | return &PPC::GPRCRegClass; |
| 34 | } |
| 35 | |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 36 | |
Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 37 | bool PPCInstrInfo::isMoveInstr(const MachineInstr& MI, |
| 38 | unsigned& sourceReg, |
| 39 | unsigned& destReg) const { |
Chris Lattner | cc8cd0c | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 40 | unsigned oc = MI.getOpcode(); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 41 | if (oc == PPC::OR || oc == PPC::OR8 || oc == PPC::VOR || |
Chris Lattner | 14c09b8 | 2005-10-19 01:50:36 +0000 | [diff] [blame] | 42 | oc == PPC::OR4To8 || oc == PPC::OR8To4) { // or r1, r2, r2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 43 | assert(MI.getNumOperands() >= 3 && |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 44 | MI.getOperand(0).isRegister() && |
| 45 | MI.getOperand(1).isRegister() && |
| 46 | MI.getOperand(2).isRegister() && |
| 47 | "invalid PPC OR instruction!"); |
| 48 | if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) { |
| 49 | sourceReg = MI.getOperand(1).getReg(); |
| 50 | destReg = MI.getOperand(0).getReg(); |
| 51 | return true; |
| 52 | } |
| 53 | } else if (oc == PPC::ADDI) { // addi r1, r2, 0 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 54 | assert(MI.getNumOperands() >= 3 && |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 55 | MI.getOperand(0).isRegister() && |
| 56 | MI.getOperand(2).isImmediate() && |
| 57 | "invalid PPC ADDI instruction!"); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 58 | if (MI.getOperand(1).isRegister() && MI.getOperand(2).getImm() == 0) { |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 59 | sourceReg = MI.getOperand(1).getReg(); |
| 60 | destReg = MI.getOperand(0).getReg(); |
| 61 | return true; |
| 62 | } |
Nate Begeman | cb90de3 | 2004-10-07 22:26:12 +0000 | [diff] [blame] | 63 | } else if (oc == PPC::ORI) { // ori r1, r2, 0 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 64 | assert(MI.getNumOperands() >= 3 && |
Nate Begeman | cb90de3 | 2004-10-07 22:26:12 +0000 | [diff] [blame] | 65 | MI.getOperand(0).isRegister() && |
| 66 | MI.getOperand(1).isRegister() && |
| 67 | MI.getOperand(2).isImmediate() && |
| 68 | "invalid PPC ORI instruction!"); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 69 | if (MI.getOperand(2).getImm() == 0) { |
Nate Begeman | cb90de3 | 2004-10-07 22:26:12 +0000 | [diff] [blame] | 70 | sourceReg = MI.getOperand(1).getReg(); |
| 71 | destReg = MI.getOperand(0).getReg(); |
| 72 | return true; |
| 73 | } |
Chris Lattner | eb5d47d | 2005-10-07 05:00:52 +0000 | [diff] [blame] | 74 | } else if (oc == PPC::FMRS || oc == PPC::FMRD || |
| 75 | oc == PPC::FMRSD) { // fmr r1, r2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 76 | assert(MI.getNumOperands() >= 2 && |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 77 | MI.getOperand(0).isRegister() && |
| 78 | MI.getOperand(1).isRegister() && |
| 79 | "invalid PPC FMR instruction"); |
| 80 | sourceReg = MI.getOperand(1).getReg(); |
| 81 | destReg = MI.getOperand(0).getReg(); |
| 82 | return true; |
Nate Begeman | 7af0248 | 2005-04-12 07:04:16 +0000 | [diff] [blame] | 83 | } else if (oc == PPC::MCRF) { // mcrf cr1, cr2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 84 | assert(MI.getNumOperands() >= 2 && |
Nate Begeman | 7af0248 | 2005-04-12 07:04:16 +0000 | [diff] [blame] | 85 | MI.getOperand(0).isRegister() && |
| 86 | MI.getOperand(1).isRegister() && |
| 87 | "invalid PPC MCRF instruction"); |
| 88 | sourceReg = MI.getOperand(1).getReg(); |
| 89 | destReg = MI.getOperand(0).getReg(); |
| 90 | return true; |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 91 | } |
| 92 | return false; |
| 93 | } |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 94 | |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 95 | unsigned PPCInstrInfo::isLoadFromStackSlot(MachineInstr *MI, |
Chris Lattner | 9c09c9e | 2006-03-16 22:24:02 +0000 | [diff] [blame] | 96 | int &FrameIndex) const { |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 97 | switch (MI->getOpcode()) { |
| 98 | default: break; |
| 99 | case PPC::LD: |
| 100 | case PPC::LWZ: |
| 101 | case PPC::LFS: |
| 102 | case PPC::LFD: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 103 | if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() && |
| 104 | MI->getOperand(2).isFI()) { |
| 105 | FrameIndex = MI->getOperand(2).getIndex(); |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 106 | return MI->getOperand(0).getReg(); |
| 107 | } |
| 108 | break; |
| 109 | } |
| 110 | return 0; |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 111 | } |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 112 | |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 113 | unsigned PPCInstrInfo::isStoreToStackSlot(MachineInstr *MI, |
| 114 | int &FrameIndex) const { |
| 115 | switch (MI->getOpcode()) { |
| 116 | default: break; |
Nate Begeman | 3b478b3 | 2006-02-02 21:07:50 +0000 | [diff] [blame] | 117 | case PPC::STD: |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 118 | case PPC::STW: |
| 119 | case PPC::STFS: |
| 120 | case PPC::STFD: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 121 | if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() && |
| 122 | MI->getOperand(2).isFI()) { |
| 123 | FrameIndex = MI->getOperand(2).getIndex(); |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 124 | return MI->getOperand(0).getReg(); |
| 125 | } |
| 126 | break; |
| 127 | } |
| 128 | return 0; |
| 129 | } |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 130 | |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 131 | // commuteInstruction - We can commute rlwimi instructions, but only if the |
| 132 | // rotate amt is zero. We also have to munge the immediates a bit. |
Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 133 | MachineInstr *PPCInstrInfo::commuteInstruction(MachineInstr *MI) const { |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 134 | // Normal instructions can be commuted the obvious way. |
| 135 | if (MI->getOpcode() != PPC::RLWIMI) |
Chris Lattner | 264e6fe | 2008-01-01 01:05:34 +0000 | [diff] [blame] | 136 | return TargetInstrInfoImpl::commuteInstruction(MI); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 137 | |
| 138 | // Cannot commute if it has a non-zero rotate count. |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 139 | if (MI->getOperand(3).getImm() != 0) |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 140 | return 0; |
| 141 | |
| 142 | // If we have a zero rotate count, we have: |
| 143 | // M = mask(MB,ME) |
| 144 | // Op0 = (Op1 & ~M) | (Op2 & M) |
| 145 | // Change this to: |
| 146 | // M = mask((ME+1)&31, (MB-1)&31) |
| 147 | // Op0 = (Op2 & ~M) | (Op1 & M) |
| 148 | |
| 149 | // Swap op1/op2 |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame^] | 150 | unsigned Reg0 = MI->getOperand(0).getReg(); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 151 | unsigned Reg1 = MI->getOperand(1).getReg(); |
| 152 | unsigned Reg2 = MI->getOperand(2).getReg(); |
Evan Cheng | 6ce7dc2 | 2006-11-15 20:58:11 +0000 | [diff] [blame] | 153 | bool Reg1IsKill = MI->getOperand(1).isKill(); |
| 154 | bool Reg2IsKill = MI->getOperand(2).isKill(); |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame^] | 155 | // If machine instrs are no longer in two-address forms, update |
| 156 | // destination register as well. |
| 157 | if (Reg0 == Reg1) { |
| 158 | // Must be two address instruction! |
| 159 | assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) && |
| 160 | "Expecting a two-address instruction!"); |
| 161 | MI->getOperand(0).setReg(Reg2); |
| 162 | Reg2IsKill = false; |
| 163 | } |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 164 | MI->getOperand(2).setReg(Reg1); |
| 165 | MI->getOperand(1).setReg(Reg2); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 166 | MI->getOperand(2).setIsKill(Reg1IsKill); |
| 167 | MI->getOperand(1).setIsKill(Reg2IsKill); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 168 | |
| 169 | // Swap the mask around. |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 170 | unsigned MB = MI->getOperand(4).getImm(); |
| 171 | unsigned ME = MI->getOperand(5).getImm(); |
| 172 | MI->getOperand(4).setImm((ME+1) & 31); |
| 173 | MI->getOperand(5).setImm((MB-1) & 31); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 174 | return MI; |
| 175 | } |
Chris Lattner | bbf1c72 | 2006-03-05 23:49:55 +0000 | [diff] [blame] | 176 | |
| 177 | void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB, |
| 178 | MachineBasicBlock::iterator MI) const { |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 179 | BuildMI(MBB, MI, get(PPC::NOP)); |
Chris Lattner | bbf1c72 | 2006-03-05 23:49:55 +0000 | [diff] [blame] | 180 | } |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 181 | |
| 182 | |
| 183 | // Branch analysis. |
| 184 | bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 185 | MachineBasicBlock *&FBB, |
| 186 | std::vector<MachineOperand> &Cond) const { |
| 187 | // If the block has no terminators, it just falls into the block after it. |
| 188 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 189 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 190 | return false; |
| 191 | |
| 192 | // Get the last instruction in the block. |
| 193 | MachineInstr *LastInst = I; |
| 194 | |
| 195 | // If there is only one terminator instruction, process it. |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 196 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 197 | if (LastInst->getOpcode() == PPC::B) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 198 | TBB = LastInst->getOperand(0).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 199 | return false; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 200 | } else if (LastInst->getOpcode() == PPC::BCC) { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 201 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 202 | TBB = LastInst->getOperand(2).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 203 | Cond.push_back(LastInst->getOperand(0)); |
| 204 | Cond.push_back(LastInst->getOperand(1)); |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 205 | return false; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 206 | } |
| 207 | // Otherwise, don't know what this is. |
| 208 | return true; |
| 209 | } |
| 210 | |
| 211 | // Get the instruction before it if it's a terminator. |
| 212 | MachineInstr *SecondLastInst = I; |
| 213 | |
| 214 | // If there are three terminators, we don't know what sort of block this is. |
| 215 | if (SecondLastInst && I != MBB.begin() && |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 216 | isUnpredicatedTerminator(--I)) |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 217 | return true; |
| 218 | |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 219 | // If the block ends with PPC::B and PPC:BCC, handle it. |
| 220 | if (SecondLastInst->getOpcode() == PPC::BCC && |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 221 | LastInst->getOpcode() == PPC::B) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 222 | TBB = SecondLastInst->getOperand(2).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 223 | Cond.push_back(SecondLastInst->getOperand(0)); |
| 224 | Cond.push_back(SecondLastInst->getOperand(1)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 225 | FBB = LastInst->getOperand(0).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 226 | return false; |
| 227 | } |
| 228 | |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 229 | // If the block ends with two PPC:Bs, handle it. The second one is not |
| 230 | // executed, so remove it. |
| 231 | if (SecondLastInst->getOpcode() == PPC::B && |
| 232 | LastInst->getOpcode() == PPC::B) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 233 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 234 | I = LastInst; |
| 235 | I->eraseFromParent(); |
| 236 | return false; |
| 237 | } |
| 238 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 239 | // Otherwise, can't handle this. |
| 240 | return true; |
| 241 | } |
| 242 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 243 | unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 244 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 245 | if (I == MBB.begin()) return 0; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 246 | --I; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 247 | if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 248 | return 0; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 249 | |
| 250 | // Remove the branch. |
| 251 | I->eraseFromParent(); |
| 252 | |
| 253 | I = MBB.end(); |
| 254 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 255 | if (I == MBB.begin()) return 1; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 256 | --I; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 257 | if (I->getOpcode() != PPC::BCC) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 258 | return 1; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 259 | |
| 260 | // Remove the branch. |
| 261 | I->eraseFromParent(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 262 | return 2; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 263 | } |
| 264 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 265 | unsigned |
| 266 | PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 267 | MachineBasicBlock *FBB, |
| 268 | const std::vector<MachineOperand> &Cond) const { |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 269 | // Shouldn't be a fall through. |
| 270 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 271 | assert((Cond.size() == 2 || Cond.size() == 0) && |
| 272 | "PPC branch conditions have two components!"); |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 273 | |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 274 | // One-way branch. |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 275 | if (FBB == 0) { |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 276 | if (Cond.empty()) // Unconditional branch |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 277 | BuildMI(&MBB, get(PPC::B)).addMBB(TBB); |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 278 | else // Conditional branch |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 279 | BuildMI(&MBB, get(PPC::BCC)) |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 280 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 281 | return 1; |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 282 | } |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 283 | |
Chris Lattner | 879d09c | 2006-10-21 05:42:09 +0000 | [diff] [blame] | 284 | // Two-way Conditional Branch. |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 285 | BuildMI(&MBB, get(PPC::BCC)) |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 286 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 287 | BuildMI(&MBB, get(PPC::B)).addMBB(FBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 288 | return 2; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 289 | } |
| 290 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 291 | void PPCInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
| 292 | MachineBasicBlock::iterator MI, |
| 293 | unsigned DestReg, unsigned SrcReg, |
| 294 | const TargetRegisterClass *DestRC, |
| 295 | const TargetRegisterClass *SrcRC) const { |
| 296 | if (DestRC != SrcRC) { |
| 297 | cerr << "Not yet supported!"; |
| 298 | abort(); |
| 299 | } |
| 300 | |
| 301 | if (DestRC == PPC::GPRCRegisterClass) { |
| 302 | BuildMI(MBB, MI, get(PPC::OR), DestReg).addReg(SrcReg).addReg(SrcReg); |
| 303 | } else if (DestRC == PPC::G8RCRegisterClass) { |
| 304 | BuildMI(MBB, MI, get(PPC::OR8), DestReg).addReg(SrcReg).addReg(SrcReg); |
| 305 | } else if (DestRC == PPC::F4RCRegisterClass) { |
| 306 | BuildMI(MBB, MI, get(PPC::FMRS), DestReg).addReg(SrcReg); |
| 307 | } else if (DestRC == PPC::F8RCRegisterClass) { |
| 308 | BuildMI(MBB, MI, get(PPC::FMRD), DestReg).addReg(SrcReg); |
| 309 | } else if (DestRC == PPC::CRRCRegisterClass) { |
| 310 | BuildMI(MBB, MI, get(PPC::MCRF), DestReg).addReg(SrcReg); |
| 311 | } else if (DestRC == PPC::VRRCRegisterClass) { |
| 312 | BuildMI(MBB, MI, get(PPC::VOR), DestReg).addReg(SrcReg).addReg(SrcReg); |
| 313 | } else { |
| 314 | cerr << "Attempt to copy register that is not GPR or FPR"; |
| 315 | abort(); |
| 316 | } |
| 317 | } |
| 318 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 319 | static void StoreRegToStackSlot(const TargetInstrInfo &TII, |
| 320 | unsigned SrcReg, bool isKill, int FrameIdx, |
| 321 | const TargetRegisterClass *RC, |
| 322 | SmallVectorImpl<MachineInstr*> &NewMIs) { |
| 323 | if (RC == PPC::GPRCRegisterClass) { |
| 324 | if (SrcReg != PPC::LR) { |
| 325 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STW)) |
| 326 | .addReg(SrcReg, false, false, isKill), FrameIdx)); |
| 327 | } else { |
| 328 | // FIXME: this spills LR immediately to memory in one step. To do this, |
| 329 | // we use R11, which we know cannot be used in the prolog/epilog. This is |
| 330 | // a hack. |
| 331 | NewMIs.push_back(BuildMI(TII.get(PPC::MFLR), PPC::R11)); |
| 332 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STW)) |
| 333 | .addReg(PPC::R11, false, false, isKill), FrameIdx)); |
| 334 | } |
| 335 | } else if (RC == PPC::G8RCRegisterClass) { |
| 336 | if (SrcReg != PPC::LR8) { |
| 337 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STD)) |
| 338 | .addReg(SrcReg, false, false, isKill), FrameIdx)); |
| 339 | } else { |
| 340 | // FIXME: this spills LR immediately to memory in one step. To do this, |
| 341 | // we use R11, which we know cannot be used in the prolog/epilog. This is |
| 342 | // a hack. |
| 343 | NewMIs.push_back(BuildMI(TII.get(PPC::MFLR8), PPC::X11)); |
| 344 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STD)) |
| 345 | .addReg(PPC::X11, false, false, isKill), FrameIdx)); |
| 346 | } |
| 347 | } else if (RC == PPC::F8RCRegisterClass) { |
| 348 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STFD)) |
| 349 | .addReg(SrcReg, false, false, isKill), FrameIdx)); |
| 350 | } else if (RC == PPC::F4RCRegisterClass) { |
| 351 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STFS)) |
| 352 | .addReg(SrcReg, false, false, isKill), FrameIdx)); |
| 353 | } else if (RC == PPC::CRRCRegisterClass) { |
| 354 | // FIXME: We use R0 here, because it isn't available for RA. |
| 355 | // We need to store the CR in the low 4-bits of the saved value. First, |
| 356 | // issue a MFCR to save all of the CRBits. |
| 357 | NewMIs.push_back(BuildMI(TII.get(PPC::MFCR), PPC::R0)); |
| 358 | |
| 359 | // If the saved register wasn't CR0, shift the bits left so that they are in |
| 360 | // CR0's slot. |
| 361 | if (SrcReg != PPC::CR0) { |
| 362 | unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4; |
| 363 | // rlwinm r0, r0, ShiftBits, 0, 31. |
| 364 | NewMIs.push_back(BuildMI(TII.get(PPC::RLWINM), PPC::R0) |
| 365 | .addReg(PPC::R0).addImm(ShiftBits).addImm(0).addImm(31)); |
| 366 | } |
| 367 | |
| 368 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STW)) |
| 369 | .addReg(PPC::R0, false, false, isKill), FrameIdx)); |
| 370 | } else if (RC == PPC::VRRCRegisterClass) { |
| 371 | // We don't have indexed addressing for vector loads. Emit: |
| 372 | // R0 = ADDI FI# |
| 373 | // STVX VAL, 0, R0 |
| 374 | // |
| 375 | // FIXME: We use R0 here, because it isn't available for RA. |
| 376 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::ADDI), PPC::R0), |
| 377 | FrameIdx, 0, 0)); |
| 378 | NewMIs.push_back(BuildMI(TII.get(PPC::STVX)) |
| 379 | .addReg(SrcReg, false, false, isKill).addReg(PPC::R0).addReg(PPC::R0)); |
| 380 | } else { |
| 381 | assert(0 && "Unknown regclass!"); |
| 382 | abort(); |
| 383 | } |
| 384 | } |
| 385 | |
| 386 | void |
| 387 | PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, |
| 388 | MachineBasicBlock::iterator MI, |
| 389 | unsigned SrcReg, bool isKill, int FrameIdx, |
| 390 | const TargetRegisterClass *RC) const { |
| 391 | SmallVector<MachineInstr*, 4> NewMIs; |
| 392 | StoreRegToStackSlot(*this, SrcReg, isKill, FrameIdx, RC, NewMIs); |
| 393 | for (unsigned i = 0, e = NewMIs.size(); i != e; ++i) |
| 394 | MBB.insert(MI, NewMIs[i]); |
| 395 | } |
| 396 | |
| 397 | void PPCInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
| 398 | bool isKill, |
| 399 | SmallVectorImpl<MachineOperand> &Addr, |
| 400 | const TargetRegisterClass *RC, |
| 401 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 402 | if (Addr[0].isFrameIndex()) { |
| 403 | StoreRegToStackSlot(*this, SrcReg, isKill, Addr[0].getIndex(), RC, NewMIs); |
| 404 | return; |
| 405 | } |
| 406 | |
| 407 | unsigned Opc = 0; |
| 408 | if (RC == PPC::GPRCRegisterClass) { |
| 409 | Opc = PPC::STW; |
| 410 | } else if (RC == PPC::G8RCRegisterClass) { |
| 411 | Opc = PPC::STD; |
| 412 | } else if (RC == PPC::F8RCRegisterClass) { |
| 413 | Opc = PPC::STFD; |
| 414 | } else if (RC == PPC::F4RCRegisterClass) { |
| 415 | Opc = PPC::STFS; |
| 416 | } else if (RC == PPC::VRRCRegisterClass) { |
| 417 | Opc = PPC::STVX; |
| 418 | } else { |
| 419 | assert(0 && "Unknown regclass!"); |
| 420 | abort(); |
| 421 | } |
| 422 | MachineInstrBuilder MIB = BuildMI(get(Opc)) |
| 423 | .addReg(SrcReg, false, false, isKill); |
| 424 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) { |
| 425 | MachineOperand &MO = Addr[i]; |
| 426 | if (MO.isRegister()) |
| 427 | MIB.addReg(MO.getReg()); |
| 428 | else if (MO.isImmediate()) |
| 429 | MIB.addImm(MO.getImm()); |
| 430 | else |
| 431 | MIB.addFrameIndex(MO.getIndex()); |
| 432 | } |
| 433 | NewMIs.push_back(MIB); |
| 434 | return; |
| 435 | } |
| 436 | |
| 437 | static void LoadRegFromStackSlot(const TargetInstrInfo &TII, |
| 438 | unsigned DestReg, int FrameIdx, |
| 439 | const TargetRegisterClass *RC, |
| 440 | SmallVectorImpl<MachineInstr*> &NewMIs) { |
| 441 | if (RC == PPC::GPRCRegisterClass) { |
| 442 | if (DestReg != PPC::LR) { |
| 443 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LWZ), DestReg), |
| 444 | FrameIdx)); |
| 445 | } else { |
| 446 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LWZ), PPC::R11), |
| 447 | FrameIdx)); |
| 448 | NewMIs.push_back(BuildMI(TII.get(PPC::MTLR)).addReg(PPC::R11)); |
| 449 | } |
| 450 | } else if (RC == PPC::G8RCRegisterClass) { |
| 451 | if (DestReg != PPC::LR8) { |
| 452 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LD), DestReg), |
| 453 | FrameIdx)); |
| 454 | } else { |
| 455 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LD), PPC::R11), |
| 456 | FrameIdx)); |
| 457 | NewMIs.push_back(BuildMI(TII.get(PPC::MTLR8)).addReg(PPC::R11)); |
| 458 | } |
| 459 | } else if (RC == PPC::F8RCRegisterClass) { |
| 460 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LFD), DestReg), |
| 461 | FrameIdx)); |
| 462 | } else if (RC == PPC::F4RCRegisterClass) { |
| 463 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LFS), DestReg), |
| 464 | FrameIdx)); |
| 465 | } else if (RC == PPC::CRRCRegisterClass) { |
| 466 | // FIXME: We use R0 here, because it isn't available for RA. |
| 467 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LWZ), PPC::R0), |
| 468 | FrameIdx)); |
| 469 | |
| 470 | // If the reloaded register isn't CR0, shift the bits right so that they are |
| 471 | // in the right CR's slot. |
| 472 | if (DestReg != PPC::CR0) { |
| 473 | unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4; |
| 474 | // rlwinm r11, r11, 32-ShiftBits, 0, 31. |
| 475 | NewMIs.push_back(BuildMI(TII.get(PPC::RLWINM), PPC::R0) |
| 476 | .addReg(PPC::R0).addImm(32-ShiftBits).addImm(0).addImm(31)); |
| 477 | } |
| 478 | |
| 479 | NewMIs.push_back(BuildMI(TII.get(PPC::MTCRF), DestReg).addReg(PPC::R0)); |
| 480 | } else if (RC == PPC::VRRCRegisterClass) { |
| 481 | // We don't have indexed addressing for vector loads. Emit: |
| 482 | // R0 = ADDI FI# |
| 483 | // Dest = LVX 0, R0 |
| 484 | // |
| 485 | // FIXME: We use R0 here, because it isn't available for RA. |
| 486 | NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::ADDI), PPC::R0), |
| 487 | FrameIdx, 0, 0)); |
| 488 | NewMIs.push_back(BuildMI(TII.get(PPC::LVX),DestReg).addReg(PPC::R0) |
| 489 | .addReg(PPC::R0)); |
| 490 | } else { |
| 491 | assert(0 && "Unknown regclass!"); |
| 492 | abort(); |
| 493 | } |
| 494 | } |
| 495 | |
| 496 | void |
| 497 | PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 498 | MachineBasicBlock::iterator MI, |
| 499 | unsigned DestReg, int FrameIdx, |
| 500 | const TargetRegisterClass *RC) const { |
| 501 | SmallVector<MachineInstr*, 4> NewMIs; |
| 502 | LoadRegFromStackSlot(*this, DestReg, FrameIdx, RC, NewMIs); |
| 503 | for (unsigned i = 0, e = NewMIs.size(); i != e; ++i) |
| 504 | MBB.insert(MI, NewMIs[i]); |
| 505 | } |
| 506 | |
| 507 | void PPCInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 508 | SmallVectorImpl<MachineOperand> &Addr, |
| 509 | const TargetRegisterClass *RC, |
| 510 | SmallVectorImpl<MachineInstr*> &NewMIs) const{ |
| 511 | if (Addr[0].isFrameIndex()) { |
| 512 | LoadRegFromStackSlot(*this, DestReg, Addr[0].getIndex(), RC, NewMIs); |
| 513 | return; |
| 514 | } |
| 515 | |
| 516 | unsigned Opc = 0; |
| 517 | if (RC == PPC::GPRCRegisterClass) { |
| 518 | assert(DestReg != PPC::LR && "Can't handle this yet!"); |
| 519 | Opc = PPC::LWZ; |
| 520 | } else if (RC == PPC::G8RCRegisterClass) { |
| 521 | assert(DestReg != PPC::LR8 && "Can't handle this yet!"); |
| 522 | Opc = PPC::LD; |
| 523 | } else if (RC == PPC::F8RCRegisterClass) { |
| 524 | Opc = PPC::LFD; |
| 525 | } else if (RC == PPC::F4RCRegisterClass) { |
| 526 | Opc = PPC::LFS; |
| 527 | } else if (RC == PPC::VRRCRegisterClass) { |
| 528 | Opc = PPC::LVX; |
| 529 | } else { |
| 530 | assert(0 && "Unknown regclass!"); |
| 531 | abort(); |
| 532 | } |
| 533 | MachineInstrBuilder MIB = BuildMI(get(Opc), DestReg); |
| 534 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) { |
| 535 | MachineOperand &MO = Addr[i]; |
| 536 | if (MO.isRegister()) |
| 537 | MIB.addReg(MO.getReg()); |
| 538 | else if (MO.isImmediate()) |
| 539 | MIB.addImm(MO.getImm()); |
| 540 | else |
| 541 | MIB.addFrameIndex(MO.getIndex()); |
| 542 | } |
| 543 | NewMIs.push_back(MIB); |
| 544 | return; |
| 545 | } |
| 546 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 547 | /// foldMemoryOperand - PowerPC (like most RISC's) can only fold spills into |
| 548 | /// copy instructions, turning them into load/store instructions. |
Evan Cheng | 5fd79d0 | 2008-02-08 21:20:40 +0000 | [diff] [blame] | 549 | MachineInstr *PPCInstrInfo::foldMemoryOperand(MachineFunction &MF, |
| 550 | MachineInstr *MI, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 551 | SmallVectorImpl<unsigned> &Ops, |
| 552 | int FrameIndex) const { |
| 553 | if (Ops.size() != 1) return NULL; |
| 554 | |
| 555 | // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because |
| 556 | // it takes more than one instruction to store it. |
| 557 | unsigned Opc = MI->getOpcode(); |
| 558 | unsigned OpNum = Ops[0]; |
| 559 | |
| 560 | MachineInstr *NewMI = NULL; |
| 561 | if ((Opc == PPC::OR && |
| 562 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) { |
| 563 | if (OpNum == 0) { // move -> store |
| 564 | unsigned InReg = MI->getOperand(1).getReg(); |
| 565 | NewMI = addFrameReference(BuildMI(get(PPC::STW)).addReg(InReg), |
| 566 | FrameIndex); |
| 567 | } else { // move -> load |
| 568 | unsigned OutReg = MI->getOperand(0).getReg(); |
| 569 | NewMI = addFrameReference(BuildMI(get(PPC::LWZ), OutReg), |
| 570 | FrameIndex); |
| 571 | } |
| 572 | } else if ((Opc == PPC::OR8 && |
| 573 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) { |
| 574 | if (OpNum == 0) { // move -> store |
| 575 | unsigned InReg = MI->getOperand(1).getReg(); |
| 576 | NewMI = addFrameReference(BuildMI(get(PPC::STD)).addReg(InReg), |
| 577 | FrameIndex); |
| 578 | } else { // move -> load |
| 579 | unsigned OutReg = MI->getOperand(0).getReg(); |
| 580 | NewMI = addFrameReference(BuildMI(get(PPC::LD), OutReg), FrameIndex); |
| 581 | } |
| 582 | } else if (Opc == PPC::FMRD) { |
| 583 | if (OpNum == 0) { // move -> store |
| 584 | unsigned InReg = MI->getOperand(1).getReg(); |
| 585 | NewMI = addFrameReference(BuildMI(get(PPC::STFD)).addReg(InReg), |
| 586 | FrameIndex); |
| 587 | } else { // move -> load |
| 588 | unsigned OutReg = MI->getOperand(0).getReg(); |
| 589 | NewMI = addFrameReference(BuildMI(get(PPC::LFD), OutReg), FrameIndex); |
| 590 | } |
| 591 | } else if (Opc == PPC::FMRS) { |
| 592 | if (OpNum == 0) { // move -> store |
| 593 | unsigned InReg = MI->getOperand(1).getReg(); |
| 594 | NewMI = addFrameReference(BuildMI(get(PPC::STFS)).addReg(InReg), |
| 595 | FrameIndex); |
| 596 | } else { // move -> load |
| 597 | unsigned OutReg = MI->getOperand(0).getReg(); |
| 598 | NewMI = addFrameReference(BuildMI(get(PPC::LFS), OutReg), FrameIndex); |
| 599 | } |
| 600 | } |
| 601 | |
| 602 | if (NewMI) |
| 603 | NewMI->copyKillDeadInfo(MI); |
| 604 | return NewMI; |
| 605 | } |
| 606 | |
| 607 | bool PPCInstrInfo::canFoldMemoryOperand(MachineInstr *MI, |
Evan Cheng | 5fd79d0 | 2008-02-08 21:20:40 +0000 | [diff] [blame] | 608 | SmallVectorImpl<unsigned> &Ops) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 609 | if (Ops.size() != 1) return false; |
| 610 | |
| 611 | // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because |
| 612 | // it takes more than one instruction to store it. |
| 613 | unsigned Opc = MI->getOpcode(); |
| 614 | |
| 615 | if ((Opc == PPC::OR && |
| 616 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) |
| 617 | return true; |
| 618 | else if ((Opc == PPC::OR8 && |
| 619 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) |
| 620 | return true; |
| 621 | else if (Opc == PPC::FMRD || Opc == PPC::FMRS) |
| 622 | return true; |
| 623 | |
| 624 | return false; |
| 625 | } |
| 626 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 627 | |
Chris Lattner | ef13982 | 2006-10-28 17:35:02 +0000 | [diff] [blame] | 628 | bool PPCInstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const { |
| 629 | if (MBB.empty()) return false; |
| 630 | |
| 631 | switch (MBB.back().getOpcode()) { |
Evan Cheng | 126f17a | 2007-05-21 18:44:17 +0000 | [diff] [blame] | 632 | case PPC::BLR: // Return. |
Chris Lattner | ef13982 | 2006-10-28 17:35:02 +0000 | [diff] [blame] | 633 | case PPC::B: // Uncond branch. |
| 634 | case PPC::BCTR: // Indirect branch. |
| 635 | return true; |
| 636 | default: return false; |
| 637 | } |
| 638 | } |
| 639 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 640 | bool PPCInstrInfo:: |
| 641 | ReverseBranchCondition(std::vector<MachineOperand> &Cond) const { |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 642 | assert(Cond.size() == 2 && "Invalid PPC branch opcode!"); |
| 643 | // Leave the CR# the same, but invert the condition. |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 644 | Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm())); |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 645 | return false; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 646 | } |