blob: db2080dbec91fae404b7b3f8800fe56ee5c51afe [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- R600Instructions.td - R600 Instruction defs -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// R600 Tablegen instruction definitions
11//
12//===----------------------------------------------------------------------===//
13
14include "R600Intrinsics.td"
15
Vincent Lejeune8723c9e2013-04-30 00:13:20 +000016class InstR600 <dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardf98f2ce2012-12-11 21:25:42 +000017 InstrItinClass itin>
18 : AMDGPUInst <outs, ins, asm, pattern> {
19
20 field bits<64> Inst;
21 bit Trig = 0;
22 bit Op3 = 0;
23 bit isVector = 0;
24 bits<2> FlagOperandIdx = 0;
25 bit Op1 = 0;
26 bit Op2 = 0;
27 bit HasNativeOperands = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +000028 bit VTXInst = 0;
29 bit TEXInst = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +000030
Tom Stellardf98f2ce2012-12-11 21:25:42 +000031 let Namespace = "AMDGPU";
32 let OutOperandList = outs;
33 let InOperandList = ins;
34 let AsmString = asm;
35 let Pattern = pattern;
36 let Itinerary = itin;
37
38 let TSFlags{4} = Trig;
39 let TSFlags{5} = Op3;
40
41 // Vector instructions are instructions that must fill all slots in an
42 // instruction group
43 let TSFlags{6} = isVector;
44 let TSFlags{8-7} = FlagOperandIdx;
45 let TSFlags{9} = HasNativeOperands;
46 let TSFlags{10} = Op1;
47 let TSFlags{11} = Op2;
Vincent Lejeune631591e2013-04-30 00:13:39 +000048 let TSFlags{12} = VTXInst;
49 let TSFlags{13} = TEXInst;
Tom Stellardf98f2ce2012-12-11 21:25:42 +000050}
51
52class InstR600ISA <dag outs, dag ins, string asm, list<dag> pattern> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +000053 InstR600 <outs, ins, asm, pattern, NullALU> {
Tom Stellardf98f2ce2012-12-11 21:25:42 +000054
55 let Namespace = "AMDGPU";
56}
57
58def MEMxi : Operand<iPTR> {
59 let MIOperandInfo = (ops R600_TReg32_X:$ptr, i32imm:$index);
60 let PrintMethod = "printMemOperand";
61}
62
63def MEMrr : Operand<iPTR> {
64 let MIOperandInfo = (ops R600_Reg32:$ptr, R600_Reg32:$index);
65}
66
67// Operands for non-registers
68
69class InstFlag<string PM = "printOperand", int Default = 0>
70 : OperandWithDefaultOps <i32, (ops (i32 Default))> {
71 let PrintMethod = PM;
72}
73
Vincent Lejeunea311c5262013-02-10 17:57:33 +000074// src_sel for ALU src operands, see also ALU_CONST, ALU_PARAM registers
Tom Stellard9f7818d2013-01-23 02:09:06 +000075def SEL : OperandWithDefaultOps <i32, (ops (i32 -1))> {
76 let PrintMethod = "printSel";
77}
Vincent Lejeunee332e352013-04-30 00:14:08 +000078def BANK_SWIZZLE : OperandWithDefaultOps <i32, (ops (i32 0))> {
79 let PrintMethod = "printSel";
80}
Tom Stellard9f7818d2013-01-23 02:09:06 +000081
Tom Stellardf98f2ce2012-12-11 21:25:42 +000082def LITERAL : InstFlag<"printLiteral">;
83
84def WRITE : InstFlag <"printWrite", 1>;
85def OMOD : InstFlag <"printOMOD">;
86def REL : InstFlag <"printRel">;
87def CLAMP : InstFlag <"printClamp">;
88def NEG : InstFlag <"printNeg">;
89def ABS : InstFlag <"printAbs">;
90def UEM : InstFlag <"printUpdateExecMask">;
91def UP : InstFlag <"printUpdatePred">;
92
93// XXX: The r600g finalizer in Mesa expects last to be one in most cases.
94// Once we start using the packetizer in this backend we should have this
95// default to 0.
96def LAST : InstFlag<"printLast", 1>;
97
Tom Stellardc0b0c672013-02-06 17:32:29 +000098def FRAMEri : Operand<iPTR> {
99 let MIOperandInfo = (ops R600_Reg32:$ptr, i32imm:$index);
100}
101
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000102def ADDRParam : ComplexPattern<i32, 2, "SelectADDRParam", [], []>;
103def ADDRDWord : ComplexPattern<i32, 1, "SelectADDRDWord", [], []>;
104def ADDRVTX_READ : ComplexPattern<i32, 2, "SelectADDRVTX_READ", [], []>;
Tom Stellard9f7818d2013-01-23 02:09:06 +0000105def ADDRGA_CONST_OFFSET : ComplexPattern<i32, 1, "SelectGlobalValueConstantOffset", [], []>;
106def ADDRGA_VAR_OFFSET : ComplexPattern<i32, 2, "SelectGlobalValueVariableOffset", [], []>;
Tom Stellardc0b0c672013-02-06 17:32:29 +0000107def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000108
109class R600ALU_Word0 {
110 field bits<32> Word0;
111
112 bits<11> src0;
113 bits<1> src0_neg;
114 bits<1> src0_rel;
115 bits<11> src1;
116 bits<1> src1_rel;
117 bits<1> src1_neg;
118 bits<3> index_mode = 0;
119 bits<2> pred_sel;
120 bits<1> last;
121
122 bits<9> src0_sel = src0{8-0};
123 bits<2> src0_chan = src0{10-9};
124 bits<9> src1_sel = src1{8-0};
125 bits<2> src1_chan = src1{10-9};
126
127 let Word0{8-0} = src0_sel;
128 let Word0{9} = src0_rel;
129 let Word0{11-10} = src0_chan;
130 let Word0{12} = src0_neg;
131 let Word0{21-13} = src1_sel;
132 let Word0{22} = src1_rel;
133 let Word0{24-23} = src1_chan;
134 let Word0{25} = src1_neg;
135 let Word0{28-26} = index_mode;
136 let Word0{30-29} = pred_sel;
137 let Word0{31} = last;
138}
139
140class R600ALU_Word1 {
141 field bits<32> Word1;
142
143 bits<11> dst;
Vincent Lejeunee332e352013-04-30 00:14:08 +0000144 bits<3> bank_swizzle;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000145 bits<1> dst_rel;
146 bits<1> clamp;
147
148 bits<7> dst_sel = dst{6-0};
149 bits<2> dst_chan = dst{10-9};
150
151 let Word1{20-18} = bank_swizzle;
152 let Word1{27-21} = dst_sel;
153 let Word1{28} = dst_rel;
154 let Word1{30-29} = dst_chan;
155 let Word1{31} = clamp;
156}
157
158class R600ALU_Word1_OP2 <bits<11> alu_inst> : R600ALU_Word1{
159
160 bits<1> src0_abs;
161 bits<1> src1_abs;
162 bits<1> update_exec_mask;
163 bits<1> update_pred;
164 bits<1> write;
165 bits<2> omod;
166
167 let Word1{0} = src0_abs;
168 let Word1{1} = src1_abs;
169 let Word1{2} = update_exec_mask;
170 let Word1{3} = update_pred;
171 let Word1{4} = write;
172 let Word1{6-5} = omod;
173 let Word1{17-7} = alu_inst;
174}
175
176class R600ALU_Word1_OP3 <bits<5> alu_inst> : R600ALU_Word1{
177
178 bits<11> src2;
179 bits<1> src2_rel;
180 bits<1> src2_neg;
181
182 bits<9> src2_sel = src2{8-0};
183 bits<2> src2_chan = src2{10-9};
184
185 let Word1{8-0} = src2_sel;
186 let Word1{9} = src2_rel;
187 let Word1{11-10} = src2_chan;
188 let Word1{12} = src2_neg;
189 let Word1{17-13} = alu_inst;
190}
191
Tom Stellard80537b92013-01-23 02:09:01 +0000192class VTX_WORD0 {
193 field bits<32> Word0;
194 bits<7> SRC_GPR;
195 bits<5> VC_INST;
196 bits<2> FETCH_TYPE;
197 bits<1> FETCH_WHOLE_QUAD;
198 bits<8> BUFFER_ID;
199 bits<1> SRC_REL;
200 bits<2> SRC_SEL_X;
201 bits<6> MEGA_FETCH_COUNT;
202
203 let Word0{4-0} = VC_INST;
204 let Word0{6-5} = FETCH_TYPE;
205 let Word0{7} = FETCH_WHOLE_QUAD;
206 let Word0{15-8} = BUFFER_ID;
207 let Word0{22-16} = SRC_GPR;
208 let Word0{23} = SRC_REL;
209 let Word0{25-24} = SRC_SEL_X;
210 let Word0{31-26} = MEGA_FETCH_COUNT;
211}
212
213class VTX_WORD1_GPR {
214 field bits<32> Word1;
215 bits<7> DST_GPR;
216 bits<1> DST_REL;
217 bits<3> DST_SEL_X;
218 bits<3> DST_SEL_Y;
219 bits<3> DST_SEL_Z;
220 bits<3> DST_SEL_W;
221 bits<1> USE_CONST_FIELDS;
222 bits<6> DATA_FORMAT;
223 bits<2> NUM_FORMAT_ALL;
224 bits<1> FORMAT_COMP_ALL;
225 bits<1> SRF_MODE_ALL;
226
227 let Word1{6-0} = DST_GPR;
228 let Word1{7} = DST_REL;
229 let Word1{8} = 0; // Reserved
230 let Word1{11-9} = DST_SEL_X;
231 let Word1{14-12} = DST_SEL_Y;
232 let Word1{17-15} = DST_SEL_Z;
233 let Word1{20-18} = DST_SEL_W;
234 let Word1{21} = USE_CONST_FIELDS;
235 let Word1{27-22} = DATA_FORMAT;
236 let Word1{29-28} = NUM_FORMAT_ALL;
237 let Word1{30} = FORMAT_COMP_ALL;
238 let Word1{31} = SRF_MODE_ALL;
239}
240
Vincent Lejeune2691fe92013-03-31 19:33:04 +0000241class TEX_WORD0 {
242 field bits<32> Word0;
243
244 bits<5> TEX_INST;
245 bits<2> INST_MOD;
246 bits<1> FETCH_WHOLE_QUAD;
247 bits<8> RESOURCE_ID;
248 bits<7> SRC_GPR;
249 bits<1> SRC_REL;
250 bits<1> ALT_CONST;
251 bits<2> RESOURCE_INDEX_MODE;
252 bits<2> SAMPLER_INDEX_MODE;
253
254 let Word0{4-0} = TEX_INST;
255 let Word0{6-5} = INST_MOD;
256 let Word0{7} = FETCH_WHOLE_QUAD;
257 let Word0{15-8} = RESOURCE_ID;
258 let Word0{22-16} = SRC_GPR;
259 let Word0{23} = SRC_REL;
260 let Word0{24} = ALT_CONST;
261 let Word0{26-25} = RESOURCE_INDEX_MODE;
262 let Word0{28-27} = SAMPLER_INDEX_MODE;
263}
264
265class TEX_WORD1 {
266 field bits<32> Word1;
267
268 bits<7> DST_GPR;
269 bits<1> DST_REL;
270 bits<3> DST_SEL_X;
271 bits<3> DST_SEL_Y;
272 bits<3> DST_SEL_Z;
273 bits<3> DST_SEL_W;
274 bits<7> LOD_BIAS;
275 bits<1> COORD_TYPE_X;
276 bits<1> COORD_TYPE_Y;
277 bits<1> COORD_TYPE_Z;
278 bits<1> COORD_TYPE_W;
279
280 let Word1{6-0} = DST_GPR;
281 let Word1{7} = DST_REL;
282 let Word1{11-9} = DST_SEL_X;
283 let Word1{14-12} = DST_SEL_Y;
284 let Word1{17-15} = DST_SEL_Z;
285 let Word1{20-18} = DST_SEL_W;
286 let Word1{27-21} = LOD_BIAS;
287 let Word1{28} = COORD_TYPE_X;
288 let Word1{29} = COORD_TYPE_Y;
289 let Word1{30} = COORD_TYPE_Z;
290 let Word1{31} = COORD_TYPE_W;
291}
292
293class TEX_WORD2 {
294 field bits<32> Word2;
295
296 bits<5> OFFSET_X;
297 bits<5> OFFSET_Y;
298 bits<5> OFFSET_Z;
299 bits<5> SAMPLER_ID;
300 bits<3> SRC_SEL_X;
301 bits<3> SRC_SEL_Y;
302 bits<3> SRC_SEL_Z;
303 bits<3> SRC_SEL_W;
304
305 let Word2{4-0} = OFFSET_X;
306 let Word2{9-5} = OFFSET_Y;
307 let Word2{14-10} = OFFSET_Z;
308 let Word2{19-15} = SAMPLER_ID;
309 let Word2{22-20} = SRC_SEL_X;
310 let Word2{25-23} = SRC_SEL_Y;
311 let Word2{28-26} = SRC_SEL_Z;
312 let Word2{31-29} = SRC_SEL_W;
313}
314
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000315/*
316XXX: R600 subtarget uses a slightly different encoding than the other
317subtargets. We currently handle this in R600MCCodeEmitter, but we may
318want to use these instruction classes in the future.
319
320class R600ALU_Word1_OP2_r600 : R600ALU_Word1_OP2 {
321
322 bits<1> fog_merge;
323 bits<10> alu_inst;
324
325 let Inst{37} = fog_merge;
326 let Inst{39-38} = omod;
327 let Inst{49-40} = alu_inst;
328}
329
330class R600ALU_Word1_OP2_r700 : R600ALU_Word1_OP2 {
331
332 bits<11> alu_inst;
333
334 let Inst{38-37} = omod;
335 let Inst{49-39} = alu_inst;
336}
337*/
338
339def R600_Pred : PredicateOperand<i32, (ops R600_Predicate),
340 (ops PRED_SEL_OFF)>;
341
342
343let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
344
345// Class for instructions with only one source register.
346// If you add new ins to this instruction, make sure they are listed before
347// $literal, because the backend currently assumes that the last operand is
348// a literal. Also be sure to update the enum R600Op1OperandIndex::ROI in
349// R600Defines.h, R600InstrInfo::buildDefaultInstruction(),
350// and R600InstrInfo::getOperandIdx().
351class R600_1OP <bits<11> inst, string opName, list<dag> pattern,
352 InstrItinClass itin = AnyALU> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +0000353 InstR600 <(outs R600_Reg32:$dst),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000354 (ins WRITE:$write, OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard9f7818d2013-01-23 02:09:06 +0000355 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
Vincent Lejeunee332e352013-04-30 00:14:08 +0000356 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
357 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune8e591912013-04-01 21:47:42 +0000358 !strconcat(" ", opName,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000359 "$clamp $dst$write$dst_rel$omod, "
Vincent Lejeune8e591912013-04-01 21:47:42 +0000360 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000361 "$literal $pred_sel$last"),
362 pattern,
363 itin>,
364 R600ALU_Word0,
365 R600ALU_Word1_OP2 <inst> {
366
367 let src1 = 0;
368 let src1_rel = 0;
369 let src1_neg = 0;
370 let src1_abs = 0;
371 let update_exec_mask = 0;
372 let update_pred = 0;
373 let HasNativeOperands = 1;
374 let Op1 = 1;
375 let DisableEncoding = "$literal";
376
377 let Inst{31-0} = Word0;
378 let Inst{63-32} = Word1;
379}
380
381class R600_1OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
382 InstrItinClass itin = AnyALU> :
383 R600_1OP <inst, opName,
384 [(set R600_Reg32:$dst, (node R600_Reg32:$src0))]
385>;
386
387// If you add our change the operands for R600_2OP instructions, you must
388// also update the R600Op2OperandIndex::ROI enum in R600Defines.h,
389// R600InstrInfo::buildDefaultInstruction(), and R600InstrInfo::getOperandIdx().
390class R600_2OP <bits<11> inst, string opName, list<dag> pattern,
391 InstrItinClass itin = AnyALU> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +0000392 InstR600 <(outs R600_Reg32:$dst),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000393 (ins UEM:$update_exec_mask, UP:$update_pred, WRITE:$write,
394 OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard9f7818d2013-01-23 02:09:06 +0000395 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
396 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, ABS:$src1_abs, SEL:$src1_sel,
Vincent Lejeunee332e352013-04-30 00:14:08 +0000397 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
398 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune8e591912013-04-01 21:47:42 +0000399 !strconcat(" ", opName,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000400 "$clamp $update_exec_mask$update_pred$dst$write$dst_rel$omod, "
Vincent Lejeune8e591912013-04-01 21:47:42 +0000401 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
402 "$src1_neg$src1_abs$src1$src1_abs$src1_rel, "
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000403 "$literal $pred_sel$last"),
404 pattern,
405 itin>,
406 R600ALU_Word0,
407 R600ALU_Word1_OP2 <inst> {
408
409 let HasNativeOperands = 1;
410 let Op2 = 1;
411 let DisableEncoding = "$literal";
412
413 let Inst{31-0} = Word0;
414 let Inst{63-32} = Word1;
415}
416
417class R600_2OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
418 InstrItinClass itim = AnyALU> :
419 R600_2OP <inst, opName,
420 [(set R600_Reg32:$dst, (node R600_Reg32:$src0,
421 R600_Reg32:$src1))]
422>;
423
424// If you add our change the operands for R600_3OP instructions, you must
425// also update the R600Op3OperandIndex::ROI enum in R600Defines.h,
426// R600InstrInfo::buildDefaultInstruction(), and
427// R600InstrInfo::getOperandIdx().
428class R600_3OP <bits<5> inst, string opName, list<dag> pattern,
429 InstrItinClass itin = AnyALU> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +0000430 InstR600 <(outs R600_Reg32:$dst),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000431 (ins REL:$dst_rel, CLAMP:$clamp,
Tom Stellard9f7818d2013-01-23 02:09:06 +0000432 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, SEL:$src0_sel,
433 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, SEL:$src1_sel,
434 R600_Reg32:$src2, NEG:$src2_neg, REL:$src2_rel, SEL:$src2_sel,
Vincent Lejeunee332e352013-04-30 00:14:08 +0000435 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
436 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune8e591912013-04-01 21:47:42 +0000437 !strconcat(" ", opName, "$clamp $dst$dst_rel, "
438 "$src0_neg$src0$src0_rel, "
439 "$src1_neg$src1$src1_rel, "
440 "$src2_neg$src2$src2_rel, "
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000441 "$literal $pred_sel$last"),
442 pattern,
443 itin>,
444 R600ALU_Word0,
445 R600ALU_Word1_OP3<inst>{
446
447 let HasNativeOperands = 1;
448 let DisableEncoding = "$literal";
449 let Op3 = 1;
450
451 let Inst{31-0} = Word0;
452 let Inst{63-32} = Word1;
453}
454
455class R600_REDUCTION <bits<11> inst, dag ins, string asm, list<dag> pattern,
456 InstrItinClass itin = VecALU> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +0000457 InstR600 <(outs R600_Reg32:$dst),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000458 ins,
459 asm,
460 pattern,
461 itin>;
462
463class R600_TEX <bits<11> inst, string opName, list<dag> pattern,
464 InstrItinClass itin = AnyALU> :
Vincent Lejeune8723c9e2013-04-30 00:13:20 +0000465 InstR600 <(outs R600_Reg128:$DST_GPR),
Vincent Lejeune2691fe92013-03-31 19:33:04 +0000466 (ins R600_Reg128:$SRC_GPR, i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID, i32imm:$textureTarget),
467 !strconcat(opName, "$DST_GPR, $SRC_GPR, $RESOURCE_ID, $SAMPLER_ID, $textureTarget"),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000468 pattern,
Vincent Lejeune2691fe92013-03-31 19:33:04 +0000469 itin>, TEX_WORD0, TEX_WORD1, TEX_WORD2 {
470 let Inst{31-0} = Word0;
471 let Inst{63-32} = Word1;
472
473 let TEX_INST = inst{4-0};
474 let SRC_REL = 0;
475 let DST_REL = 0;
476 let DST_SEL_X = 0;
477 let DST_SEL_Y = 1;
478 let DST_SEL_Z = 2;
479 let DST_SEL_W = 3;
480 let LOD_BIAS = 0;
481
482 let INST_MOD = 0;
483 let FETCH_WHOLE_QUAD = 0;
484 let ALT_CONST = 0;
485 let SAMPLER_INDEX_MODE = 0;
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000486 let RESOURCE_INDEX_MODE = 0;
Vincent Lejeune2691fe92013-03-31 19:33:04 +0000487
488 let COORD_TYPE_X = 0;
489 let COORD_TYPE_Y = 0;
490 let COORD_TYPE_Z = 0;
491 let COORD_TYPE_W = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +0000492
493 let TEXInst = 1;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000494 }
495
496} // End mayLoad = 1, mayStore = 0, hasSideEffects = 0
497
498def TEX_SHADOW : PatLeaf<
499 (imm),
500 [{uint32_t TType = (uint32_t)N->getZExtValue();
Michel Danzer6158ad12013-02-12 12:11:23 +0000501 return (TType >= 6 && TType <= 8) || (TType >= 11 && TType <= 13);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000502 }]
503>;
504
Tom Stellard97ff6182013-01-21 15:40:48 +0000505def TEX_RECT : PatLeaf<
506 (imm),
507 [{uint32_t TType = (uint32_t)N->getZExtValue();
508 return TType == 5;
509 }]
510>;
511
Tom Stellard64dca862013-02-07 17:02:14 +0000512def TEX_ARRAY : PatLeaf<
513 (imm),
514 [{uint32_t TType = (uint32_t)N->getZExtValue();
515 return TType == 9 || TType == 10 || TType == 15 || TType == 16;
516 }]
517>;
518
519def TEX_SHADOW_ARRAY : PatLeaf<
520 (imm),
521 [{uint32_t TType = (uint32_t)N->getZExtValue();
522 return TType == 11 || TType == 12 || TType == 17;
523 }]
524>;
525
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000526class EG_CF_RAT <bits <8> cf_inst, bits <6> rat_inst, bits<4> rat_id, dag outs,
527 dag ins, string asm, list<dag> pattern> :
528 InstR600ISA <outs, ins, asm, pattern> {
529 bits<7> RW_GPR;
530 bits<7> INDEX_GPR;
531
532 bits<2> RIM;
533 bits<2> TYPE;
534 bits<1> RW_REL;
535 bits<2> ELEM_SIZE;
536
537 bits<12> ARRAY_SIZE;
538 bits<4> COMP_MASK;
539 bits<4> BURST_COUNT;
540 bits<1> VPM;
541 bits<1> eop;
542 bits<1> MARK;
543 bits<1> BARRIER;
544
545 // CF_ALLOC_EXPORT_WORD0_RAT
546 let Inst{3-0} = rat_id;
547 let Inst{9-4} = rat_inst;
548 let Inst{10} = 0; // Reserved
549 let Inst{12-11} = RIM;
550 let Inst{14-13} = TYPE;
551 let Inst{21-15} = RW_GPR;
552 let Inst{22} = RW_REL;
553 let Inst{29-23} = INDEX_GPR;
554 let Inst{31-30} = ELEM_SIZE;
555
556 // CF_ALLOC_EXPORT_WORD1_BUF
557 let Inst{43-32} = ARRAY_SIZE;
558 let Inst{47-44} = COMP_MASK;
559 let Inst{51-48} = BURST_COUNT;
560 let Inst{52} = VPM;
561 let Inst{53} = eop;
562 let Inst{61-54} = cf_inst;
563 let Inst{62} = MARK;
564 let Inst{63} = BARRIER;
565}
566
567class LoadParamFrag <PatFrag load_type> : PatFrag <
568 (ops node:$ptr), (load_type node:$ptr),
569 [{ return isParamLoad(dyn_cast<LoadSDNode>(N)); }]
570>;
571
572def load_param : LoadParamFrag<load>;
573def load_param_zexti8 : LoadParamFrag<zextloadi8>;
574def load_param_zexti16 : LoadParamFrag<zextloadi16>;
575
576def isR600 : Predicate<"Subtarget.device()"
577 "->getGeneration() == AMDGPUDeviceInfo::HD4XXX">;
578def isR700 : Predicate<"Subtarget.device()"
579 "->getGeneration() == AMDGPUDeviceInfo::HD4XXX &&"
580 "Subtarget.device()->getDeviceFlag()"
581 ">= OCL_DEVICE_RV710">;
582def isEG : Predicate<
583 "Subtarget.device()->getGeneration() >= AMDGPUDeviceInfo::HD5XXX && "
584 "Subtarget.device()->getGeneration() < AMDGPUDeviceInfo::HD7XXX && "
585 "Subtarget.device()->getDeviceFlag() != OCL_DEVICE_CAYMAN">;
586
587def isCayman : Predicate<"Subtarget.device()"
588 "->getDeviceFlag() == OCL_DEVICE_CAYMAN">;
589def isEGorCayman : Predicate<"Subtarget.device()"
590 "->getGeneration() == AMDGPUDeviceInfo::HD5XXX"
591 "|| Subtarget.device()->getGeneration() =="
592 "AMDGPUDeviceInfo::HD6XXX">;
593
594def isR600toCayman : Predicate<
595 "Subtarget.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX">;
596
597//===----------------------------------------------------------------------===//
Tom Stellardc7e18882013-01-23 02:09:03 +0000598// R600 SDNodes
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000599//===----------------------------------------------------------------------===//
600
Tom Stellard29b15a32013-02-05 17:09:14 +0000601def INTERP_PAIR_XY : AMDGPUShaderInst <
602 (outs R600_TReg32_X:$dst0, R600_TReg32_Y:$dst1),
603 (ins i32imm:$src0, R600_Reg32:$src1, R600_Reg32:$src2),
604 "INTERP_PAIR_XY $src0 $src1 $src2 : $dst0 dst1",
605 []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000606
Tom Stellard29b15a32013-02-05 17:09:14 +0000607def INTERP_PAIR_ZW : AMDGPUShaderInst <
608 (outs R600_TReg32_Z:$dst0, R600_TReg32_W:$dst1),
609 (ins i32imm:$src0, R600_Reg32:$src1, R600_Reg32:$src2),
610 "INTERP_PAIR_ZW $src0 $src1 $src2 : $dst0 dst1",
611 []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000612
Tom Stellardc7e18882013-01-23 02:09:03 +0000613def CONST_ADDRESS: SDNode<"AMDGPUISD::CONST_ADDRESS",
Vincent Lejeune3f7f8e82013-03-05 15:04:29 +0000614 SDTypeProfile<1, -1, [SDTCisInt<0>, SDTCisPtrTy<1>]>,
Vincent Lejeune64ca84d2013-03-05 15:04:42 +0000615 [SDNPVariadic]
Tom Stellardc7e18882013-01-23 02:09:03 +0000616>;
617
618//===----------------------------------------------------------------------===//
619// Interpolation Instructions
620//===----------------------------------------------------------------------===//
621
Tom Stellard29b15a32013-02-05 17:09:14 +0000622def INTERP_VEC_LOAD : AMDGPUShaderInst <
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000623 (outs R600_Reg128:$dst),
Tom Stellard29b15a32013-02-05 17:09:14 +0000624 (ins i32imm:$src0),
625 "INTERP_LOAD $src0 : $dst",
626 []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000627
628def INTERP_XY : R600_2OP <0xD6, "INTERP_XY", []> {
629 let bank_swizzle = 5;
630}
631
632def INTERP_ZW : R600_2OP <0xD7, "INTERP_ZW", []> {
633 let bank_swizzle = 5;
634}
635
636def INTERP_LOAD_P0 : R600_1OP <0xE0, "INTERP_LOAD_P0", []>;
637
638//===----------------------------------------------------------------------===//
639// Export Instructions
640//===----------------------------------------------------------------------===//
641
Vincent Lejeuneabfd5f62013-02-14 16:55:06 +0000642def ExportType : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000643
644def EXPORT: SDNode<"AMDGPUISD::EXPORT", ExportType,
645 [SDNPHasChain, SDNPSideEffect]>;
646
647class ExportWord0 {
648 field bits<32> Word0;
649
650 bits<13> arraybase;
651 bits<2> type;
652 bits<7> gpr;
653 bits<2> elem_size;
654
655 let Word0{12-0} = arraybase;
656 let Word0{14-13} = type;
657 let Word0{21-15} = gpr;
658 let Word0{22} = 0; // RW_REL
659 let Word0{29-23} = 0; // INDEX_GPR
660 let Word0{31-30} = elem_size;
661}
662
663class ExportSwzWord1 {
664 field bits<32> Word1;
665
666 bits<3> sw_x;
667 bits<3> sw_y;
668 bits<3> sw_z;
669 bits<3> sw_w;
670 bits<1> eop;
671 bits<8> inst;
672
673 let Word1{2-0} = sw_x;
674 let Word1{5-3} = sw_y;
675 let Word1{8-6} = sw_z;
676 let Word1{11-9} = sw_w;
677}
678
679class ExportBufWord1 {
680 field bits<32> Word1;
681
682 bits<12> arraySize;
683 bits<4> compMask;
684 bits<1> eop;
685 bits<8> inst;
686
687 let Word1{11-0} = arraySize;
688 let Word1{15-12} = compMask;
689}
690
691multiclass ExportPattern<Instruction ExportInst, bits<8> cf_inst> {
692 def : Pat<(int_R600_store_pixel_depth R600_Reg32:$reg),
693 (ExportInst
Tom Stellard07b59ba2013-02-07 14:02:37 +0000694 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000695 0, 61, 0, 7, 7, 7, cf_inst, 0)
696 >;
697
698 def : Pat<(int_R600_store_pixel_stencil R600_Reg32:$reg),
699 (ExportInst
Tom Stellard07b59ba2013-02-07 14:02:37 +0000700 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000701 0, 61, 7, 0, 7, 7, cf_inst, 0)
702 >;
703
Tom Stellard44ddc362013-01-31 22:11:46 +0000704 def : Pat<(int_R600_store_dummy (i32 imm:$type)),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000705 (ExportInst
Tom Stellard44ddc362013-01-31 22:11:46 +0000706 (v4f32 (IMPLICIT_DEF)), imm:$type, 0, 7, 7, 7, 7, cf_inst, 0)
707 >;
708
709 def : Pat<(int_R600_store_dummy 1),
710 (ExportInst
711 (v4f32 (IMPLICIT_DEF)), 1, 60, 7, 7, 7, 7, cf_inst, 0)
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000712 >;
713
Vincent Lejeuneabfd5f62013-02-14 16:55:06 +0000714 def : Pat<(EXPORT (v4f32 R600_Reg128:$src), (i32 imm:$base), (i32 imm:$type),
715 (i32 imm:$swz_x), (i32 imm:$swz_y), (i32 imm:$swz_z), (i32 imm:$swz_w)),
716 (ExportInst R600_Reg128:$src, imm:$type, imm:$base,
717 imm:$swz_x, imm:$swz_y, imm:$swz_z, imm:$swz_w, cf_inst, 0)
Tom Stellard254a83e2013-01-23 21:39:49 +0000718 >;
719
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000720}
721
722multiclass SteamOutputExportPattern<Instruction ExportInst,
723 bits<8> buf0inst, bits<8> buf1inst, bits<8> buf2inst, bits<8> buf3inst> {
724// Stream0
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000725 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
726 (i32 imm:$arraybase), (i32 0), (i32 imm:$mask)),
727 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000728 4095, imm:$mask, buf0inst, 0)>;
729// Stream1
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000730 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
731 (i32 imm:$arraybase), (i32 1), (i32 imm:$mask)),
732 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000733 4095, imm:$mask, buf1inst, 0)>;
734// Stream2
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000735 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
736 (i32 imm:$arraybase), (i32 2), (i32 imm:$mask)),
737 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000738 4095, imm:$mask, buf2inst, 0)>;
739// Stream3
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000740 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
741 (i32 imm:$arraybase), (i32 3), (i32 imm:$mask)),
742 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000743 4095, imm:$mask, buf3inst, 0)>;
744}
745
Vincent Lejeune26ebd7a2013-04-17 15:17:39 +0000746// Export Instructions should not be duplicated by TailDuplication pass
747// (which assumes that duplicable instruction are affected by exec mask)
748let usesCustomInserter = 1, isNotDuplicable = 1 in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000749
750class ExportSwzInst : InstR600ISA<(
751 outs),
752 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
753 i32imm:$sw_x, i32imm:$sw_y, i32imm:$sw_z, i32imm:$sw_w, i32imm:$inst,
754 i32imm:$eop),
755 !strconcat("EXPORT", " $gpr"),
756 []>, ExportWord0, ExportSwzWord1 {
757 let elem_size = 3;
758 let Inst{31-0} = Word0;
759 let Inst{63-32} = Word1;
760}
761
Vincent Lejeunef846add2013-02-14 16:55:11 +0000762} // End usesCustomInserter = 1
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000763
764class ExportBufInst : InstR600ISA<(
765 outs),
766 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
767 i32imm:$arraySize, i32imm:$compMask, i32imm:$inst, i32imm:$eop),
768 !strconcat("EXPORT", " $gpr"),
769 []>, ExportWord0, ExportBufWord1 {
770 let elem_size = 0;
771 let Inst{31-0} = Word0;
772 let Inst{63-32} = Word1;
773}
774
Vincent Lejeune8e591912013-04-01 21:47:42 +0000775//===----------------------------------------------------------------------===//
776// Control Flow Instructions
777//===----------------------------------------------------------------------===//
778
779class CF_ALU_WORD0 {
780 field bits<32> Word0;
781
782 bits<22> ADDR;
783 bits<4> KCACHE_BANK0;
784 bits<4> KCACHE_BANK1;
785 bits<2> KCACHE_MODE0;
786
787 let Word0{21-0} = ADDR;
788 let Word0{25-22} = KCACHE_BANK0;
789 let Word0{29-26} = KCACHE_BANK1;
790 let Word0{31-30} = KCACHE_MODE0;
791}
792
793class CF_ALU_WORD1 {
794 field bits<32> Word1;
795
796 bits<2> KCACHE_MODE1;
797 bits<8> KCACHE_ADDR0;
798 bits<8> KCACHE_ADDR1;
799 bits<7> COUNT;
800 bits<1> ALT_CONST;
801 bits<4> CF_INST;
802 bits<1> WHOLE_QUAD_MODE;
803 bits<1> BARRIER;
804
805 let Word1{1-0} = KCACHE_MODE1;
806 let Word1{9-2} = KCACHE_ADDR0;
807 let Word1{17-10} = KCACHE_ADDR1;
808 let Word1{24-18} = COUNT;
809 let Word1{25} = ALT_CONST;
810 let Word1{29-26} = CF_INST;
811 let Word1{30} = WHOLE_QUAD_MODE;
812 let Word1{31} = BARRIER;
813}
814
815class ALU_CLAUSE<bits<4> inst, string OpName> : AMDGPUInst <(outs),
816(ins i32imm:$ADDR, i32imm:$KCACHE_BANK0, i32imm:$KCACHE_BANK1, i32imm:$KCACHE_MODE0, i32imm:$KCACHE_MODE1,
817i32imm:$KCACHE_ADDR0, i32imm:$KCACHE_ADDR1, i32imm:$COUNT),
818!strconcat(OpName, " $COUNT, @$ADDR, "
819"KC0[CB$KCACHE_BANK0:$KCACHE_ADDR0-$KCACHE_ADDR0+32]"
820", KC1[CB$KCACHE_BANK1:$KCACHE_ADDR1-$KCACHE_ADDR1+32]"),
821[] >, CF_ALU_WORD0, CF_ALU_WORD1 {
822 field bits<64> Inst;
823
824 let CF_INST = inst;
825 let ALT_CONST = 0;
826 let WHOLE_QUAD_MODE = 0;
827 let BARRIER = 1;
828
829 let Inst{31-0} = Word0;
830 let Inst{63-32} = Word1;
831}
832
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000833class CF_WORD0_R600 {
834 field bits<32> Word0;
835
836 bits<32> ADDR;
837
838 let Word0 = ADDR;
839}
840
841class CF_WORD1_R600 {
842 field bits<32> Word1;
843
844 bits<3> POP_COUNT;
845 bits<5> CF_CONST;
846 bits<2> COND;
847 bits<3> COUNT;
848 bits<6> CALL_COUNT;
849 bits<1> COUNT_3;
850 bits<1> END_OF_PROGRAM;
851 bits<1> VALID_PIXEL_MODE;
852 bits<7> CF_INST;
853 bits<1> WHOLE_QUAD_MODE;
854 bits<1> BARRIER;
855
856 let Word1{2-0} = POP_COUNT;
857 let Word1{7-3} = CF_CONST;
858 let Word1{9-8} = COND;
859 let Word1{12-10} = COUNT;
860 let Word1{18-13} = CALL_COUNT;
861 let Word1{19} = COUNT_3;
862 let Word1{21} = END_OF_PROGRAM;
863 let Word1{22} = VALID_PIXEL_MODE;
864 let Word1{29-23} = CF_INST;
865 let Word1{30} = WHOLE_QUAD_MODE;
866 let Word1{31} = BARRIER;
867}
868
869class CF_CLAUSE_R600 <bits<7> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
870ins, AsmPrint, [] >, CF_WORD0_R600, CF_WORD1_R600 {
871 field bits<64> Inst;
872
873 let CF_INST = inst;
874 let BARRIER = 1;
875 let CF_CONST = 0;
876 let VALID_PIXEL_MODE = 0;
877 let COND = 0;
878 let CALL_COUNT = 0;
879 let COUNT_3 = 0;
880 let END_OF_PROGRAM = 0;
881 let WHOLE_QUAD_MODE = 0;
882
883 let Inst{31-0} = Word0;
884 let Inst{63-32} = Word1;
885}
886
887class CF_WORD0_EG {
Vincent Lejeune08001a52013-04-01 21:48:05 +0000888 field bits<32> Word0;
889
890 bits<24> ADDR;
891 bits<3> JUMPTABLE_SEL;
892
893 let Word0{23-0} = ADDR;
894 let Word0{26-24} = JUMPTABLE_SEL;
895}
896
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000897class CF_WORD1_EG {
Vincent Lejeune08001a52013-04-01 21:48:05 +0000898 field bits<32> Word1;
899
900 bits<3> POP_COUNT;
901 bits<5> CF_CONST;
902 bits<2> COND;
903 bits<6> COUNT;
904 bits<1> VALID_PIXEL_MODE;
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000905 bits<1> END_OF_PROGRAM;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000906 bits<8> CF_INST;
907 bits<1> BARRIER;
908
909 let Word1{2-0} = POP_COUNT;
910 let Word1{7-3} = CF_CONST;
911 let Word1{9-8} = COND;
912 let Word1{15-10} = COUNT;
913 let Word1{20} = VALID_PIXEL_MODE;
Tom Stellard015f5862013-04-29 22:23:54 +0000914 let Word1{21} = END_OF_PROGRAM;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000915 let Word1{29-22} = CF_INST;
916 let Word1{31} = BARRIER;
917}
918
Vincent Lejeunebd7c6342013-04-08 13:05:49 +0000919class CF_CLAUSE_EG <bits<8> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
920ins, AsmPrint, [] >, CF_WORD0_EG, CF_WORD1_EG {
Vincent Lejeune08001a52013-04-01 21:48:05 +0000921 field bits<64> Inst;
922
923 let CF_INST = inst;
924 let BARRIER = 1;
925 let JUMPTABLE_SEL = 0;
926 let CF_CONST = 0;
927 let VALID_PIXEL_MODE = 0;
928 let COND = 0;
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000929 let END_OF_PROGRAM = 0;
Vincent Lejeune08001a52013-04-01 21:48:05 +0000930
931 let Inst{31-0} = Word0;
932 let Inst{63-32} = Word1;
933}
934
Vincent Lejeune8e591912013-04-01 21:47:42 +0000935def CF_ALU : ALU_CLAUSE<8, "ALU">;
936def CF_ALU_PUSH_BEFORE : ALU_CLAUSE<9, "ALU_PUSH_BEFORE">;
937
Vincent Lejeuneb6379de2013-04-30 00:13:53 +0000938def FETCH_CLAUSE : AMDGPUInst <(outs),
939(ins i32imm:$addr), "Fetch clause starting at $addr:", [] > {
940 field bits<8> Inst;
941 bits<8> num;
942 let Inst = num;
943}
944
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +0000945def PAD : AMDGPUInst <(outs), (ins), "PAD", [] > {
946 field bits<64> Inst;
947}
948
Vincent Lejeunea311c5262013-02-10 17:57:33 +0000949let Predicates = [isR600toCayman] in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000950
951//===----------------------------------------------------------------------===//
952// Common Instructions R600, R700, Evergreen, Cayman
953//===----------------------------------------------------------------------===//
954
955def ADD : R600_2OP_Helper <0x0, "ADD", fadd>;
956// Non-IEEE MUL: 0 * anything = 0
957def MUL : R600_2OP_Helper <0x1, "MUL NON-IEEE", int_AMDGPU_mul>;
958def MUL_IEEE : R600_2OP_Helper <0x2, "MUL_IEEE", fmul>;
959def MAX : R600_2OP_Helper <0x3, "MAX", AMDGPUfmax>;
960def MIN : R600_2OP_Helper <0x4, "MIN", AMDGPUfmin>;
961
962// For the SET* instructions there is a naming conflict in TargetSelectionDAG.td,
963// so some of the instruction names don't match the asm string.
964// XXX: Use the defs in TargetSelectionDAG.td instead of intrinsics.
965def SETE : R600_2OP <
966 0x08, "SETE",
967 [(set R600_Reg32:$dst,
968 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
969 COND_EQ))]
970>;
971
972def SGT : R600_2OP <
973 0x09, "SETGT",
974 [(set R600_Reg32:$dst,
975 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
976 COND_GT))]
977>;
978
979def SGE : R600_2OP <
980 0xA, "SETGE",
981 [(set R600_Reg32:$dst,
982 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
983 COND_GE))]
984>;
985
986def SNE : R600_2OP <
987 0xB, "SETNE",
988 [(set R600_Reg32:$dst,
989 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
990 COND_NE))]
991>;
992
Tom Stellard1234c9b2013-02-07 14:02:35 +0000993def SETE_DX10 : R600_2OP <
994 0xC, "SETE_DX10",
995 [(set R600_Reg32:$dst,
996 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
997 COND_EQ))]
998>;
999
1000def SETGT_DX10 : R600_2OP <
1001 0xD, "SETGT_DX10",
1002 [(set R600_Reg32:$dst,
1003 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
1004 COND_GT))]
1005>;
1006
1007def SETGE_DX10 : R600_2OP <
1008 0xE, "SETGE_DX10",
1009 [(set R600_Reg32:$dst,
1010 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
1011 COND_GE))]
1012>;
1013
1014def SETNE_DX10 : R600_2OP <
1015 0xF, "SETNE_DX10",
1016 [(set R600_Reg32:$dst,
1017 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
1018 COND_NE))]
1019>;
1020
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001021def FRACT : R600_1OP_Helper <0x10, "FRACT", AMDGPUfract>;
1022def TRUNC : R600_1OP_Helper <0x11, "TRUNC", int_AMDGPU_trunc>;
1023def CEIL : R600_1OP_Helper <0x12, "CEIL", fceil>;
1024def RNDNE : R600_1OP_Helper <0x13, "RNDNE", frint>;
1025def FLOOR : R600_1OP_Helper <0x14, "FLOOR", ffloor>;
1026
1027def MOV : R600_1OP <0x19, "MOV", []>;
1028
1029let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 in {
1030
1031class MOV_IMM <ValueType vt, Operand immType> : AMDGPUInst <
1032 (outs R600_Reg32:$dst),
1033 (ins immType:$imm),
1034 "",
1035 []
1036>;
1037
1038} // end let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1
1039
1040def MOV_IMM_I32 : MOV_IMM<i32, i32imm>;
1041def : Pat <
1042 (imm:$val),
1043 (MOV_IMM_I32 imm:$val)
1044>;
1045
1046def MOV_IMM_F32 : MOV_IMM<f32, f32imm>;
1047def : Pat <
1048 (fpimm:$val),
1049 (MOV_IMM_F32 fpimm:$val)
1050>;
1051
1052def PRED_SETE : R600_2OP <0x20, "PRED_SETE", []>;
1053def PRED_SETGT : R600_2OP <0x21, "PRED_SETGT", []>;
1054def PRED_SETGE : R600_2OP <0x22, "PRED_SETGE", []>;
1055def PRED_SETNE : R600_2OP <0x23, "PRED_SETNE", []>;
1056
1057let hasSideEffects = 1 in {
1058
1059def KILLGT : R600_2OP <0x2D, "KILLGT", []>;
1060
1061} // end hasSideEffects
1062
1063def AND_INT : R600_2OP_Helper <0x30, "AND_INT", and>;
1064def OR_INT : R600_2OP_Helper <0x31, "OR_INT", or>;
1065def XOR_INT : R600_2OP_Helper <0x32, "XOR_INT", xor>;
1066def NOT_INT : R600_1OP_Helper <0x33, "NOT_INT", not>;
1067def ADD_INT : R600_2OP_Helper <0x34, "ADD_INT", add>;
1068def SUB_INT : R600_2OP_Helper <0x35, "SUB_INT", sub>;
1069def MAX_INT : R600_2OP_Helper <0x36, "MAX_INT", AMDGPUsmax>;
1070def MIN_INT : R600_2OP_Helper <0x37, "MIN_INT", AMDGPUsmin>;
Tom Stellardeef0d5a2012-12-21 20:12:01 +00001071def MAX_UINT : R600_2OP_Helper <0x38, "MAX_UINT", AMDGPUumax>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001072def MIN_UINT : R600_2OP_Helper <0x39, "MIN_UINT", AMDGPUumin>;
1073
1074def SETE_INT : R600_2OP <
1075 0x3A, "SETE_INT",
1076 [(set (i32 R600_Reg32:$dst),
1077 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETEQ))]
1078>;
1079
1080def SETGT_INT : R600_2OP <
Tom Stellardb4409612013-02-07 14:02:27 +00001081 0x3B, "SETGT_INT",
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001082 [(set (i32 R600_Reg32:$dst),
1083 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETGT))]
1084>;
1085
1086def SETGE_INT : R600_2OP <
1087 0x3C, "SETGE_INT",
1088 [(set (i32 R600_Reg32:$dst),
1089 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETGE))]
1090>;
1091
1092def SETNE_INT : R600_2OP <
1093 0x3D, "SETNE_INT",
1094 [(set (i32 R600_Reg32:$dst),
1095 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETNE))]
1096>;
1097
1098def SETGT_UINT : R600_2OP <
1099 0x3E, "SETGT_UINT",
1100 [(set (i32 R600_Reg32:$dst),
1101 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUGT))]
1102>;
1103
1104def SETGE_UINT : R600_2OP <
1105 0x3F, "SETGE_UINT",
1106 [(set (i32 R600_Reg32:$dst),
1107 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUGE))]
1108>;
1109
1110def PRED_SETE_INT : R600_2OP <0x42, "PRED_SETE_INT", []>;
1111def PRED_SETGT_INT : R600_2OP <0x43, "PRED_SETGE_INT", []>;
1112def PRED_SETGE_INT : R600_2OP <0x44, "PRED_SETGE_INT", []>;
1113def PRED_SETNE_INT : R600_2OP <0x45, "PRED_SETNE_INT", []>;
1114
1115def CNDE_INT : R600_3OP <
1116 0x1C, "CNDE_INT",
1117 [(set (i32 R600_Reg32:$dst),
1118 (selectcc (i32 R600_Reg32:$src0), 0,
1119 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
1120 COND_EQ))]
1121>;
1122
1123def CNDGE_INT : R600_3OP <
1124 0x1E, "CNDGE_INT",
1125 [(set (i32 R600_Reg32:$dst),
1126 (selectcc (i32 R600_Reg32:$src0), 0,
1127 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
1128 COND_GE))]
1129>;
1130
1131def CNDGT_INT : R600_3OP <
1132 0x1D, "CNDGT_INT",
1133 [(set (i32 R600_Reg32:$dst),
1134 (selectcc (i32 R600_Reg32:$src0), 0,
1135 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
1136 COND_GT))]
1137>;
1138
1139//===----------------------------------------------------------------------===//
1140// Texture instructions
1141//===----------------------------------------------------------------------===//
1142
1143def TEX_LD : R600_TEX <
1144 0x03, "TEX_LD",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001145 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txf R600_Reg128:$SRC_GPR,
1146 imm:$OFFSET_X, imm:$OFFSET_Y, imm:$OFFSET_Z, imm:$RESOURCE_ID,
1147 imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001148> {
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001149let AsmString = "TEX_LD $DST_GPR, $SRC_GPR, $OFFSET_X, $OFFSET_Y, $OFFSET_Z,"
1150 "$RESOURCE_ID, $SAMPLER_ID, $textureTarget";
1151let InOperandList = (ins R600_Reg128:$SRC_GPR, i32imm:$OFFSET_X,
1152 i32imm:$OFFSET_Y, i32imm:$OFFSET_Z, i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID,
1153 i32imm:$textureTarget);
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001154}
1155
1156def TEX_GET_TEXTURE_RESINFO : R600_TEX <
1157 0x04, "TEX_GET_TEXTURE_RESINFO",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001158 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txq R600_Reg128:$SRC_GPR,
1159 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001160>;
1161
1162def TEX_GET_GRADIENTS_H : R600_TEX <
1163 0x07, "TEX_GET_GRADIENTS_H",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001164 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_ddx R600_Reg128:$SRC_GPR,
1165 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001166>;
1167
1168def TEX_GET_GRADIENTS_V : R600_TEX <
1169 0x08, "TEX_GET_GRADIENTS_V",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001170 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_ddy R600_Reg128:$SRC_GPR,
1171 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001172>;
1173
1174def TEX_SET_GRADIENTS_H : R600_TEX <
1175 0x0B, "TEX_SET_GRADIENTS_H",
1176 []
1177>;
1178
1179def TEX_SET_GRADIENTS_V : R600_TEX <
1180 0x0C, "TEX_SET_GRADIENTS_V",
1181 []
1182>;
1183
1184def TEX_SAMPLE : R600_TEX <
1185 0x10, "TEX_SAMPLE",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001186 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_tex R600_Reg128:$SRC_GPR,
1187 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001188>;
1189
1190def TEX_SAMPLE_C : R600_TEX <
1191 0x18, "TEX_SAMPLE_C",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001192 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_tex R600_Reg128:$SRC_GPR,
1193 imm:$RESOURCE_ID, imm:$SAMPLER_ID, TEX_SHADOW:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001194>;
1195
1196def TEX_SAMPLE_L : R600_TEX <
1197 0x11, "TEX_SAMPLE_L",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001198 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txl R600_Reg128:$SRC_GPR,
1199 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001200>;
1201
1202def TEX_SAMPLE_C_L : R600_TEX <
1203 0x19, "TEX_SAMPLE_C_L",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001204 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txl R600_Reg128:$SRC_GPR,
1205 imm:$RESOURCE_ID, imm:$SAMPLER_ID, TEX_SHADOW:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001206>;
1207
1208def TEX_SAMPLE_LB : R600_TEX <
1209 0x12, "TEX_SAMPLE_LB",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001210 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txb R600_Reg128:$SRC_GPR,
1211 imm:$RESOURCE_ID, imm:$SAMPLER_ID, imm:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001212>;
1213
1214def TEX_SAMPLE_C_LB : R600_TEX <
1215 0x1A, "TEX_SAMPLE_C_LB",
Vincent Lejeune2691fe92013-03-31 19:33:04 +00001216 [(set R600_Reg128:$DST_GPR, (int_AMDGPU_txb R600_Reg128:$SRC_GPR,
1217 imm:$RESOURCE_ID, imm:$SAMPLER_ID, TEX_SHADOW:$textureTarget))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001218>;
1219
1220def TEX_SAMPLE_G : R600_TEX <
1221 0x14, "TEX_SAMPLE_G",
1222 []
1223>;
1224
1225def TEX_SAMPLE_C_G : R600_TEX <
1226 0x1C, "TEX_SAMPLE_C_G",
1227 []
1228>;
1229
1230//===----------------------------------------------------------------------===//
1231// Helper classes for common instructions
1232//===----------------------------------------------------------------------===//
1233
1234class MUL_LIT_Common <bits<5> inst> : R600_3OP <
1235 inst, "MUL_LIT",
1236 []
1237>;
1238
1239class MULADD_Common <bits<5> inst> : R600_3OP <
1240 inst, "MULADD",
Vincent Lejeunee3111962013-02-18 14:11:28 +00001241 []
1242>;
1243
1244class MULADD_IEEE_Common <bits<5> inst> : R600_3OP <
1245 inst, "MULADD_IEEE",
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001246 [(set (f32 R600_Reg32:$dst),
Vincent Lejeunee3111962013-02-18 14:11:28 +00001247 (fadd (fmul R600_Reg32:$src0, R600_Reg32:$src1), R600_Reg32:$src2))]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001248>;
1249
1250class CNDE_Common <bits<5> inst> : R600_3OP <
1251 inst, "CNDE",
1252 [(set R600_Reg32:$dst,
1253 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
1254 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
1255 COND_EQ))]
1256>;
1257
1258class CNDGT_Common <bits<5> inst> : R600_3OP <
1259 inst, "CNDGT",
1260 [(set R600_Reg32:$dst,
1261 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
1262 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
1263 COND_GT))]
1264>;
1265
1266class CNDGE_Common <bits<5> inst> : R600_3OP <
1267 inst, "CNDGE",
1268 [(set R600_Reg32:$dst,
1269 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
1270 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
1271 COND_GE))]
1272>;
1273
1274multiclass DOT4_Common <bits<11> inst> {
1275
1276 def _pseudo : R600_REDUCTION <inst,
1277 (ins R600_Reg128:$src0, R600_Reg128:$src1),
1278 "DOT4 $dst $src0, $src1",
1279 [(set R600_Reg32:$dst, (int_AMDGPU_dp4 R600_Reg128:$src0, R600_Reg128:$src1))]
1280 >;
1281
1282 def _real : R600_2OP <inst, "DOT4", []>;
1283}
1284
1285let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
1286multiclass CUBE_Common <bits<11> inst> {
1287
1288 def _pseudo : InstR600 <
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001289 (outs R600_Reg128:$dst),
1290 (ins R600_Reg128:$src),
1291 "CUBE $dst $src",
1292 [(set R600_Reg128:$dst, (int_AMDGPU_cube R600_Reg128:$src))],
1293 VecALU
1294 > {
1295 let isPseudo = 1;
1296 }
1297
1298 def _real : R600_2OP <inst, "CUBE", []>;
1299}
1300} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
1301
1302class EXP_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1303 inst, "EXP_IEEE", fexp2
1304>;
1305
1306class FLT_TO_INT_Common <bits<11> inst> : R600_1OP_Helper <
1307 inst, "FLT_TO_INT", fp_to_sint
1308>;
1309
1310class INT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1311 inst, "INT_TO_FLT", sint_to_fp
1312>;
1313
1314class FLT_TO_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1315 inst, "FLT_TO_UINT", fp_to_uint
1316>;
1317
1318class UINT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1319 inst, "UINT_TO_FLT", uint_to_fp
1320>;
1321
1322class LOG_CLAMPED_Common <bits<11> inst> : R600_1OP <
1323 inst, "LOG_CLAMPED", []
1324>;
1325
1326class LOG_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1327 inst, "LOG_IEEE", flog2
1328>;
1329
1330class LSHL_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHL", shl>;
1331class LSHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHR", srl>;
1332class ASHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "ASHR", sra>;
1333class MULHI_INT_Common <bits<11> inst> : R600_2OP_Helper <
1334 inst, "MULHI_INT", mulhs
1335>;
1336class MULHI_UINT_Common <bits<11> inst> : R600_2OP_Helper <
1337 inst, "MULHI", mulhu
1338>;
1339class MULLO_INT_Common <bits<11> inst> : R600_2OP_Helper <
1340 inst, "MULLO_INT", mul
1341>;
1342class MULLO_UINT_Common <bits<11> inst> : R600_2OP <inst, "MULLO_UINT", []>;
1343
1344class RECIP_CLAMPED_Common <bits<11> inst> : R600_1OP <
1345 inst, "RECIP_CLAMPED", []
1346>;
1347
1348class RECIP_IEEE_Common <bits<11> inst> : R600_1OP <
1349 inst, "RECIP_IEEE", [(set R600_Reg32:$dst, (fdiv FP_ONE, R600_Reg32:$src0))]
1350>;
1351
1352class RECIP_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1353 inst, "RECIP_UINT", AMDGPUurecip
1354>;
1355
1356class RECIPSQRT_CLAMPED_Common <bits<11> inst> : R600_1OP_Helper <
1357 inst, "RECIPSQRT_CLAMPED", int_AMDGPU_rsq
1358>;
1359
1360class RECIPSQRT_IEEE_Common <bits<11> inst> : R600_1OP <
1361 inst, "RECIPSQRT_IEEE", []
1362>;
1363
1364class SIN_Common <bits<11> inst> : R600_1OP <
1365 inst, "SIN", []>{
1366 let Trig = 1;
1367}
1368
1369class COS_Common <bits<11> inst> : R600_1OP <
1370 inst, "COS", []> {
1371 let Trig = 1;
1372}
1373
1374//===----------------------------------------------------------------------===//
1375// Helper patterns for complex intrinsics
1376//===----------------------------------------------------------------------===//
1377
1378multiclass DIV_Common <InstR600 recip_ieee> {
1379def : Pat<
1380 (int_AMDGPU_div R600_Reg32:$src0, R600_Reg32:$src1),
Vincent Lejeunef49cf1c2013-03-05 15:04:37 +00001381 (MUL_IEEE R600_Reg32:$src0, (recip_ieee R600_Reg32:$src1))
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001382>;
1383
1384def : Pat<
1385 (fdiv R600_Reg32:$src0, R600_Reg32:$src1),
Vincent Lejeunef49cf1c2013-03-05 15:04:37 +00001386 (MUL_IEEE R600_Reg32:$src0, (recip_ieee R600_Reg32:$src1))
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001387>;
1388}
1389
1390class TGSI_LIT_Z_Common <InstR600 mul_lit, InstR600 log_clamped, InstR600 exp_ieee> : Pat <
1391 (int_TGSI_lit_z R600_Reg32:$src_x, R600_Reg32:$src_y, R600_Reg32:$src_w),
1392 (exp_ieee (mul_lit (log_clamped (MAX R600_Reg32:$src_y, (f32 ZERO))), R600_Reg32:$src_w, R600_Reg32:$src_x))
1393>;
1394
1395//===----------------------------------------------------------------------===//
1396// R600 / R700 Instructions
1397//===----------------------------------------------------------------------===//
1398
1399let Predicates = [isR600] in {
1400
1401 def MUL_LIT_r600 : MUL_LIT_Common<0x0C>;
1402 def MULADD_r600 : MULADD_Common<0x10>;
Vincent Lejeunee3111962013-02-18 14:11:28 +00001403 def MULADD_IEEE_r600 : MULADD_IEEE_Common<0x14>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001404 def CNDE_r600 : CNDE_Common<0x18>;
1405 def CNDGT_r600 : CNDGT_Common<0x19>;
1406 def CNDGE_r600 : CNDGE_Common<0x1A>;
1407 defm DOT4_r600 : DOT4_Common<0x50>;
1408 defm CUBE_r600 : CUBE_Common<0x52>;
1409 def EXP_IEEE_r600 : EXP_IEEE_Common<0x61>;
1410 def LOG_CLAMPED_r600 : LOG_CLAMPED_Common<0x62>;
1411 def LOG_IEEE_r600 : LOG_IEEE_Common<0x63>;
1412 def RECIP_CLAMPED_r600 : RECIP_CLAMPED_Common<0x64>;
1413 def RECIP_IEEE_r600 : RECIP_IEEE_Common<0x66>;
1414 def RECIPSQRT_CLAMPED_r600 : RECIPSQRT_CLAMPED_Common<0x67>;
1415 def RECIPSQRT_IEEE_r600 : RECIPSQRT_IEEE_Common<0x69>;
1416 def FLT_TO_INT_r600 : FLT_TO_INT_Common<0x6b>;
1417 def INT_TO_FLT_r600 : INT_TO_FLT_Common<0x6c>;
1418 def FLT_TO_UINT_r600 : FLT_TO_UINT_Common<0x79>;
1419 def UINT_TO_FLT_r600 : UINT_TO_FLT_Common<0x6d>;
1420 def SIN_r600 : SIN_Common<0x6E>;
1421 def COS_r600 : COS_Common<0x6F>;
1422 def ASHR_r600 : ASHR_Common<0x70>;
1423 def LSHR_r600 : LSHR_Common<0x71>;
1424 def LSHL_r600 : LSHL_Common<0x72>;
1425 def MULLO_INT_r600 : MULLO_INT_Common<0x73>;
1426 def MULHI_INT_r600 : MULHI_INT_Common<0x74>;
1427 def MULLO_UINT_r600 : MULLO_UINT_Common<0x75>;
1428 def MULHI_UINT_r600 : MULHI_UINT_Common<0x76>;
1429 def RECIP_UINT_r600 : RECIP_UINT_Common <0x78>;
1430
1431 defm DIV_r600 : DIV_Common<RECIP_IEEE_r600>;
Michel Danzerc446baa2013-03-22 14:09:10 +00001432 def : POW_Common <LOG_IEEE_r600, EXP_IEEE_r600, MUL, R600_Reg32>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001433 def TGSI_LIT_Z_r600 : TGSI_LIT_Z_Common<MUL_LIT_r600, LOG_CLAMPED_r600, EXP_IEEE_r600>;
1434
1435 def : Pat<(fsqrt R600_Reg32:$src),
1436 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_r600 R600_Reg32:$src))>;
1437
1438 def R600_ExportSwz : ExportSwzInst {
Vincent Lejeune58df1692013-04-17 15:17:32 +00001439 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001440 let Word1{21} = eop;
1441 let Word1{22} = 1; // VALID_PIXEL_MODE
1442 let Word1{30-23} = inst;
1443 let Word1{31} = 1; // BARRIER
1444 }
1445 defm : ExportPattern<R600_ExportSwz, 39>;
1446
1447 def R600_ExportBuf : ExportBufInst {
Vincent Lejeune58df1692013-04-17 15:17:32 +00001448 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001449 let Word1{21} = eop;
1450 let Word1{22} = 1; // VALID_PIXEL_MODE
1451 let Word1{30-23} = inst;
1452 let Word1{31} = 1; // BARRIER
1453 }
1454 defm : SteamOutputExportPattern<R600_ExportBuf, 0x20, 0x21, 0x22, 0x23>;
Vincent Lejeunebd7c6342013-04-08 13:05:49 +00001455
1456 def CF_TC_R600 : CF_CLAUSE_R600<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1457 "TEX $COUNT @$ADDR"> {
1458 let POP_COUNT = 0;
1459 }
1460 def CF_VC_R600 : CF_CLAUSE_R600<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1461 "VTX $COUNT @$ADDR"> {
1462 let POP_COUNT = 0;
1463 }
1464 def WHILE_LOOP_R600 : CF_CLAUSE_R600<6, (ins i32imm:$ADDR),
1465 "LOOP_START_DX10 @$ADDR"> {
1466 let POP_COUNT = 0;
1467 let COUNT = 0;
1468 }
1469 def END_LOOP_R600 : CF_CLAUSE_R600<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1470 let POP_COUNT = 0;
1471 let COUNT = 0;
1472 }
1473 def LOOP_BREAK_R600 : CF_CLAUSE_R600<9, (ins i32imm:$ADDR),
1474 "LOOP_BREAK @$ADDR"> {
1475 let POP_COUNT = 0;
1476 let COUNT = 0;
1477 }
1478 def CF_CONTINUE_R600 : CF_CLAUSE_R600<8, (ins i32imm:$ADDR),
1479 "CONTINUE @$ADDR"> {
1480 let POP_COUNT = 0;
1481 let COUNT = 0;
1482 }
1483 def CF_JUMP_R600 : CF_CLAUSE_R600<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1484 "JUMP @$ADDR POP:$POP_COUNT"> {
1485 let COUNT = 0;
1486 }
1487 def CF_ELSE_R600 : CF_CLAUSE_R600<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1488 "ELSE @$ADDR POP:$POP_COUNT"> {
1489 let COUNT = 0;
1490 }
1491 def CF_CALL_FS_R600 : CF_CLAUSE_R600<19, (ins), "CALL_FS"> {
1492 let ADDR = 0;
1493 let COUNT = 0;
1494 let POP_COUNT = 0;
1495 }
1496 def POP_R600 : CF_CLAUSE_R600<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1497 "POP @$ADDR POP:$POP_COUNT"> {
1498 let COUNT = 0;
1499 }
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +00001500 def CF_END_R600 : CF_CLAUSE_R600<0, (ins), "CF_END"> {
1501 let COUNT = 0;
1502 let POP_COUNT = 0;
1503 let ADDR = 0;
1504 let END_OF_PROGRAM = 1;
1505 }
Vincent Lejeunebd7c6342013-04-08 13:05:49 +00001506
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001507}
1508
1509// Helper pattern for normalizing inputs to triginomic instructions for R700+
1510// cards.
1511class COS_PAT <InstR600 trig> : Pat<
1512 (fcos R600_Reg32:$src),
Vincent Lejeunef49cf1c2013-03-05 15:04:37 +00001513 (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), R600_Reg32:$src))
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001514>;
1515
1516class SIN_PAT <InstR600 trig> : Pat<
1517 (fsin R600_Reg32:$src),
Vincent Lejeunef49cf1c2013-03-05 15:04:37 +00001518 (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), R600_Reg32:$src))
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001519>;
1520
1521//===----------------------------------------------------------------------===//
1522// R700 Only instructions
1523//===----------------------------------------------------------------------===//
1524
1525let Predicates = [isR700] in {
1526 def SIN_r700 : SIN_Common<0x6E>;
1527 def COS_r700 : COS_Common<0x6F>;
1528
1529 // R700 normalizes inputs to SIN/COS the same as EG
1530 def : SIN_PAT <SIN_r700>;
1531 def : COS_PAT <COS_r700>;
1532}
1533
1534//===----------------------------------------------------------------------===//
1535// Evergreen Only instructions
1536//===----------------------------------------------------------------------===//
1537
1538let Predicates = [isEG] in {
Vincent Lejeunea311c5262013-02-10 17:57:33 +00001539
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001540def RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>;
1541defm DIV_eg : DIV_Common<RECIP_IEEE_eg>;
1542
1543def MULLO_INT_eg : MULLO_INT_Common<0x8F>;
1544def MULHI_INT_eg : MULHI_INT_Common<0x90>;
1545def MULLO_UINT_eg : MULLO_UINT_Common<0x91>;
1546def MULHI_UINT_eg : MULHI_UINT_Common<0x92>;
1547def RECIP_UINT_eg : RECIP_UINT_Common<0x94>;
1548def RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>;
1549def EXP_IEEE_eg : EXP_IEEE_Common<0x81>;
1550def LOG_IEEE_eg : LOG_IEEE_Common<0x83>;
1551def RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>;
1552def RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>;
1553def SIN_eg : SIN_Common<0x8D>;
1554def COS_eg : COS_Common<0x8E>;
1555
Michel Danzerc446baa2013-03-22 14:09:10 +00001556def : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL, R600_Reg32>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001557def : SIN_PAT <SIN_eg>;
1558def : COS_PAT <COS_eg>;
1559def : Pat<(fsqrt R600_Reg32:$src),
1560 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_eg R600_Reg32:$src))>;
1561} // End Predicates = [isEG]
1562
1563//===----------------------------------------------------------------------===//
1564// Evergreen / Cayman Instructions
1565//===----------------------------------------------------------------------===//
1566
1567let Predicates = [isEGorCayman] in {
1568
1569 // BFE_UINT - bit_extract, an optimization for mask and shift
1570 // Src0 = Input
1571 // Src1 = Offset
1572 // Src2 = Width
1573 //
1574 // bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width)
1575 //
1576 // Example Usage:
1577 // (Offset, Width)
1578 //
1579 // (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0
1580 // (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8
1581 // (16,8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16
1582 // (24,8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24
1583 def BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT",
1584 [(set R600_Reg32:$dst, (int_AMDIL_bit_extract_u32 R600_Reg32:$src0,
1585 R600_Reg32:$src1,
1586 R600_Reg32:$src2))],
1587 VecALU
1588 >;
1589
Tom Stellard48b809e2013-04-19 02:11:06 +00001590 def BFI_INT_eg : R600_3OP <0x06, "BFI_INT", []>;
1591 defm : BFIPatterns <BFI_INT_eg>;
1592
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001593 def BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT",
1594 [(set R600_Reg32:$dst, (AMDGPUbitalign R600_Reg32:$src0, R600_Reg32:$src1,
1595 R600_Reg32:$src2))],
1596 VecALU
1597 >;
1598
1599 def MULADD_eg : MULADD_Common<0x14>;
Vincent Lejeunee3111962013-02-18 14:11:28 +00001600 def MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001601 def ASHR_eg : ASHR_Common<0x15>;
1602 def LSHR_eg : LSHR_Common<0x16>;
1603 def LSHL_eg : LSHL_Common<0x17>;
1604 def CNDE_eg : CNDE_Common<0x19>;
1605 def CNDGT_eg : CNDGT_Common<0x1A>;
1606 def CNDGE_eg : CNDGE_Common<0x1B>;
1607 def MUL_LIT_eg : MUL_LIT_Common<0x1F>;
1608 def LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>;
1609 defm DOT4_eg : DOT4_Common<0xBE>;
1610 defm CUBE_eg : CUBE_Common<0xC0>;
1611
Tom Stellardc0b0c672013-02-06 17:32:29 +00001612let hasSideEffects = 1 in {
1613 def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", []>;
1614}
1615
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001616 def TGSI_LIT_Z_eg : TGSI_LIT_Z_Common<MUL_LIT_eg, LOG_CLAMPED_eg, EXP_IEEE_eg>;
1617
1618 def FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> {
1619 let Pattern = [];
1620 }
1621
1622 def INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>;
1623
1624 def FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> {
1625 let Pattern = [];
1626 }
1627
1628 def UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>;
1629
1630 // TRUNC is used for the FLT_TO_INT instructions to work around a
1631 // perceived problem where the rounding modes are applied differently
1632 // depending on the instruction and the slot they are in.
1633 // See:
1634 // https://bugs.freedesktop.org/show_bug.cgi?id=50232
1635 // Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c
1636 //
1637 // XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes,
1638 // which do not need to be truncated since the fp values are 0.0f or 1.0f.
1639 // We should look into handling these cases separately.
1640 def : Pat<(fp_to_sint R600_Reg32:$src0),
1641 (FLT_TO_INT_eg (TRUNC R600_Reg32:$src0))>;
1642
1643 def : Pat<(fp_to_uint R600_Reg32:$src0),
1644 (FLT_TO_UINT_eg (TRUNC R600_Reg32:$src0))>;
1645
1646 def EG_ExportSwz : ExportSwzInst {
Vincent Lejeune58df1692013-04-17 15:17:32 +00001647 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001648 let Word1{20} = 1; // VALID_PIXEL_MODE
1649 let Word1{21} = eop;
1650 let Word1{29-22} = inst;
1651 let Word1{30} = 0; // MARK
1652 let Word1{31} = 1; // BARRIER
1653 }
1654 defm : ExportPattern<EG_ExportSwz, 83>;
1655
1656 def EG_ExportBuf : ExportBufInst {
Vincent Lejeune58df1692013-04-17 15:17:32 +00001657 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001658 let Word1{20} = 1; // VALID_PIXEL_MODE
1659 let Word1{21} = eop;
1660 let Word1{29-22} = inst;
1661 let Word1{30} = 0; // MARK
1662 let Word1{31} = 1; // BARRIER
1663 }
1664 defm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>;
1665
Vincent Lejeunebd7c6342013-04-08 13:05:49 +00001666 def CF_TC_EG : CF_CLAUSE_EG<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1667 "TEX $COUNT @$ADDR"> {
1668 let POP_COUNT = 0;
1669 }
1670 def CF_VC_EG : CF_CLAUSE_EG<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1671 "VTX $COUNT @$ADDR"> {
1672 let POP_COUNT = 0;
1673 }
1674 def WHILE_LOOP_EG : CF_CLAUSE_EG<6, (ins i32imm:$ADDR),
1675 "LOOP_START_DX10 @$ADDR"> {
1676 let POP_COUNT = 0;
1677 let COUNT = 0;
1678 }
1679 def END_LOOP_EG : CF_CLAUSE_EG<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1680 let POP_COUNT = 0;
1681 let COUNT = 0;
1682 }
1683 def LOOP_BREAK_EG : CF_CLAUSE_EG<9, (ins i32imm:$ADDR),
1684 "LOOP_BREAK @$ADDR"> {
1685 let POP_COUNT = 0;
1686 let COUNT = 0;
1687 }
1688 def CF_CONTINUE_EG : CF_CLAUSE_EG<8, (ins i32imm:$ADDR),
1689 "CONTINUE @$ADDR"> {
1690 let POP_COUNT = 0;
1691 let COUNT = 0;
1692 }
1693 def CF_JUMP_EG : CF_CLAUSE_EG<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1694 "JUMP @$ADDR POP:$POP_COUNT"> {
1695 let COUNT = 0;
1696 }
1697 def CF_ELSE_EG : CF_CLAUSE_EG<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1698 "ELSE @$ADDR POP:$POP_COUNT"> {
1699 let COUNT = 0;
1700 }
1701 def CF_CALL_FS_EG : CF_CLAUSE_EG<19, (ins), "CALL_FS"> {
1702 let ADDR = 0;
1703 let COUNT = 0;
1704 let POP_COUNT = 0;
1705 }
1706 def POP_EG : CF_CLAUSE_EG<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1707 "POP @$ADDR POP:$POP_COUNT"> {
1708 let COUNT = 0;
1709 }
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +00001710 def CF_END_EG : CF_CLAUSE_EG<0, (ins), "CF_END"> {
1711 let COUNT = 0;
1712 let POP_COUNT = 0;
1713 let ADDR = 0;
1714 let END_OF_PROGRAM = 1;
1715 }
Vincent Lejeunebd7c6342013-04-08 13:05:49 +00001716
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001717//===----------------------------------------------------------------------===//
1718// Memory read/write instructions
1719//===----------------------------------------------------------------------===//
1720let usesCustomInserter = 1 in {
1721
1722class RAT_WRITE_CACHELESS_eg <dag ins, bits<4> comp_mask, string name,
1723 list<dag> pattern>
1724 : EG_CF_RAT <0x57, 0x2, 0, (outs), ins,
1725 !strconcat(name, " $rw_gpr, $index_gpr, $eop"), pattern> {
1726 let RIM = 0;
1727 // XXX: Have a separate instruction for non-indexed writes.
1728 let TYPE = 1;
1729 let RW_REL = 0;
1730 let ELEM_SIZE = 0;
1731
1732 let ARRAY_SIZE = 0;
1733 let COMP_MASK = comp_mask;
1734 let BURST_COUNT = 0;
1735 let VPM = 0;
1736 let MARK = 0;
1737 let BARRIER = 1;
1738}
1739
1740} // End usesCustomInserter = 1
1741
1742// 32-bit store
1743def RAT_WRITE_CACHELESS_32_eg : RAT_WRITE_CACHELESS_eg <
1744 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1745 0x1, "RAT_WRITE_CACHELESS_32_eg",
1746 [(global_store (i32 R600_TReg32_X:$rw_gpr), R600_TReg32_X:$index_gpr)]
1747>;
1748
1749//128-bit store
1750def RAT_WRITE_CACHELESS_128_eg : RAT_WRITE_CACHELESS_eg <
1751 (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1752 0xf, "RAT_WRITE_CACHELESS_128",
1753 [(global_store (v4i32 R600_Reg128:$rw_gpr), R600_TReg32_X:$index_gpr)]
1754>;
1755
1756class VTX_READ_eg <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
Tom Stellard80537b92013-01-23 02:09:01 +00001757 : InstR600ISA <outs, (ins MEMxi:$ptr), name#" $dst, $ptr", pattern>,
1758 VTX_WORD1_GPR, VTX_WORD0 {
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001759
1760 // Static fields
Tom Stellard80537b92013-01-23 02:09:01 +00001761 let VC_INST = 0;
1762 let FETCH_TYPE = 2;
1763 let FETCH_WHOLE_QUAD = 0;
1764 let BUFFER_ID = buffer_id;
1765 let SRC_REL = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001766 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1767 // to store vertex addresses in any channel, not just X.
Tom Stellard80537b92013-01-23 02:09:01 +00001768 let SRC_SEL_X = 0;
1769 let DST_REL = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001770 // The docs say that if this bit is set, then DATA_FORMAT, NUM_FORMAT_ALL,
1771 // FORMAT_COMP_ALL, SRF_MODE_ALL, and ENDIAN_SWAP fields will be ignored,
1772 // however, based on my testing if USE_CONST_FIELDS is set, then all
1773 // these fields need to be set to 0.
Tom Stellard80537b92013-01-23 02:09:01 +00001774 let USE_CONST_FIELDS = 0;
1775 let NUM_FORMAT_ALL = 1;
1776 let FORMAT_COMP_ALL = 0;
1777 let SRF_MODE_ALL = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001778
Tom Stellard80537b92013-01-23 02:09:01 +00001779 let Inst{31-0} = Word0;
1780 let Inst{63-32} = Word1;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001781 // LLVM can only encode 64-bit instructions, so these fields are manually
1782 // encoded in R600CodeEmitter
1783 //
1784 // bits<16> OFFSET;
1785 // bits<2> ENDIAN_SWAP = 0;
1786 // bits<1> CONST_BUF_NO_STRIDE = 0;
1787 // bits<1> MEGA_FETCH = 0;
1788 // bits<1> ALT_CONST = 0;
1789 // bits<2> BUFFER_INDEX_MODE = 0;
1790
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001791
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001792
1793 // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1794 // is done in R600CodeEmitter
1795 //
1796 // Inst{79-64} = OFFSET;
1797 // Inst{81-80} = ENDIAN_SWAP;
1798 // Inst{82} = CONST_BUF_NO_STRIDE;
1799 // Inst{83} = MEGA_FETCH;
1800 // Inst{84} = ALT_CONST;
1801 // Inst{86-85} = BUFFER_INDEX_MODE;
1802 // Inst{95-86} = 0; Reserved
1803
1804 // VTX_WORD3 (Padding)
1805 //
1806 // Inst{127-96} = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +00001807
1808 let VTXInst = 1;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001809}
1810
1811class VTX_READ_8_eg <bits<8> buffer_id, list<dag> pattern>
1812 : VTX_READ_eg <"VTX_READ_8", buffer_id, (outs R600_TReg32_X:$dst),
1813 pattern> {
1814
1815 let MEGA_FETCH_COUNT = 1;
1816 let DST_SEL_X = 0;
1817 let DST_SEL_Y = 7; // Masked
1818 let DST_SEL_Z = 7; // Masked
1819 let DST_SEL_W = 7; // Masked
1820 let DATA_FORMAT = 1; // FMT_8
1821}
1822
1823class VTX_READ_16_eg <bits<8> buffer_id, list<dag> pattern>
1824 : VTX_READ_eg <"VTX_READ_16", buffer_id, (outs R600_TReg32_X:$dst),
1825 pattern> {
1826 let MEGA_FETCH_COUNT = 2;
1827 let DST_SEL_X = 0;
1828 let DST_SEL_Y = 7; // Masked
1829 let DST_SEL_Z = 7; // Masked
1830 let DST_SEL_W = 7; // Masked
1831 let DATA_FORMAT = 5; // FMT_16
1832
1833}
1834
1835class VTX_READ_32_eg <bits<8> buffer_id, list<dag> pattern>
1836 : VTX_READ_eg <"VTX_READ_32", buffer_id, (outs R600_TReg32_X:$dst),
1837 pattern> {
1838
1839 let MEGA_FETCH_COUNT = 4;
1840 let DST_SEL_X = 0;
1841 let DST_SEL_Y = 7; // Masked
1842 let DST_SEL_Z = 7; // Masked
1843 let DST_SEL_W = 7; // Masked
1844 let DATA_FORMAT = 0xD; // COLOR_32
1845
1846 // This is not really necessary, but there were some GPU hangs that appeared
1847 // to be caused by ALU instructions in the next instruction group that wrote
Vincent Lejeunea311c5262013-02-10 17:57:33 +00001848 // to the $ptr registers of the VTX_READ.
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001849 // e.g.
1850 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1851 // %T2_X<def> = MOV %ZERO
1852 //Adding this constraint prevents this from happening.
1853 let Constraints = "$ptr.ptr = $dst";
1854}
1855
1856class VTX_READ_128_eg <bits<8> buffer_id, list<dag> pattern>
1857 : VTX_READ_eg <"VTX_READ_128", buffer_id, (outs R600_Reg128:$dst),
1858 pattern> {
1859
1860 let MEGA_FETCH_COUNT = 16;
1861 let DST_SEL_X = 0;
1862 let DST_SEL_Y = 1;
1863 let DST_SEL_Z = 2;
1864 let DST_SEL_W = 3;
1865 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1866
1867 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1868 // that holds its buffer address to avoid potential hangs. We can't use
1869 // the same constraint as VTX_READ_32_eg, because the $ptr.ptr and $dst
1870 // registers are different sizes.
1871}
1872
1873//===----------------------------------------------------------------------===//
1874// VTX Read from parameter memory space
1875//===----------------------------------------------------------------------===//
1876
1877def VTX_READ_PARAM_8_eg : VTX_READ_8_eg <0,
1878 [(set (i32 R600_TReg32_X:$dst), (load_param_zexti8 ADDRVTX_READ:$ptr))]
1879>;
1880
1881def VTX_READ_PARAM_16_eg : VTX_READ_16_eg <0,
1882 [(set (i32 R600_TReg32_X:$dst), (load_param_zexti16 ADDRVTX_READ:$ptr))]
1883>;
1884
1885def VTX_READ_PARAM_32_eg : VTX_READ_32_eg <0,
1886 [(set (i32 R600_TReg32_X:$dst), (load_param ADDRVTX_READ:$ptr))]
1887>;
1888
Tom Stellard76308d82013-02-13 22:05:20 +00001889def VTX_READ_PARAM_128_eg : VTX_READ_128_eg <0,
1890 [(set (v4i32 R600_Reg128:$dst), (load_param ADDRVTX_READ:$ptr))]
1891>;
1892
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001893//===----------------------------------------------------------------------===//
1894// VTX Read from global memory space
1895//===----------------------------------------------------------------------===//
1896
1897// 8-bit reads
1898def VTX_READ_GLOBAL_8_eg : VTX_READ_8_eg <1,
1899 [(set (i32 R600_TReg32_X:$dst), (zextloadi8_global ADDRVTX_READ:$ptr))]
1900>;
1901
1902// 32-bit reads
1903def VTX_READ_GLOBAL_32_eg : VTX_READ_32_eg <1,
1904 [(set (i32 R600_TReg32_X:$dst), (global_load ADDRVTX_READ:$ptr))]
1905>;
1906
1907// 128-bit reads
1908def VTX_READ_GLOBAL_128_eg : VTX_READ_128_eg <1,
1909 [(set (v4i32 R600_Reg128:$dst), (global_load ADDRVTX_READ:$ptr))]
1910>;
1911
1912//===----------------------------------------------------------------------===//
1913// Constant Loads
1914// XXX: We are currently storing all constants in the global address space.
1915//===----------------------------------------------------------------------===//
1916
1917def CONSTANT_LOAD_eg : VTX_READ_32_eg <1,
1918 [(set (i32 R600_TReg32_X:$dst), (constant_load ADDRVTX_READ:$ptr))]
1919>;
1920
1921}
1922
Tom Stellardc0b0c672013-02-06 17:32:29 +00001923//===----------------------------------------------------------------------===//
1924// Regist loads and stores - for indirect addressing
1925//===----------------------------------------------------------------------===//
1926
1927defm R600_ : RegisterLoadStore <R600_Reg32, FRAMEri, ADDRIndirect>;
1928
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001929let Predicates = [isCayman] in {
1930
Vincent Lejeunea311c5262013-02-10 17:57:33 +00001931let isVector = 1 in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001932
1933def RECIP_IEEE_cm : RECIP_IEEE_Common<0x86>;
1934
1935def MULLO_INT_cm : MULLO_INT_Common<0x8F>;
1936def MULHI_INT_cm : MULHI_INT_Common<0x90>;
1937def MULLO_UINT_cm : MULLO_UINT_Common<0x91>;
1938def MULHI_UINT_cm : MULHI_UINT_Common<0x92>;
1939def RECIPSQRT_CLAMPED_cm : RECIPSQRT_CLAMPED_Common<0x87>;
1940def EXP_IEEE_cm : EXP_IEEE_Common<0x81>;
Michel Danzerc446baa2013-03-22 14:09:10 +00001941def LOG_IEEE_cm : LOG_IEEE_Common<0x83>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001942def RECIP_CLAMPED_cm : RECIP_CLAMPED_Common<0x84>;
1943def RECIPSQRT_IEEE_cm : RECIPSQRT_IEEE_Common<0x89>;
1944def SIN_cm : SIN_Common<0x8D>;
1945def COS_cm : COS_Common<0x8E>;
1946} // End isVector = 1
1947
Michel Danzerc446baa2013-03-22 14:09:10 +00001948def : POW_Common <LOG_IEEE_cm, EXP_IEEE_cm, MUL, R600_Reg32>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001949def : SIN_PAT <SIN_cm>;
1950def : COS_PAT <COS_cm>;
1951
1952defm DIV_cm : DIV_Common<RECIP_IEEE_cm>;
1953
1954// RECIP_UINT emulation for Cayman
Michel Danzerb187f8c2013-04-10 17:17:56 +00001955// The multiplication scales from [0,1] to the unsigned integer range
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001956def : Pat <
1957 (AMDGPUurecip R600_Reg32:$src0),
1958 (FLT_TO_UINT_eg (MUL_IEEE (RECIP_IEEE_cm (UINT_TO_FLT_eg R600_Reg32:$src0)),
Michel Danzerb187f8c2013-04-10 17:17:56 +00001959 (MOV_IMM_I32 CONST.FP_UINT_MAX_PLUS_1)))
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001960>;
1961
Vincent Lejeune7a28d8a2013-04-23 17:34:00 +00001962 def CF_END_CM : CF_CLAUSE_EG<32, (ins), "CF_END"> {
1963 let ADDR = 0;
1964 let POP_COUNT = 0;
1965 let COUNT = 0;
1966 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001967
1968def : Pat<(fsqrt R600_Reg32:$src),
1969 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_cm R600_Reg32:$src))>;
1970
1971} // End isCayman
1972
1973//===----------------------------------------------------------------------===//
1974// Branch Instructions
1975//===----------------------------------------------------------------------===//
1976
1977
1978def IF_PREDICATE_SET : ILFormat<(outs), (ins GPRI32:$src),
1979 "IF_PREDICATE_SET $src", []>;
1980
1981def PREDICATED_BREAK : ILFormat<(outs), (ins GPRI32:$src),
1982 "PREDICATED_BREAK $src", []>;
1983
1984//===----------------------------------------------------------------------===//
1985// Pseudo instructions
1986//===----------------------------------------------------------------------===//
1987
1988let isPseudo = 1 in {
1989
1990def PRED_X : InstR600 <
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00001991 (outs R600_Predicate_Bit:$dst),
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001992 (ins R600_Reg32:$src0, i32imm:$src1, i32imm:$flags),
1993 "", [], NullALU> {
1994 let FlagOperandIdx = 3;
1995}
1996
Vincent Lejeunefd49dac2013-03-11 18:15:06 +00001997let isTerminator = 1, isBranch = 1 in {
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00001998def JUMP_COND : InstR600 <
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001999 (outs),
Vincent Lejeunefd49dac2013-03-11 18:15:06 +00002000 (ins brtarget:$target, R600_Predicate_Bit:$p),
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002001 "JUMP $target ($p)",
2002 [], AnyALU
2003 >;
2004
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002005def JUMP : InstR600 <
Vincent Lejeunefd49dac2013-03-11 18:15:06 +00002006 (outs),
2007 (ins brtarget:$target),
2008 "JUMP $target",
2009 [], AnyALU
2010 >
2011{
2012 let isPredicable = 1;
2013 let isBarrier = 1;
2014}
2015
2016} // End isTerminator = 1, isBranch = 1
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002017
2018let usesCustomInserter = 1 in {
2019
2020let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in {
2021
2022def MASK_WRITE : AMDGPUShaderInst <
2023 (outs),
2024 (ins R600_Reg32:$src),
2025 "MASK_WRITE $src",
2026 []
2027>;
2028
2029} // End mayLoad = 0, mayStore = 0, hasSideEffects = 1
2030
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002031
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002032def TXD: InstR600 <
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002033 (outs R600_Reg128:$dst),
2034 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
2035 "TXD $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002036 [(set R600_Reg128:$dst, (int_AMDGPU_txd R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, imm:$resourceId, imm:$samplerId, imm:$textureTarget))], NullALU> {
Vincent Lejeune631591e2013-04-30 00:13:39 +00002037 let TEXInst = 1;
2038}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002039
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002040def TXD_SHADOW: InstR600 <
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002041 (outs R600_Reg128:$dst),
2042 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
2043 "TXD_SHADOW $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Vincent Lejeune8723c9e2013-04-30 00:13:20 +00002044 [(set R600_Reg128:$dst, (int_AMDGPU_txd R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))], NullALU
Vincent Lejeune631591e2013-04-30 00:13:39 +00002045> {
2046 let TEXInst = 1;
2047}
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002048} // End isPseudo = 1
2049} // End usesCustomInserter = 1
2050
2051def CLAMP_R600 : CLAMP <R600_Reg32>;
2052def FABS_R600 : FABS<R600_Reg32>;
2053def FNEG_R600 : FNEG<R600_Reg32>;
2054
2055//===---------------------------------------------------------------------===//
2056// Return instruction
2057//===---------------------------------------------------------------------===//
Vincent Lejeunefd49dac2013-03-11 18:15:06 +00002058let isTerminator = 1, isReturn = 1, hasCtrlDep = 1,
Jakob Stoklund Olesena499d2b2013-02-05 17:53:52 +00002059 usesCustomInserter = 1 in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002060 def RETURN : ILFormat<(outs), (ins variable_ops),
2061 "RETURN", [(IL_retflag)]>;
2062}
2063
Tom Stellard9f7818d2013-01-23 02:09:06 +00002064
2065//===----------------------------------------------------------------------===//
2066// Constant Buffer Addressing Support
2067//===----------------------------------------------------------------------===//
2068
Vincent Lejeuned4c3e562013-03-05 15:04:55 +00002069let usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
Tom Stellard9f7818d2013-01-23 02:09:06 +00002070def CONST_COPY : Instruction {
2071 let OutOperandList = (outs R600_Reg32:$dst);
2072 let InOperandList = (ins i32imm:$src);
Vincent Lejeuned4c3e562013-03-05 15:04:55 +00002073 let Pattern =
2074 [(set R600_Reg32:$dst, (CONST_ADDRESS ADDRGA_CONST_OFFSET:$src))];
Tom Stellard9f7818d2013-01-23 02:09:06 +00002075 let AsmString = "CONST_COPY";
2076 let neverHasSideEffects = 1;
2077 let isAsCheapAsAMove = 1;
2078 let Itinerary = NullALU;
2079}
Vincent Lejeuned4c3e562013-03-05 15:04:55 +00002080} // end usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU"
Tom Stellard9f7818d2013-01-23 02:09:06 +00002081
2082def TEX_VTX_CONSTBUF :
Vincent Lejeune3f7f8e82013-03-05 15:04:29 +00002083 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "VTX_READ_eg $dst, $ptr",
2084 [(set R600_Reg128:$dst, (CONST_ADDRESS ADDRGA_VAR_OFFSET:$ptr, (i32 imm:$BUFFER_ID)))]>,
Tom Stellard9f7818d2013-01-23 02:09:06 +00002085 VTX_WORD1_GPR, VTX_WORD0 {
2086
2087 let VC_INST = 0;
2088 let FETCH_TYPE = 2;
2089 let FETCH_WHOLE_QUAD = 0;
Tom Stellard9f7818d2013-01-23 02:09:06 +00002090 let SRC_REL = 0;
2091 let SRC_SEL_X = 0;
2092 let DST_REL = 0;
2093 let USE_CONST_FIELDS = 0;
2094 let NUM_FORMAT_ALL = 2;
2095 let FORMAT_COMP_ALL = 1;
2096 let SRF_MODE_ALL = 1;
2097 let MEGA_FETCH_COUNT = 16;
2098 let DST_SEL_X = 0;
2099 let DST_SEL_Y = 1;
2100 let DST_SEL_Z = 2;
2101 let DST_SEL_W = 3;
2102 let DATA_FORMAT = 35;
2103
2104 let Inst{31-0} = Word0;
2105 let Inst{63-32} = Word1;
2106
2107// LLVM can only encode 64-bit instructions, so these fields are manually
2108// encoded in R600CodeEmitter
2109//
2110// bits<16> OFFSET;
2111// bits<2> ENDIAN_SWAP = 0;
2112// bits<1> CONST_BUF_NO_STRIDE = 0;
2113// bits<1> MEGA_FETCH = 0;
2114// bits<1> ALT_CONST = 0;
2115// bits<2> BUFFER_INDEX_MODE = 0;
2116
2117
2118
2119// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
2120// is done in R600CodeEmitter
2121//
2122// Inst{79-64} = OFFSET;
2123// Inst{81-80} = ENDIAN_SWAP;
2124// Inst{82} = CONST_BUF_NO_STRIDE;
2125// Inst{83} = MEGA_FETCH;
2126// Inst{84} = ALT_CONST;
2127// Inst{86-85} = BUFFER_INDEX_MODE;
2128// Inst{95-86} = 0; Reserved
2129
2130// VTX_WORD3 (Padding)
2131//
2132// Inst{127-96} = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +00002133 let VTXInst = 1;
Tom Stellard9f7818d2013-01-23 02:09:06 +00002134}
2135
Vincent Lejeunebbbef492013-02-18 14:11:19 +00002136def TEX_VTX_TEXBUF:
2137 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "TEX_VTX_EXPLICIT_READ $dst, $ptr",
2138 [(set R600_Reg128:$dst, (int_R600_load_texbuf ADDRGA_VAR_OFFSET:$ptr, imm:$BUFFER_ID))]>,
2139VTX_WORD1_GPR, VTX_WORD0 {
2140
2141let VC_INST = 0;
2142let FETCH_TYPE = 2;
2143let FETCH_WHOLE_QUAD = 0;
2144let SRC_REL = 0;
2145let SRC_SEL_X = 0;
2146let DST_REL = 0;
2147let USE_CONST_FIELDS = 1;
2148let NUM_FORMAT_ALL = 0;
2149let FORMAT_COMP_ALL = 0;
2150let SRF_MODE_ALL = 1;
2151let MEGA_FETCH_COUNT = 16;
2152let DST_SEL_X = 0;
2153let DST_SEL_Y = 1;
2154let DST_SEL_Z = 2;
2155let DST_SEL_W = 3;
2156let DATA_FORMAT = 0;
2157
2158let Inst{31-0} = Word0;
2159let Inst{63-32} = Word1;
2160
2161// LLVM can only encode 64-bit instructions, so these fields are manually
2162// encoded in R600CodeEmitter
2163//
2164// bits<16> OFFSET;
2165// bits<2> ENDIAN_SWAP = 0;
2166// bits<1> CONST_BUF_NO_STRIDE = 0;
2167// bits<1> MEGA_FETCH = 0;
2168// bits<1> ALT_CONST = 0;
2169// bits<2> BUFFER_INDEX_MODE = 0;
2170
2171
2172
2173// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
2174// is done in R600CodeEmitter
2175//
2176// Inst{79-64} = OFFSET;
2177// Inst{81-80} = ENDIAN_SWAP;
2178// Inst{82} = CONST_BUF_NO_STRIDE;
2179// Inst{83} = MEGA_FETCH;
2180// Inst{84} = ALT_CONST;
2181// Inst{86-85} = BUFFER_INDEX_MODE;
2182// Inst{95-86} = 0; Reserved
2183
2184// VTX_WORD3 (Padding)
2185//
2186// Inst{127-96} = 0;
Vincent Lejeune631591e2013-04-30 00:13:39 +00002187 let VTXInst = 1;
Vincent Lejeunebbbef492013-02-18 14:11:19 +00002188}
2189
2190
Tom Stellard9f7818d2013-01-23 02:09:06 +00002191
Tom Stellard6b7d99d2012-12-19 22:10:31 +00002192//===--------------------------------------------------------------------===//
2193// Instructions support
2194//===--------------------------------------------------------------------===//
2195//===---------------------------------------------------------------------===//
2196// Custom Inserter for Branches and returns, this eventually will be a
2197// seperate pass
2198//===---------------------------------------------------------------------===//
2199let isTerminator = 1, usesCustomInserter = 1, isBranch = 1, isBarrier = 1 in {
2200 def BRANCH : ILFormat<(outs), (ins brtarget:$target),
2201 "; Pseudo unconditional branch instruction",
2202 [(br bb:$target)]>;
2203 defm BRANCH_COND : BranchConditional<IL_brcond>;
2204}
2205
2206//===---------------------------------------------------------------------===//
2207// Flow and Program control Instructions
2208//===---------------------------------------------------------------------===//
2209let isTerminator=1 in {
2210 def SWITCH : ILFormat< (outs), (ins GPRI32:$src),
2211 !strconcat("SWITCH", " $src"), []>;
2212 def CASE : ILFormat< (outs), (ins GPRI32:$src),
2213 !strconcat("CASE", " $src"), []>;
2214 def BREAK : ILFormat< (outs), (ins),
2215 "BREAK", []>;
2216 def CONTINUE : ILFormat< (outs), (ins),
2217 "CONTINUE", []>;
2218 def DEFAULT : ILFormat< (outs), (ins),
2219 "DEFAULT", []>;
2220 def ELSE : ILFormat< (outs), (ins),
2221 "ELSE", []>;
2222 def ENDSWITCH : ILFormat< (outs), (ins),
2223 "ENDSWITCH", []>;
2224 def ENDMAIN : ILFormat< (outs), (ins),
2225 "ENDMAIN", []>;
2226 def END : ILFormat< (outs), (ins),
2227 "END", []>;
2228 def ENDFUNC : ILFormat< (outs), (ins),
2229 "ENDFUNC", []>;
2230 def ENDIF : ILFormat< (outs), (ins),
2231 "ENDIF", []>;
2232 def WHILELOOP : ILFormat< (outs), (ins),
2233 "WHILE", []>;
2234 def ENDLOOP : ILFormat< (outs), (ins),
2235 "ENDLOOP", []>;
2236 def FUNC : ILFormat< (outs), (ins),
2237 "FUNC", []>;
2238 def RETDYN : ILFormat< (outs), (ins),
2239 "RET_DYN", []>;
2240 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2241 defm IF_LOGICALNZ : BranchInstr<"IF_LOGICALNZ">;
2242 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2243 defm IF_LOGICALZ : BranchInstr<"IF_LOGICALZ">;
2244 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2245 defm BREAK_LOGICALNZ : BranchInstr<"BREAK_LOGICALNZ">;
2246 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2247 defm BREAK_LOGICALZ : BranchInstr<"BREAK_LOGICALZ">;
2248 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2249 defm CONTINUE_LOGICALNZ : BranchInstr<"CONTINUE_LOGICALNZ">;
2250 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2251 defm CONTINUE_LOGICALZ : BranchInstr<"CONTINUE_LOGICALZ">;
2252 defm IFC : BranchInstr2<"IFC">;
2253 defm BREAKC : BranchInstr2<"BREAKC">;
2254 defm CONTINUEC : BranchInstr2<"CONTINUEC">;
2255}
2256
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002257//===----------------------------------------------------------------------===//
2258// ISel Patterns
2259//===----------------------------------------------------------------------===//
2260
Tom Stellard1454cb82013-03-08 15:37:09 +00002261// CND*_INT Pattterns for f32 True / False values
2262
2263class CND_INT_f32 <InstR600 cnd, CondCode cc> : Pat <
2264 (selectcc (i32 R600_Reg32:$src0), 0, (f32 R600_Reg32:$src1),
2265 R600_Reg32:$src2, cc),
2266 (cnd R600_Reg32:$src0, R600_Reg32:$src1, R600_Reg32:$src2)
2267>;
2268
2269def : CND_INT_f32 <CNDE_INT, SETEQ>;
2270def : CND_INT_f32 <CNDGT_INT, SETGT>;
2271def : CND_INT_f32 <CNDGE_INT, SETGE>;
2272
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002273//CNDGE_INT extra pattern
2274def : Pat <
2275 (selectcc (i32 R600_Reg32:$src0), -1, (i32 R600_Reg32:$src1),
2276 (i32 R600_Reg32:$src2), COND_GT),
2277 (CNDGE_INT R600_Reg32:$src0, R600_Reg32:$src1, R600_Reg32:$src2)
2278>;
2279
2280// KIL Patterns
2281def KILP : Pat <
2282 (int_AMDGPU_kilp),
2283 (MASK_WRITE (KILLGT (f32 ONE), (f32 ZERO)))
2284>;
2285
2286def KIL : Pat <
2287 (int_AMDGPU_kill R600_Reg32:$src0),
2288 (MASK_WRITE (KILLGT (f32 ZERO), (f32 R600_Reg32:$src0)))
2289>;
2290
2291// SGT Reverse args
2292def : Pat <
2293 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, COND_LT),
2294 (SGT R600_Reg32:$src1, R600_Reg32:$src0)
2295>;
2296
2297// SGE Reverse args
2298def : Pat <
2299 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, COND_LE),
Vincent Lejeunea311c5262013-02-10 17:57:33 +00002300 (SGE R600_Reg32:$src1, R600_Reg32:$src0)
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002301>;
2302
Tom Stellard1234c9b2013-02-07 14:02:35 +00002303// SETGT_DX10 reverse args
2304def : Pat <
2305 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, COND_LT),
2306 (SETGT_DX10 R600_Reg32:$src1, R600_Reg32:$src0)
2307>;
2308
2309// SETGE_DX10 reverse args
2310def : Pat <
2311 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, COND_LE),
2312 (SETGE_DX10 R600_Reg32:$src1, R600_Reg32:$src0)
2313>;
2314
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002315// SETGT_INT reverse args
2316def : Pat <
2317 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETLT),
2318 (SETGT_INT R600_Reg32:$src1, R600_Reg32:$src0)
2319>;
2320
2321// SETGE_INT reverse args
2322def : Pat <
2323 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETLE),
2324 (SETGE_INT R600_Reg32:$src1, R600_Reg32:$src0)
2325>;
2326
2327// SETGT_UINT reverse args
2328def : Pat <
2329 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETULT),
2330 (SETGT_UINT R600_Reg32:$src1, R600_Reg32:$src0)
2331>;
2332
2333// SETGE_UINT reverse args
2334def : Pat <
2335 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETULE),
2336 (SETGE_UINT R600_Reg32:$src1, R600_Reg32:$src0)
2337>;
2338
2339// The next two patterns are special cases for handling 'true if ordered' and
2340// 'true if unordered' conditionals. The assumption here is that the behavior of
2341// SETE and SNE conforms to the Direct3D 10 rules for floating point values
2342// described here:
2343// http://msdn.microsoft.com/en-us/library/windows/desktop/cc308050.aspx#alpha_32_bit
2344// We assume that SETE returns false when one of the operands is NAN and
2345// SNE returns true when on of the operands is NAN
2346
2347//SETE - 'true if ordered'
2348def : Pat <
2349 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, SETO),
2350 (SETE R600_Reg32:$src0, R600_Reg32:$src1)
2351>;
2352
Tom Stellard1234c9b2013-02-07 14:02:35 +00002353//SETE_DX10 - 'true if ordered'
2354def : Pat <
2355 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETO),
2356 (SETE_DX10 R600_Reg32:$src0, R600_Reg32:$src1)
2357>;
2358
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002359//SNE - 'true if unordered'
2360def : Pat <
2361 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, SETUO),
2362 (SNE R600_Reg32:$src0, R600_Reg32:$src1)
2363>;
2364
Tom Stellard1234c9b2013-02-07 14:02:35 +00002365//SETNE_DX10 - 'true if ordered'
2366def : Pat <
2367 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUO),
2368 (SETNE_DX10 R600_Reg32:$src0, R600_Reg32:$src1)
2369>;
2370
Tom Stellard07b59ba2013-02-07 14:02:37 +00002371def : Extract_Element <f32, v4f32, R600_Reg128, 0, sub0>;
2372def : Extract_Element <f32, v4f32, R600_Reg128, 1, sub1>;
2373def : Extract_Element <f32, v4f32, R600_Reg128, 2, sub2>;
2374def : Extract_Element <f32, v4f32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002375
Tom Stellard07b59ba2013-02-07 14:02:37 +00002376def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 0, sub0>;
2377def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 1, sub1>;
2378def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 2, sub2>;
2379def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002380
Tom Stellard07b59ba2013-02-07 14:02:37 +00002381def : Extract_Element <i32, v4i32, R600_Reg128, 0, sub0>;
2382def : Extract_Element <i32, v4i32, R600_Reg128, 1, sub1>;
2383def : Extract_Element <i32, v4i32, R600_Reg128, 2, sub2>;
2384def : Extract_Element <i32, v4i32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002385
Tom Stellard07b59ba2013-02-07 14:02:37 +00002386def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 0, sub0>;
2387def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 1, sub1>;
2388def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 2, sub2>;
2389def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002390
Christian Konig2d7f19e2013-03-18 11:34:10 +00002391def : Vector4_Build <v4f32, R600_Reg128, f32, R600_Reg32>;
2392def : Vector4_Build <v4i32, R600_Reg128, i32, R600_Reg32>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00002393
2394// bitconvert patterns
2395
2396def : BitConvert <i32, f32, R600_Reg32>;
2397def : BitConvert <f32, i32, R600_Reg32>;
2398def : BitConvert <v4f32, v4i32, R600_Reg128>;
2399def : BitConvert <v4i32, v4f32, R600_Reg128>;
2400
2401// DWORDADDR pattern
2402def : DwordAddrPat <i32, R600_Reg32>;
2403
2404} // End isR600toCayman Predicate