blob: e495beac3e9c59278a697c2120f4d6c8914f9a06 [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- R600Instructions.td - R600 Instruction defs -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// R600 Tablegen instruction definitions
11//
12//===----------------------------------------------------------------------===//
13
14include "R600Intrinsics.td"
15
16class InstR600 <bits<11> inst, dag outs, dag ins, string asm, list<dag> pattern,
17 InstrItinClass itin>
18 : AMDGPUInst <outs, ins, asm, pattern> {
19
20 field bits<64> Inst;
21 bit Trig = 0;
22 bit Op3 = 0;
23 bit isVector = 0;
24 bits<2> FlagOperandIdx = 0;
25 bit Op1 = 0;
26 bit Op2 = 0;
27 bit HasNativeOperands = 0;
28
29 bits<11> op_code = inst;
30 //let Inst = inst;
31 let Namespace = "AMDGPU";
32 let OutOperandList = outs;
33 let InOperandList = ins;
34 let AsmString = asm;
35 let Pattern = pattern;
36 let Itinerary = itin;
37
38 let TSFlags{4} = Trig;
39 let TSFlags{5} = Op3;
40
41 // Vector instructions are instructions that must fill all slots in an
42 // instruction group
43 let TSFlags{6} = isVector;
44 let TSFlags{8-7} = FlagOperandIdx;
45 let TSFlags{9} = HasNativeOperands;
46 let TSFlags{10} = Op1;
47 let TSFlags{11} = Op2;
48}
49
50class InstR600ISA <dag outs, dag ins, string asm, list<dag> pattern> :
51 AMDGPUInst <outs, ins, asm, pattern> {
52 field bits<64> Inst;
53
54 let Namespace = "AMDGPU";
55}
56
57def MEMxi : Operand<iPTR> {
58 let MIOperandInfo = (ops R600_TReg32_X:$ptr, i32imm:$index);
59 let PrintMethod = "printMemOperand";
60}
61
62def MEMrr : Operand<iPTR> {
63 let MIOperandInfo = (ops R600_Reg32:$ptr, R600_Reg32:$index);
64}
65
66// Operands for non-registers
67
68class InstFlag<string PM = "printOperand", int Default = 0>
69 : OperandWithDefaultOps <i32, (ops (i32 Default))> {
70 let PrintMethod = PM;
71}
72
Vincent Lejeunea311c5262013-02-10 17:57:33 +000073// src_sel for ALU src operands, see also ALU_CONST, ALU_PARAM registers
Tom Stellard9f7818d2013-01-23 02:09:06 +000074def SEL : OperandWithDefaultOps <i32, (ops (i32 -1))> {
75 let PrintMethod = "printSel";
76}
77
Tom Stellardf98f2ce2012-12-11 21:25:42 +000078def LITERAL : InstFlag<"printLiteral">;
79
80def WRITE : InstFlag <"printWrite", 1>;
81def OMOD : InstFlag <"printOMOD">;
82def REL : InstFlag <"printRel">;
83def CLAMP : InstFlag <"printClamp">;
84def NEG : InstFlag <"printNeg">;
85def ABS : InstFlag <"printAbs">;
86def UEM : InstFlag <"printUpdateExecMask">;
87def UP : InstFlag <"printUpdatePred">;
88
89// XXX: The r600g finalizer in Mesa expects last to be one in most cases.
90// Once we start using the packetizer in this backend we should have this
91// default to 0.
92def LAST : InstFlag<"printLast", 1>;
93
Tom Stellardc0b0c672013-02-06 17:32:29 +000094def FRAMEri : Operand<iPTR> {
95 let MIOperandInfo = (ops R600_Reg32:$ptr, i32imm:$index);
96}
97
Tom Stellardf98f2ce2012-12-11 21:25:42 +000098def ADDRParam : ComplexPattern<i32, 2, "SelectADDRParam", [], []>;
99def ADDRDWord : ComplexPattern<i32, 1, "SelectADDRDWord", [], []>;
100def ADDRVTX_READ : ComplexPattern<i32, 2, "SelectADDRVTX_READ", [], []>;
Tom Stellard9f7818d2013-01-23 02:09:06 +0000101def ADDRGA_CONST_OFFSET : ComplexPattern<i32, 1, "SelectGlobalValueConstantOffset", [], []>;
102def ADDRGA_VAR_OFFSET : ComplexPattern<i32, 2, "SelectGlobalValueVariableOffset", [], []>;
Tom Stellardc0b0c672013-02-06 17:32:29 +0000103def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000104
105class R600ALU_Word0 {
106 field bits<32> Word0;
107
108 bits<11> src0;
109 bits<1> src0_neg;
110 bits<1> src0_rel;
111 bits<11> src1;
112 bits<1> src1_rel;
113 bits<1> src1_neg;
114 bits<3> index_mode = 0;
115 bits<2> pred_sel;
116 bits<1> last;
117
118 bits<9> src0_sel = src0{8-0};
119 bits<2> src0_chan = src0{10-9};
120 bits<9> src1_sel = src1{8-0};
121 bits<2> src1_chan = src1{10-9};
122
123 let Word0{8-0} = src0_sel;
124 let Word0{9} = src0_rel;
125 let Word0{11-10} = src0_chan;
126 let Word0{12} = src0_neg;
127 let Word0{21-13} = src1_sel;
128 let Word0{22} = src1_rel;
129 let Word0{24-23} = src1_chan;
130 let Word0{25} = src1_neg;
131 let Word0{28-26} = index_mode;
132 let Word0{30-29} = pred_sel;
133 let Word0{31} = last;
134}
135
136class R600ALU_Word1 {
137 field bits<32> Word1;
138
139 bits<11> dst;
140 bits<3> bank_swizzle = 0;
141 bits<1> dst_rel;
142 bits<1> clamp;
143
144 bits<7> dst_sel = dst{6-0};
145 bits<2> dst_chan = dst{10-9};
146
147 let Word1{20-18} = bank_swizzle;
148 let Word1{27-21} = dst_sel;
149 let Word1{28} = dst_rel;
150 let Word1{30-29} = dst_chan;
151 let Word1{31} = clamp;
152}
153
154class R600ALU_Word1_OP2 <bits<11> alu_inst> : R600ALU_Word1{
155
156 bits<1> src0_abs;
157 bits<1> src1_abs;
158 bits<1> update_exec_mask;
159 bits<1> update_pred;
160 bits<1> write;
161 bits<2> omod;
162
163 let Word1{0} = src0_abs;
164 let Word1{1} = src1_abs;
165 let Word1{2} = update_exec_mask;
166 let Word1{3} = update_pred;
167 let Word1{4} = write;
168 let Word1{6-5} = omod;
169 let Word1{17-7} = alu_inst;
170}
171
172class R600ALU_Word1_OP3 <bits<5> alu_inst> : R600ALU_Word1{
173
174 bits<11> src2;
175 bits<1> src2_rel;
176 bits<1> src2_neg;
177
178 bits<9> src2_sel = src2{8-0};
179 bits<2> src2_chan = src2{10-9};
180
181 let Word1{8-0} = src2_sel;
182 let Word1{9} = src2_rel;
183 let Word1{11-10} = src2_chan;
184 let Word1{12} = src2_neg;
185 let Word1{17-13} = alu_inst;
186}
187
Tom Stellard80537b92013-01-23 02:09:01 +0000188class VTX_WORD0 {
189 field bits<32> Word0;
190 bits<7> SRC_GPR;
191 bits<5> VC_INST;
192 bits<2> FETCH_TYPE;
193 bits<1> FETCH_WHOLE_QUAD;
194 bits<8> BUFFER_ID;
195 bits<1> SRC_REL;
196 bits<2> SRC_SEL_X;
197 bits<6> MEGA_FETCH_COUNT;
198
199 let Word0{4-0} = VC_INST;
200 let Word0{6-5} = FETCH_TYPE;
201 let Word0{7} = FETCH_WHOLE_QUAD;
202 let Word0{15-8} = BUFFER_ID;
203 let Word0{22-16} = SRC_GPR;
204 let Word0{23} = SRC_REL;
205 let Word0{25-24} = SRC_SEL_X;
206 let Word0{31-26} = MEGA_FETCH_COUNT;
207}
208
209class VTX_WORD1_GPR {
210 field bits<32> Word1;
211 bits<7> DST_GPR;
212 bits<1> DST_REL;
213 bits<3> DST_SEL_X;
214 bits<3> DST_SEL_Y;
215 bits<3> DST_SEL_Z;
216 bits<3> DST_SEL_W;
217 bits<1> USE_CONST_FIELDS;
218 bits<6> DATA_FORMAT;
219 bits<2> NUM_FORMAT_ALL;
220 bits<1> FORMAT_COMP_ALL;
221 bits<1> SRF_MODE_ALL;
222
223 let Word1{6-0} = DST_GPR;
224 let Word1{7} = DST_REL;
225 let Word1{8} = 0; // Reserved
226 let Word1{11-9} = DST_SEL_X;
227 let Word1{14-12} = DST_SEL_Y;
228 let Word1{17-15} = DST_SEL_Z;
229 let Word1{20-18} = DST_SEL_W;
230 let Word1{21} = USE_CONST_FIELDS;
231 let Word1{27-22} = DATA_FORMAT;
232 let Word1{29-28} = NUM_FORMAT_ALL;
233 let Word1{30} = FORMAT_COMP_ALL;
234 let Word1{31} = SRF_MODE_ALL;
235}
236
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000237/*
238XXX: R600 subtarget uses a slightly different encoding than the other
239subtargets. We currently handle this in R600MCCodeEmitter, but we may
240want to use these instruction classes in the future.
241
242class R600ALU_Word1_OP2_r600 : R600ALU_Word1_OP2 {
243
244 bits<1> fog_merge;
245 bits<10> alu_inst;
246
247 let Inst{37} = fog_merge;
248 let Inst{39-38} = omod;
249 let Inst{49-40} = alu_inst;
250}
251
252class R600ALU_Word1_OP2_r700 : R600ALU_Word1_OP2 {
253
254 bits<11> alu_inst;
255
256 let Inst{38-37} = omod;
257 let Inst{49-39} = alu_inst;
258}
259*/
260
261def R600_Pred : PredicateOperand<i32, (ops R600_Predicate),
262 (ops PRED_SEL_OFF)>;
263
264
265let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
266
267// Class for instructions with only one source register.
268// If you add new ins to this instruction, make sure they are listed before
269// $literal, because the backend currently assumes that the last operand is
270// a literal. Also be sure to update the enum R600Op1OperandIndex::ROI in
271// R600Defines.h, R600InstrInfo::buildDefaultInstruction(),
272// and R600InstrInfo::getOperandIdx().
273class R600_1OP <bits<11> inst, string opName, list<dag> pattern,
274 InstrItinClass itin = AnyALU> :
275 InstR600 <0,
276 (outs R600_Reg32:$dst),
277 (ins WRITE:$write, OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard9f7818d2013-01-23 02:09:06 +0000278 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000279 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal),
280 !strconcat(opName,
281 "$clamp $dst$write$dst_rel$omod, "
Tom Stellard9f7818d2013-01-23 02:09:06 +0000282 "$src0_neg$src0_abs$src0$src0_sel$src0_abs$src0_rel, "
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000283 "$literal $pred_sel$last"),
284 pattern,
285 itin>,
286 R600ALU_Word0,
287 R600ALU_Word1_OP2 <inst> {
288
289 let src1 = 0;
290 let src1_rel = 0;
291 let src1_neg = 0;
292 let src1_abs = 0;
293 let update_exec_mask = 0;
294 let update_pred = 0;
295 let HasNativeOperands = 1;
296 let Op1 = 1;
297 let DisableEncoding = "$literal";
298
299 let Inst{31-0} = Word0;
300 let Inst{63-32} = Word1;
301}
302
303class R600_1OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
304 InstrItinClass itin = AnyALU> :
305 R600_1OP <inst, opName,
306 [(set R600_Reg32:$dst, (node R600_Reg32:$src0))]
307>;
308
309// If you add our change the operands for R600_2OP instructions, you must
310// also update the R600Op2OperandIndex::ROI enum in R600Defines.h,
311// R600InstrInfo::buildDefaultInstruction(), and R600InstrInfo::getOperandIdx().
312class R600_2OP <bits<11> inst, string opName, list<dag> pattern,
313 InstrItinClass itin = AnyALU> :
314 InstR600 <inst,
315 (outs R600_Reg32:$dst),
316 (ins UEM:$update_exec_mask, UP:$update_pred, WRITE:$write,
317 OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard9f7818d2013-01-23 02:09:06 +0000318 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
319 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, ABS:$src1_abs, SEL:$src1_sel,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000320 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal),
321 !strconcat(opName,
322 "$clamp $update_exec_mask$update_pred$dst$write$dst_rel$omod, "
Tom Stellard9f7818d2013-01-23 02:09:06 +0000323 "$src0_neg$src0_abs$src0$src0_sel$src0_abs$src0_rel, "
324 "$src1_neg$src1_abs$src1$src1_sel$src1_abs$src1_rel, "
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000325 "$literal $pred_sel$last"),
326 pattern,
327 itin>,
328 R600ALU_Word0,
329 R600ALU_Word1_OP2 <inst> {
330
331 let HasNativeOperands = 1;
332 let Op2 = 1;
333 let DisableEncoding = "$literal";
334
335 let Inst{31-0} = Word0;
336 let Inst{63-32} = Word1;
337}
338
339class R600_2OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
340 InstrItinClass itim = AnyALU> :
341 R600_2OP <inst, opName,
342 [(set R600_Reg32:$dst, (node R600_Reg32:$src0,
343 R600_Reg32:$src1))]
344>;
345
346// If you add our change the operands for R600_3OP instructions, you must
347// also update the R600Op3OperandIndex::ROI enum in R600Defines.h,
348// R600InstrInfo::buildDefaultInstruction(), and
349// R600InstrInfo::getOperandIdx().
350class R600_3OP <bits<5> inst, string opName, list<dag> pattern,
351 InstrItinClass itin = AnyALU> :
352 InstR600 <0,
353 (outs R600_Reg32:$dst),
354 (ins REL:$dst_rel, CLAMP:$clamp,
Tom Stellard9f7818d2013-01-23 02:09:06 +0000355 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, SEL:$src0_sel,
356 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, SEL:$src1_sel,
357 R600_Reg32:$src2, NEG:$src2_neg, REL:$src2_rel, SEL:$src2_sel,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000358 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal),
359 !strconcat(opName, "$clamp $dst$dst_rel, "
Tom Stellard9f7818d2013-01-23 02:09:06 +0000360 "$src0_neg$src0$src0_sel$src0_rel, "
361 "$src1_neg$src1$src1_sel$src1_rel, "
362 "$src2_neg$src2$src2_sel$src2_rel, "
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000363 "$literal $pred_sel$last"),
364 pattern,
365 itin>,
366 R600ALU_Word0,
367 R600ALU_Word1_OP3<inst>{
368
369 let HasNativeOperands = 1;
370 let DisableEncoding = "$literal";
371 let Op3 = 1;
372
373 let Inst{31-0} = Word0;
374 let Inst{63-32} = Word1;
375}
376
377class R600_REDUCTION <bits<11> inst, dag ins, string asm, list<dag> pattern,
378 InstrItinClass itin = VecALU> :
379 InstR600 <inst,
380 (outs R600_Reg32:$dst),
381 ins,
382 asm,
383 pattern,
384 itin>;
385
386class R600_TEX <bits<11> inst, string opName, list<dag> pattern,
387 InstrItinClass itin = AnyALU> :
388 InstR600 <inst,
389 (outs R600_Reg128:$dst),
390 (ins R600_Reg128:$src0, i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
391 !strconcat(opName, "$dst, $src0, $resourceId, $samplerId, $textureTarget"),
392 pattern,
393 itin>{
394 let Inst {10-0} = inst;
395 }
396
397} // End mayLoad = 1, mayStore = 0, hasSideEffects = 0
398
399def TEX_SHADOW : PatLeaf<
400 (imm),
401 [{uint32_t TType = (uint32_t)N->getZExtValue();
Michel Danzer6158ad12013-02-12 12:11:23 +0000402 return (TType >= 6 && TType <= 8) || (TType >= 11 && TType <= 13);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000403 }]
404>;
405
Tom Stellard97ff6182013-01-21 15:40:48 +0000406def TEX_RECT : PatLeaf<
407 (imm),
408 [{uint32_t TType = (uint32_t)N->getZExtValue();
409 return TType == 5;
410 }]
411>;
412
Tom Stellard64dca862013-02-07 17:02:14 +0000413def TEX_ARRAY : PatLeaf<
414 (imm),
415 [{uint32_t TType = (uint32_t)N->getZExtValue();
416 return TType == 9 || TType == 10 || TType == 15 || TType == 16;
417 }]
418>;
419
420def TEX_SHADOW_ARRAY : PatLeaf<
421 (imm),
422 [{uint32_t TType = (uint32_t)N->getZExtValue();
423 return TType == 11 || TType == 12 || TType == 17;
424 }]
425>;
426
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000427class EG_CF_RAT <bits <8> cf_inst, bits <6> rat_inst, bits<4> rat_id, dag outs,
428 dag ins, string asm, list<dag> pattern> :
429 InstR600ISA <outs, ins, asm, pattern> {
430 bits<7> RW_GPR;
431 bits<7> INDEX_GPR;
432
433 bits<2> RIM;
434 bits<2> TYPE;
435 bits<1> RW_REL;
436 bits<2> ELEM_SIZE;
437
438 bits<12> ARRAY_SIZE;
439 bits<4> COMP_MASK;
440 bits<4> BURST_COUNT;
441 bits<1> VPM;
442 bits<1> eop;
443 bits<1> MARK;
444 bits<1> BARRIER;
445
446 // CF_ALLOC_EXPORT_WORD0_RAT
447 let Inst{3-0} = rat_id;
448 let Inst{9-4} = rat_inst;
449 let Inst{10} = 0; // Reserved
450 let Inst{12-11} = RIM;
451 let Inst{14-13} = TYPE;
452 let Inst{21-15} = RW_GPR;
453 let Inst{22} = RW_REL;
454 let Inst{29-23} = INDEX_GPR;
455 let Inst{31-30} = ELEM_SIZE;
456
457 // CF_ALLOC_EXPORT_WORD1_BUF
458 let Inst{43-32} = ARRAY_SIZE;
459 let Inst{47-44} = COMP_MASK;
460 let Inst{51-48} = BURST_COUNT;
461 let Inst{52} = VPM;
462 let Inst{53} = eop;
463 let Inst{61-54} = cf_inst;
464 let Inst{62} = MARK;
465 let Inst{63} = BARRIER;
466}
467
468class LoadParamFrag <PatFrag load_type> : PatFrag <
469 (ops node:$ptr), (load_type node:$ptr),
470 [{ return isParamLoad(dyn_cast<LoadSDNode>(N)); }]
471>;
472
473def load_param : LoadParamFrag<load>;
474def load_param_zexti8 : LoadParamFrag<zextloadi8>;
475def load_param_zexti16 : LoadParamFrag<zextloadi16>;
476
477def isR600 : Predicate<"Subtarget.device()"
478 "->getGeneration() == AMDGPUDeviceInfo::HD4XXX">;
479def isR700 : Predicate<"Subtarget.device()"
480 "->getGeneration() == AMDGPUDeviceInfo::HD4XXX &&"
481 "Subtarget.device()->getDeviceFlag()"
482 ">= OCL_DEVICE_RV710">;
483def isEG : Predicate<
484 "Subtarget.device()->getGeneration() >= AMDGPUDeviceInfo::HD5XXX && "
485 "Subtarget.device()->getGeneration() < AMDGPUDeviceInfo::HD7XXX && "
486 "Subtarget.device()->getDeviceFlag() != OCL_DEVICE_CAYMAN">;
487
488def isCayman : Predicate<"Subtarget.device()"
489 "->getDeviceFlag() == OCL_DEVICE_CAYMAN">;
490def isEGorCayman : Predicate<"Subtarget.device()"
491 "->getGeneration() == AMDGPUDeviceInfo::HD5XXX"
492 "|| Subtarget.device()->getGeneration() =="
493 "AMDGPUDeviceInfo::HD6XXX">;
494
495def isR600toCayman : Predicate<
496 "Subtarget.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX">;
497
498//===----------------------------------------------------------------------===//
Tom Stellardc7e18882013-01-23 02:09:03 +0000499// R600 SDNodes
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000500//===----------------------------------------------------------------------===//
501
Tom Stellard29b15a32013-02-05 17:09:14 +0000502def INTERP_PAIR_XY : AMDGPUShaderInst <
503 (outs R600_TReg32_X:$dst0, R600_TReg32_Y:$dst1),
504 (ins i32imm:$src0, R600_Reg32:$src1, R600_Reg32:$src2),
505 "INTERP_PAIR_XY $src0 $src1 $src2 : $dst0 dst1",
506 []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000507
Tom Stellard29b15a32013-02-05 17:09:14 +0000508def INTERP_PAIR_ZW : AMDGPUShaderInst <
509 (outs R600_TReg32_Z:$dst0, R600_TReg32_W:$dst1),
510 (ins i32imm:$src0, R600_Reg32:$src1, R600_Reg32:$src2),
511 "INTERP_PAIR_ZW $src0 $src1 $src2 : $dst0 dst1",
512 []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000513
Tom Stellardc7e18882013-01-23 02:09:03 +0000514def CONST_ADDRESS: SDNode<"AMDGPUISD::CONST_ADDRESS",
Tom Stellard9f7818d2013-01-23 02:09:06 +0000515 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>,
Tom Stellardc7e18882013-01-23 02:09:03 +0000516 [SDNPMayLoad]
517>;
518
519//===----------------------------------------------------------------------===//
520// Interpolation Instructions
521//===----------------------------------------------------------------------===//
522
Tom Stellard29b15a32013-02-05 17:09:14 +0000523def INTERP_VEC_LOAD : AMDGPUShaderInst <
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000524 (outs R600_Reg128:$dst),
Tom Stellard29b15a32013-02-05 17:09:14 +0000525 (ins i32imm:$src0),
526 "INTERP_LOAD $src0 : $dst",
527 []>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000528
529def INTERP_XY : R600_2OP <0xD6, "INTERP_XY", []> {
530 let bank_swizzle = 5;
531}
532
533def INTERP_ZW : R600_2OP <0xD7, "INTERP_ZW", []> {
534 let bank_swizzle = 5;
535}
536
537def INTERP_LOAD_P0 : R600_1OP <0xE0, "INTERP_LOAD_P0", []>;
538
539//===----------------------------------------------------------------------===//
540// Export Instructions
541//===----------------------------------------------------------------------===//
542
Vincent Lejeuneabfd5f62013-02-14 16:55:06 +0000543def ExportType : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000544
545def EXPORT: SDNode<"AMDGPUISD::EXPORT", ExportType,
546 [SDNPHasChain, SDNPSideEffect]>;
547
548class ExportWord0 {
549 field bits<32> Word0;
550
551 bits<13> arraybase;
552 bits<2> type;
553 bits<7> gpr;
554 bits<2> elem_size;
555
556 let Word0{12-0} = arraybase;
557 let Word0{14-13} = type;
558 let Word0{21-15} = gpr;
559 let Word0{22} = 0; // RW_REL
560 let Word0{29-23} = 0; // INDEX_GPR
561 let Word0{31-30} = elem_size;
562}
563
564class ExportSwzWord1 {
565 field bits<32> Word1;
566
567 bits<3> sw_x;
568 bits<3> sw_y;
569 bits<3> sw_z;
570 bits<3> sw_w;
571 bits<1> eop;
572 bits<8> inst;
573
574 let Word1{2-0} = sw_x;
575 let Word1{5-3} = sw_y;
576 let Word1{8-6} = sw_z;
577 let Word1{11-9} = sw_w;
578}
579
580class ExportBufWord1 {
581 field bits<32> Word1;
582
583 bits<12> arraySize;
584 bits<4> compMask;
585 bits<1> eop;
586 bits<8> inst;
587
588 let Word1{11-0} = arraySize;
589 let Word1{15-12} = compMask;
590}
591
592multiclass ExportPattern<Instruction ExportInst, bits<8> cf_inst> {
593 def : Pat<(int_R600_store_pixel_depth R600_Reg32:$reg),
594 (ExportInst
Tom Stellard07b59ba2013-02-07 14:02:37 +0000595 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000596 0, 61, 0, 7, 7, 7, cf_inst, 0)
597 >;
598
599 def : Pat<(int_R600_store_pixel_stencil R600_Reg32:$reg),
600 (ExportInst
Tom Stellard07b59ba2013-02-07 14:02:37 +0000601 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000602 0, 61, 7, 0, 7, 7, cf_inst, 0)
603 >;
604
Tom Stellard44ddc362013-01-31 22:11:46 +0000605 def : Pat<(int_R600_store_dummy (i32 imm:$type)),
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000606 (ExportInst
Tom Stellard44ddc362013-01-31 22:11:46 +0000607 (v4f32 (IMPLICIT_DEF)), imm:$type, 0, 7, 7, 7, 7, cf_inst, 0)
608 >;
609
610 def : Pat<(int_R600_store_dummy 1),
611 (ExportInst
612 (v4f32 (IMPLICIT_DEF)), 1, 60, 7, 7, 7, 7, cf_inst, 0)
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000613 >;
614
Vincent Lejeuneabfd5f62013-02-14 16:55:06 +0000615 def : Pat<(EXPORT (v4f32 R600_Reg128:$src), (i32 imm:$base), (i32 imm:$type),
616 (i32 imm:$swz_x), (i32 imm:$swz_y), (i32 imm:$swz_z), (i32 imm:$swz_w)),
617 (ExportInst R600_Reg128:$src, imm:$type, imm:$base,
618 imm:$swz_x, imm:$swz_y, imm:$swz_z, imm:$swz_w, cf_inst, 0)
Tom Stellard254a83e2013-01-23 21:39:49 +0000619 >;
620
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000621}
622
623multiclass SteamOutputExportPattern<Instruction ExportInst,
624 bits<8> buf0inst, bits<8> buf1inst, bits<8> buf2inst, bits<8> buf3inst> {
625// Stream0
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000626 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
627 (i32 imm:$arraybase), (i32 0), (i32 imm:$mask)),
628 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000629 4095, imm:$mask, buf0inst, 0)>;
630// Stream1
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000631 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
632 (i32 imm:$arraybase), (i32 1), (i32 imm:$mask)),
633 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000634 4095, imm:$mask, buf1inst, 0)>;
635// Stream2
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000636 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
637 (i32 imm:$arraybase), (i32 2), (i32 imm:$mask)),
638 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000639 4095, imm:$mask, buf2inst, 0)>;
640// Stream3
Tom Stellard2a3e0d72013-01-23 21:39:47 +0000641 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
642 (i32 imm:$arraybase), (i32 3), (i32 imm:$mask)),
643 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000644 4095, imm:$mask, buf3inst, 0)>;
645}
646
Vincent Lejeunef846add2013-02-14 16:55:11 +0000647let usesCustomInserter = 1 in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000648
649class ExportSwzInst : InstR600ISA<(
650 outs),
651 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
652 i32imm:$sw_x, i32imm:$sw_y, i32imm:$sw_z, i32imm:$sw_w, i32imm:$inst,
653 i32imm:$eop),
654 !strconcat("EXPORT", " $gpr"),
655 []>, ExportWord0, ExportSwzWord1 {
656 let elem_size = 3;
657 let Inst{31-0} = Word0;
658 let Inst{63-32} = Word1;
659}
660
Vincent Lejeunef846add2013-02-14 16:55:11 +0000661} // End usesCustomInserter = 1
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000662
663class ExportBufInst : InstR600ISA<(
664 outs),
665 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
666 i32imm:$arraySize, i32imm:$compMask, i32imm:$inst, i32imm:$eop),
667 !strconcat("EXPORT", " $gpr"),
668 []>, ExportWord0, ExportBufWord1 {
669 let elem_size = 0;
670 let Inst{31-0} = Word0;
671 let Inst{63-32} = Word1;
672}
673
Vincent Lejeunea311c5262013-02-10 17:57:33 +0000674let Predicates = [isR600toCayman] in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000675
676//===----------------------------------------------------------------------===//
677// Common Instructions R600, R700, Evergreen, Cayman
678//===----------------------------------------------------------------------===//
679
680def ADD : R600_2OP_Helper <0x0, "ADD", fadd>;
681// Non-IEEE MUL: 0 * anything = 0
682def MUL : R600_2OP_Helper <0x1, "MUL NON-IEEE", int_AMDGPU_mul>;
683def MUL_IEEE : R600_2OP_Helper <0x2, "MUL_IEEE", fmul>;
684def MAX : R600_2OP_Helper <0x3, "MAX", AMDGPUfmax>;
685def MIN : R600_2OP_Helper <0x4, "MIN", AMDGPUfmin>;
686
687// For the SET* instructions there is a naming conflict in TargetSelectionDAG.td,
688// so some of the instruction names don't match the asm string.
689// XXX: Use the defs in TargetSelectionDAG.td instead of intrinsics.
690def SETE : R600_2OP <
691 0x08, "SETE",
692 [(set R600_Reg32:$dst,
693 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
694 COND_EQ))]
695>;
696
697def SGT : R600_2OP <
698 0x09, "SETGT",
699 [(set R600_Reg32:$dst,
700 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
701 COND_GT))]
702>;
703
704def SGE : R600_2OP <
705 0xA, "SETGE",
706 [(set R600_Reg32:$dst,
707 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
708 COND_GE))]
709>;
710
711def SNE : R600_2OP <
712 0xB, "SETNE",
713 [(set R600_Reg32:$dst,
714 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO,
715 COND_NE))]
716>;
717
Tom Stellard1234c9b2013-02-07 14:02:35 +0000718def SETE_DX10 : R600_2OP <
719 0xC, "SETE_DX10",
720 [(set R600_Reg32:$dst,
721 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
722 COND_EQ))]
723>;
724
725def SETGT_DX10 : R600_2OP <
726 0xD, "SETGT_DX10",
727 [(set R600_Reg32:$dst,
728 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
729 COND_GT))]
730>;
731
732def SETGE_DX10 : R600_2OP <
733 0xE, "SETGE_DX10",
734 [(set R600_Reg32:$dst,
735 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
736 COND_GE))]
737>;
738
739def SETNE_DX10 : R600_2OP <
740 0xF, "SETNE_DX10",
741 [(set R600_Reg32:$dst,
742 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, (i32 -1), (i32 0),
743 COND_NE))]
744>;
745
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000746def FRACT : R600_1OP_Helper <0x10, "FRACT", AMDGPUfract>;
747def TRUNC : R600_1OP_Helper <0x11, "TRUNC", int_AMDGPU_trunc>;
748def CEIL : R600_1OP_Helper <0x12, "CEIL", fceil>;
749def RNDNE : R600_1OP_Helper <0x13, "RNDNE", frint>;
750def FLOOR : R600_1OP_Helper <0x14, "FLOOR", ffloor>;
751
752def MOV : R600_1OP <0x19, "MOV", []>;
753
754let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 in {
755
756class MOV_IMM <ValueType vt, Operand immType> : AMDGPUInst <
757 (outs R600_Reg32:$dst),
758 (ins immType:$imm),
759 "",
760 []
761>;
762
763} // end let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1
764
765def MOV_IMM_I32 : MOV_IMM<i32, i32imm>;
766def : Pat <
767 (imm:$val),
768 (MOV_IMM_I32 imm:$val)
769>;
770
771def MOV_IMM_F32 : MOV_IMM<f32, f32imm>;
772def : Pat <
773 (fpimm:$val),
774 (MOV_IMM_F32 fpimm:$val)
775>;
776
777def PRED_SETE : R600_2OP <0x20, "PRED_SETE", []>;
778def PRED_SETGT : R600_2OP <0x21, "PRED_SETGT", []>;
779def PRED_SETGE : R600_2OP <0x22, "PRED_SETGE", []>;
780def PRED_SETNE : R600_2OP <0x23, "PRED_SETNE", []>;
781
782let hasSideEffects = 1 in {
783
784def KILLGT : R600_2OP <0x2D, "KILLGT", []>;
785
786} // end hasSideEffects
787
788def AND_INT : R600_2OP_Helper <0x30, "AND_INT", and>;
789def OR_INT : R600_2OP_Helper <0x31, "OR_INT", or>;
790def XOR_INT : R600_2OP_Helper <0x32, "XOR_INT", xor>;
791def NOT_INT : R600_1OP_Helper <0x33, "NOT_INT", not>;
792def ADD_INT : R600_2OP_Helper <0x34, "ADD_INT", add>;
793def SUB_INT : R600_2OP_Helper <0x35, "SUB_INT", sub>;
794def MAX_INT : R600_2OP_Helper <0x36, "MAX_INT", AMDGPUsmax>;
795def MIN_INT : R600_2OP_Helper <0x37, "MIN_INT", AMDGPUsmin>;
Tom Stellardeef0d5a2012-12-21 20:12:01 +0000796def MAX_UINT : R600_2OP_Helper <0x38, "MAX_UINT", AMDGPUumax>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000797def MIN_UINT : R600_2OP_Helper <0x39, "MIN_UINT", AMDGPUumin>;
798
799def SETE_INT : R600_2OP <
800 0x3A, "SETE_INT",
801 [(set (i32 R600_Reg32:$dst),
802 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETEQ))]
803>;
804
805def SETGT_INT : R600_2OP <
Tom Stellardb4409612013-02-07 14:02:27 +0000806 0x3B, "SETGT_INT",
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000807 [(set (i32 R600_Reg32:$dst),
808 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETGT))]
809>;
810
811def SETGE_INT : R600_2OP <
812 0x3C, "SETGE_INT",
813 [(set (i32 R600_Reg32:$dst),
814 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETGE))]
815>;
816
817def SETNE_INT : R600_2OP <
818 0x3D, "SETNE_INT",
819 [(set (i32 R600_Reg32:$dst),
820 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETNE))]
821>;
822
823def SETGT_UINT : R600_2OP <
824 0x3E, "SETGT_UINT",
825 [(set (i32 R600_Reg32:$dst),
826 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUGT))]
827>;
828
829def SETGE_UINT : R600_2OP <
830 0x3F, "SETGE_UINT",
831 [(set (i32 R600_Reg32:$dst),
832 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUGE))]
833>;
834
835def PRED_SETE_INT : R600_2OP <0x42, "PRED_SETE_INT", []>;
836def PRED_SETGT_INT : R600_2OP <0x43, "PRED_SETGE_INT", []>;
837def PRED_SETGE_INT : R600_2OP <0x44, "PRED_SETGE_INT", []>;
838def PRED_SETNE_INT : R600_2OP <0x45, "PRED_SETNE_INT", []>;
839
840def CNDE_INT : R600_3OP <
841 0x1C, "CNDE_INT",
842 [(set (i32 R600_Reg32:$dst),
843 (selectcc (i32 R600_Reg32:$src0), 0,
844 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
845 COND_EQ))]
846>;
847
848def CNDGE_INT : R600_3OP <
849 0x1E, "CNDGE_INT",
850 [(set (i32 R600_Reg32:$dst),
851 (selectcc (i32 R600_Reg32:$src0), 0,
852 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
853 COND_GE))]
854>;
855
856def CNDGT_INT : R600_3OP <
857 0x1D, "CNDGT_INT",
858 [(set (i32 R600_Reg32:$dst),
859 (selectcc (i32 R600_Reg32:$src0), 0,
860 (i32 R600_Reg32:$src1), (i32 R600_Reg32:$src2),
861 COND_GT))]
862>;
863
864//===----------------------------------------------------------------------===//
865// Texture instructions
866//===----------------------------------------------------------------------===//
867
868def TEX_LD : R600_TEX <
869 0x03, "TEX_LD",
870 [(set R600_Reg128:$dst, (int_AMDGPU_txf R600_Reg128:$src0, imm:$src1, imm:$src2, imm:$src3, imm:$resourceId, imm:$samplerId, imm:$textureTarget))]
871> {
872let AsmString = "TEX_LD $dst, $src0, $src1, $src2, $src3, $resourceId, $samplerId, $textureTarget";
873let InOperandList = (ins R600_Reg128:$src0, i32imm:$src1, i32imm:$src2, i32imm:$src3, i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget);
874}
875
876def TEX_GET_TEXTURE_RESINFO : R600_TEX <
877 0x04, "TEX_GET_TEXTURE_RESINFO",
878 [(set R600_Reg128:$dst, (int_AMDGPU_txq R600_Reg128:$src0, imm:$resourceId, imm:$samplerId, imm:$textureTarget))]
879>;
880
881def TEX_GET_GRADIENTS_H : R600_TEX <
882 0x07, "TEX_GET_GRADIENTS_H",
883 [(set R600_Reg128:$dst, (int_AMDGPU_ddx R600_Reg128:$src0, imm:$resourceId, imm:$samplerId, imm:$textureTarget))]
884>;
885
886def TEX_GET_GRADIENTS_V : R600_TEX <
887 0x08, "TEX_GET_GRADIENTS_V",
888 [(set R600_Reg128:$dst, (int_AMDGPU_ddy R600_Reg128:$src0, imm:$resourceId, imm:$samplerId, imm:$textureTarget))]
889>;
890
891def TEX_SET_GRADIENTS_H : R600_TEX <
892 0x0B, "TEX_SET_GRADIENTS_H",
893 []
894>;
895
896def TEX_SET_GRADIENTS_V : R600_TEX <
897 0x0C, "TEX_SET_GRADIENTS_V",
898 []
899>;
900
901def TEX_SAMPLE : R600_TEX <
902 0x10, "TEX_SAMPLE",
903 [(set R600_Reg128:$dst, (int_AMDGPU_tex R600_Reg128:$src0, imm:$resourceId, imm:$samplerId, imm:$textureTarget))]
904>;
905
906def TEX_SAMPLE_C : R600_TEX <
907 0x18, "TEX_SAMPLE_C",
908 [(set R600_Reg128:$dst, (int_AMDGPU_tex R600_Reg128:$src0, imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))]
909>;
910
911def TEX_SAMPLE_L : R600_TEX <
912 0x11, "TEX_SAMPLE_L",
913 [(set R600_Reg128:$dst, (int_AMDGPU_txl R600_Reg128:$src0, imm:$resourceId, imm:$samplerId, imm:$textureTarget))]
914>;
915
916def TEX_SAMPLE_C_L : R600_TEX <
917 0x19, "TEX_SAMPLE_C_L",
918 [(set R600_Reg128:$dst, (int_AMDGPU_txl R600_Reg128:$src0, imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))]
919>;
920
921def TEX_SAMPLE_LB : R600_TEX <
922 0x12, "TEX_SAMPLE_LB",
923 [(set R600_Reg128:$dst, (int_AMDGPU_txb R600_Reg128:$src0,imm:$resourceId, imm:$samplerId, imm:$textureTarget))]
924>;
925
926def TEX_SAMPLE_C_LB : R600_TEX <
927 0x1A, "TEX_SAMPLE_C_LB",
928 [(set R600_Reg128:$dst, (int_AMDGPU_txb R600_Reg128:$src0, imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))]
929>;
930
931def TEX_SAMPLE_G : R600_TEX <
932 0x14, "TEX_SAMPLE_G",
933 []
934>;
935
936def TEX_SAMPLE_C_G : R600_TEX <
937 0x1C, "TEX_SAMPLE_C_G",
938 []
939>;
940
941//===----------------------------------------------------------------------===//
942// Helper classes for common instructions
943//===----------------------------------------------------------------------===//
944
945class MUL_LIT_Common <bits<5> inst> : R600_3OP <
946 inst, "MUL_LIT",
947 []
948>;
949
950class MULADD_Common <bits<5> inst> : R600_3OP <
951 inst, "MULADD",
952 [(set (f32 R600_Reg32:$dst),
953 (IL_mad R600_Reg32:$src0, R600_Reg32:$src1, R600_Reg32:$src2))]
954>;
955
956class CNDE_Common <bits<5> inst> : R600_3OP <
957 inst, "CNDE",
958 [(set R600_Reg32:$dst,
959 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
960 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
961 COND_EQ))]
962>;
963
964class CNDGT_Common <bits<5> inst> : R600_3OP <
965 inst, "CNDGT",
966 [(set R600_Reg32:$dst,
967 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
968 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
969 COND_GT))]
970>;
971
972class CNDGE_Common <bits<5> inst> : R600_3OP <
973 inst, "CNDGE",
974 [(set R600_Reg32:$dst,
975 (selectcc (f32 R600_Reg32:$src0), FP_ZERO,
976 (f32 R600_Reg32:$src1), (f32 R600_Reg32:$src2),
977 COND_GE))]
978>;
979
980multiclass DOT4_Common <bits<11> inst> {
981
982 def _pseudo : R600_REDUCTION <inst,
983 (ins R600_Reg128:$src0, R600_Reg128:$src1),
984 "DOT4 $dst $src0, $src1",
985 [(set R600_Reg32:$dst, (int_AMDGPU_dp4 R600_Reg128:$src0, R600_Reg128:$src1))]
986 >;
987
988 def _real : R600_2OP <inst, "DOT4", []>;
989}
990
991let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
992multiclass CUBE_Common <bits<11> inst> {
993
994 def _pseudo : InstR600 <
995 inst,
996 (outs R600_Reg128:$dst),
997 (ins R600_Reg128:$src),
998 "CUBE $dst $src",
999 [(set R600_Reg128:$dst, (int_AMDGPU_cube R600_Reg128:$src))],
1000 VecALU
1001 > {
1002 let isPseudo = 1;
1003 }
1004
1005 def _real : R600_2OP <inst, "CUBE", []>;
1006}
1007} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
1008
1009class EXP_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1010 inst, "EXP_IEEE", fexp2
1011>;
1012
1013class FLT_TO_INT_Common <bits<11> inst> : R600_1OP_Helper <
1014 inst, "FLT_TO_INT", fp_to_sint
1015>;
1016
1017class INT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1018 inst, "INT_TO_FLT", sint_to_fp
1019>;
1020
1021class FLT_TO_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1022 inst, "FLT_TO_UINT", fp_to_uint
1023>;
1024
1025class UINT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
1026 inst, "UINT_TO_FLT", uint_to_fp
1027>;
1028
1029class LOG_CLAMPED_Common <bits<11> inst> : R600_1OP <
1030 inst, "LOG_CLAMPED", []
1031>;
1032
1033class LOG_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1034 inst, "LOG_IEEE", flog2
1035>;
1036
1037class LSHL_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHL", shl>;
1038class LSHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHR", srl>;
1039class ASHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "ASHR", sra>;
1040class MULHI_INT_Common <bits<11> inst> : R600_2OP_Helper <
1041 inst, "MULHI_INT", mulhs
1042>;
1043class MULHI_UINT_Common <bits<11> inst> : R600_2OP_Helper <
1044 inst, "MULHI", mulhu
1045>;
1046class MULLO_INT_Common <bits<11> inst> : R600_2OP_Helper <
1047 inst, "MULLO_INT", mul
1048>;
1049class MULLO_UINT_Common <bits<11> inst> : R600_2OP <inst, "MULLO_UINT", []>;
1050
1051class RECIP_CLAMPED_Common <bits<11> inst> : R600_1OP <
1052 inst, "RECIP_CLAMPED", []
1053>;
1054
1055class RECIP_IEEE_Common <bits<11> inst> : R600_1OP <
1056 inst, "RECIP_IEEE", [(set R600_Reg32:$dst, (fdiv FP_ONE, R600_Reg32:$src0))]
1057>;
1058
1059class RECIP_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1060 inst, "RECIP_UINT", AMDGPUurecip
1061>;
1062
1063class RECIPSQRT_CLAMPED_Common <bits<11> inst> : R600_1OP_Helper <
1064 inst, "RECIPSQRT_CLAMPED", int_AMDGPU_rsq
1065>;
1066
1067class RECIPSQRT_IEEE_Common <bits<11> inst> : R600_1OP <
1068 inst, "RECIPSQRT_IEEE", []
1069>;
1070
1071class SIN_Common <bits<11> inst> : R600_1OP <
1072 inst, "SIN", []>{
1073 let Trig = 1;
1074}
1075
1076class COS_Common <bits<11> inst> : R600_1OP <
1077 inst, "COS", []> {
1078 let Trig = 1;
1079}
1080
1081//===----------------------------------------------------------------------===//
1082// Helper patterns for complex intrinsics
1083//===----------------------------------------------------------------------===//
1084
1085multiclass DIV_Common <InstR600 recip_ieee> {
1086def : Pat<
1087 (int_AMDGPU_div R600_Reg32:$src0, R600_Reg32:$src1),
1088 (MUL R600_Reg32:$src0, (recip_ieee R600_Reg32:$src1))
1089>;
1090
1091def : Pat<
1092 (fdiv R600_Reg32:$src0, R600_Reg32:$src1),
1093 (MUL R600_Reg32:$src0, (recip_ieee R600_Reg32:$src1))
1094>;
1095}
1096
1097class TGSI_LIT_Z_Common <InstR600 mul_lit, InstR600 log_clamped, InstR600 exp_ieee> : Pat <
1098 (int_TGSI_lit_z R600_Reg32:$src_x, R600_Reg32:$src_y, R600_Reg32:$src_w),
1099 (exp_ieee (mul_lit (log_clamped (MAX R600_Reg32:$src_y, (f32 ZERO))), R600_Reg32:$src_w, R600_Reg32:$src_x))
1100>;
1101
1102//===----------------------------------------------------------------------===//
1103// R600 / R700 Instructions
1104//===----------------------------------------------------------------------===//
1105
1106let Predicates = [isR600] in {
1107
1108 def MUL_LIT_r600 : MUL_LIT_Common<0x0C>;
1109 def MULADD_r600 : MULADD_Common<0x10>;
1110 def CNDE_r600 : CNDE_Common<0x18>;
1111 def CNDGT_r600 : CNDGT_Common<0x19>;
1112 def CNDGE_r600 : CNDGE_Common<0x1A>;
1113 defm DOT4_r600 : DOT4_Common<0x50>;
1114 defm CUBE_r600 : CUBE_Common<0x52>;
1115 def EXP_IEEE_r600 : EXP_IEEE_Common<0x61>;
1116 def LOG_CLAMPED_r600 : LOG_CLAMPED_Common<0x62>;
1117 def LOG_IEEE_r600 : LOG_IEEE_Common<0x63>;
1118 def RECIP_CLAMPED_r600 : RECIP_CLAMPED_Common<0x64>;
1119 def RECIP_IEEE_r600 : RECIP_IEEE_Common<0x66>;
1120 def RECIPSQRT_CLAMPED_r600 : RECIPSQRT_CLAMPED_Common<0x67>;
1121 def RECIPSQRT_IEEE_r600 : RECIPSQRT_IEEE_Common<0x69>;
1122 def FLT_TO_INT_r600 : FLT_TO_INT_Common<0x6b>;
1123 def INT_TO_FLT_r600 : INT_TO_FLT_Common<0x6c>;
1124 def FLT_TO_UINT_r600 : FLT_TO_UINT_Common<0x79>;
1125 def UINT_TO_FLT_r600 : UINT_TO_FLT_Common<0x6d>;
1126 def SIN_r600 : SIN_Common<0x6E>;
1127 def COS_r600 : COS_Common<0x6F>;
1128 def ASHR_r600 : ASHR_Common<0x70>;
1129 def LSHR_r600 : LSHR_Common<0x71>;
1130 def LSHL_r600 : LSHL_Common<0x72>;
1131 def MULLO_INT_r600 : MULLO_INT_Common<0x73>;
1132 def MULHI_INT_r600 : MULHI_INT_Common<0x74>;
1133 def MULLO_UINT_r600 : MULLO_UINT_Common<0x75>;
1134 def MULHI_UINT_r600 : MULHI_UINT_Common<0x76>;
1135 def RECIP_UINT_r600 : RECIP_UINT_Common <0x78>;
1136
1137 defm DIV_r600 : DIV_Common<RECIP_IEEE_r600>;
1138 def TGSI_LIT_Z_r600 : TGSI_LIT_Z_Common<MUL_LIT_r600, LOG_CLAMPED_r600, EXP_IEEE_r600>;
1139
1140 def : Pat<(fsqrt R600_Reg32:$src),
1141 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_r600 R600_Reg32:$src))>;
1142
1143 def R600_ExportSwz : ExportSwzInst {
1144 let Word1{20-17} = 1; // BURST_COUNT
1145 let Word1{21} = eop;
1146 let Word1{22} = 1; // VALID_PIXEL_MODE
1147 let Word1{30-23} = inst;
1148 let Word1{31} = 1; // BARRIER
1149 }
1150 defm : ExportPattern<R600_ExportSwz, 39>;
1151
1152 def R600_ExportBuf : ExportBufInst {
1153 let Word1{20-17} = 1; // BURST_COUNT
1154 let Word1{21} = eop;
1155 let Word1{22} = 1; // VALID_PIXEL_MODE
1156 let Word1{30-23} = inst;
1157 let Word1{31} = 1; // BARRIER
1158 }
1159 defm : SteamOutputExportPattern<R600_ExportBuf, 0x20, 0x21, 0x22, 0x23>;
1160}
1161
1162// Helper pattern for normalizing inputs to triginomic instructions for R700+
1163// cards.
1164class COS_PAT <InstR600 trig> : Pat<
1165 (fcos R600_Reg32:$src),
1166 (trig (MUL (MOV_IMM_I32 CONST.TWO_PI_INV), R600_Reg32:$src))
1167>;
1168
1169class SIN_PAT <InstR600 trig> : Pat<
1170 (fsin R600_Reg32:$src),
1171 (trig (MUL (MOV_IMM_I32 CONST.TWO_PI_INV), R600_Reg32:$src))
1172>;
1173
1174//===----------------------------------------------------------------------===//
1175// R700 Only instructions
1176//===----------------------------------------------------------------------===//
1177
1178let Predicates = [isR700] in {
1179 def SIN_r700 : SIN_Common<0x6E>;
1180 def COS_r700 : COS_Common<0x6F>;
1181
1182 // R700 normalizes inputs to SIN/COS the same as EG
1183 def : SIN_PAT <SIN_r700>;
1184 def : COS_PAT <COS_r700>;
1185}
1186
1187//===----------------------------------------------------------------------===//
1188// Evergreen Only instructions
1189//===----------------------------------------------------------------------===//
1190
1191let Predicates = [isEG] in {
Vincent Lejeunea311c5262013-02-10 17:57:33 +00001192
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001193def RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>;
1194defm DIV_eg : DIV_Common<RECIP_IEEE_eg>;
1195
1196def MULLO_INT_eg : MULLO_INT_Common<0x8F>;
1197def MULHI_INT_eg : MULHI_INT_Common<0x90>;
1198def MULLO_UINT_eg : MULLO_UINT_Common<0x91>;
1199def MULHI_UINT_eg : MULHI_UINT_Common<0x92>;
1200def RECIP_UINT_eg : RECIP_UINT_Common<0x94>;
1201def RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>;
1202def EXP_IEEE_eg : EXP_IEEE_Common<0x81>;
1203def LOG_IEEE_eg : LOG_IEEE_Common<0x83>;
1204def RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>;
1205def RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>;
1206def SIN_eg : SIN_Common<0x8D>;
1207def COS_eg : COS_Common<0x8E>;
1208
1209def : SIN_PAT <SIN_eg>;
1210def : COS_PAT <COS_eg>;
1211def : Pat<(fsqrt R600_Reg32:$src),
1212 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_eg R600_Reg32:$src))>;
1213} // End Predicates = [isEG]
1214
1215//===----------------------------------------------------------------------===//
1216// Evergreen / Cayman Instructions
1217//===----------------------------------------------------------------------===//
1218
1219let Predicates = [isEGorCayman] in {
1220
1221 // BFE_UINT - bit_extract, an optimization for mask and shift
1222 // Src0 = Input
1223 // Src1 = Offset
1224 // Src2 = Width
1225 //
1226 // bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width)
1227 //
1228 // Example Usage:
1229 // (Offset, Width)
1230 //
1231 // (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0
1232 // (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8
1233 // (16,8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16
1234 // (24,8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24
1235 def BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT",
1236 [(set R600_Reg32:$dst, (int_AMDIL_bit_extract_u32 R600_Reg32:$src0,
1237 R600_Reg32:$src1,
1238 R600_Reg32:$src2))],
1239 VecALU
1240 >;
1241
1242 def BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT",
1243 [(set R600_Reg32:$dst, (AMDGPUbitalign R600_Reg32:$src0, R600_Reg32:$src1,
1244 R600_Reg32:$src2))],
1245 VecALU
1246 >;
1247
1248 def MULADD_eg : MULADD_Common<0x14>;
1249 def ASHR_eg : ASHR_Common<0x15>;
1250 def LSHR_eg : LSHR_Common<0x16>;
1251 def LSHL_eg : LSHL_Common<0x17>;
1252 def CNDE_eg : CNDE_Common<0x19>;
1253 def CNDGT_eg : CNDGT_Common<0x1A>;
1254 def CNDGE_eg : CNDGE_Common<0x1B>;
1255 def MUL_LIT_eg : MUL_LIT_Common<0x1F>;
1256 def LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>;
1257 defm DOT4_eg : DOT4_Common<0xBE>;
1258 defm CUBE_eg : CUBE_Common<0xC0>;
1259
Tom Stellardc0b0c672013-02-06 17:32:29 +00001260let hasSideEffects = 1 in {
1261 def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", []>;
1262}
1263
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001264 def TGSI_LIT_Z_eg : TGSI_LIT_Z_Common<MUL_LIT_eg, LOG_CLAMPED_eg, EXP_IEEE_eg>;
1265
1266 def FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> {
1267 let Pattern = [];
1268 }
1269
1270 def INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>;
1271
1272 def FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> {
1273 let Pattern = [];
1274 }
1275
1276 def UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>;
1277
1278 // TRUNC is used for the FLT_TO_INT instructions to work around a
1279 // perceived problem where the rounding modes are applied differently
1280 // depending on the instruction and the slot they are in.
1281 // See:
1282 // https://bugs.freedesktop.org/show_bug.cgi?id=50232
1283 // Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c
1284 //
1285 // XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes,
1286 // which do not need to be truncated since the fp values are 0.0f or 1.0f.
1287 // We should look into handling these cases separately.
1288 def : Pat<(fp_to_sint R600_Reg32:$src0),
1289 (FLT_TO_INT_eg (TRUNC R600_Reg32:$src0))>;
1290
1291 def : Pat<(fp_to_uint R600_Reg32:$src0),
1292 (FLT_TO_UINT_eg (TRUNC R600_Reg32:$src0))>;
1293
1294 def EG_ExportSwz : ExportSwzInst {
1295 let Word1{19-16} = 1; // BURST_COUNT
1296 let Word1{20} = 1; // VALID_PIXEL_MODE
1297 let Word1{21} = eop;
1298 let Word1{29-22} = inst;
1299 let Word1{30} = 0; // MARK
1300 let Word1{31} = 1; // BARRIER
1301 }
1302 defm : ExportPattern<EG_ExportSwz, 83>;
1303
1304 def EG_ExportBuf : ExportBufInst {
1305 let Word1{19-16} = 1; // BURST_COUNT
1306 let Word1{20} = 1; // VALID_PIXEL_MODE
1307 let Word1{21} = eop;
1308 let Word1{29-22} = inst;
1309 let Word1{30} = 0; // MARK
1310 let Word1{31} = 1; // BARRIER
1311 }
1312 defm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>;
1313
1314//===----------------------------------------------------------------------===//
1315// Memory read/write instructions
1316//===----------------------------------------------------------------------===//
1317let usesCustomInserter = 1 in {
1318
1319class RAT_WRITE_CACHELESS_eg <dag ins, bits<4> comp_mask, string name,
1320 list<dag> pattern>
1321 : EG_CF_RAT <0x57, 0x2, 0, (outs), ins,
1322 !strconcat(name, " $rw_gpr, $index_gpr, $eop"), pattern> {
1323 let RIM = 0;
1324 // XXX: Have a separate instruction for non-indexed writes.
1325 let TYPE = 1;
1326 let RW_REL = 0;
1327 let ELEM_SIZE = 0;
1328
1329 let ARRAY_SIZE = 0;
1330 let COMP_MASK = comp_mask;
1331 let BURST_COUNT = 0;
1332 let VPM = 0;
1333 let MARK = 0;
1334 let BARRIER = 1;
1335}
1336
1337} // End usesCustomInserter = 1
1338
1339// 32-bit store
1340def RAT_WRITE_CACHELESS_32_eg : RAT_WRITE_CACHELESS_eg <
1341 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1342 0x1, "RAT_WRITE_CACHELESS_32_eg",
1343 [(global_store (i32 R600_TReg32_X:$rw_gpr), R600_TReg32_X:$index_gpr)]
1344>;
1345
1346//128-bit store
1347def RAT_WRITE_CACHELESS_128_eg : RAT_WRITE_CACHELESS_eg <
1348 (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1349 0xf, "RAT_WRITE_CACHELESS_128",
1350 [(global_store (v4i32 R600_Reg128:$rw_gpr), R600_TReg32_X:$index_gpr)]
1351>;
1352
1353class VTX_READ_eg <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
Tom Stellard80537b92013-01-23 02:09:01 +00001354 : InstR600ISA <outs, (ins MEMxi:$ptr), name#" $dst, $ptr", pattern>,
1355 VTX_WORD1_GPR, VTX_WORD0 {
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001356
1357 // Static fields
Tom Stellard80537b92013-01-23 02:09:01 +00001358 let VC_INST = 0;
1359 let FETCH_TYPE = 2;
1360 let FETCH_WHOLE_QUAD = 0;
1361 let BUFFER_ID = buffer_id;
1362 let SRC_REL = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001363 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1364 // to store vertex addresses in any channel, not just X.
Tom Stellard80537b92013-01-23 02:09:01 +00001365 let SRC_SEL_X = 0;
1366 let DST_REL = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001367 // The docs say that if this bit is set, then DATA_FORMAT, NUM_FORMAT_ALL,
1368 // FORMAT_COMP_ALL, SRF_MODE_ALL, and ENDIAN_SWAP fields will be ignored,
1369 // however, based on my testing if USE_CONST_FIELDS is set, then all
1370 // these fields need to be set to 0.
Tom Stellard80537b92013-01-23 02:09:01 +00001371 let USE_CONST_FIELDS = 0;
1372 let NUM_FORMAT_ALL = 1;
1373 let FORMAT_COMP_ALL = 0;
1374 let SRF_MODE_ALL = 0;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001375
Tom Stellard80537b92013-01-23 02:09:01 +00001376 let Inst{31-0} = Word0;
1377 let Inst{63-32} = Word1;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001378 // LLVM can only encode 64-bit instructions, so these fields are manually
1379 // encoded in R600CodeEmitter
1380 //
1381 // bits<16> OFFSET;
1382 // bits<2> ENDIAN_SWAP = 0;
1383 // bits<1> CONST_BUF_NO_STRIDE = 0;
1384 // bits<1> MEGA_FETCH = 0;
1385 // bits<1> ALT_CONST = 0;
1386 // bits<2> BUFFER_INDEX_MODE = 0;
1387
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001388
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001389
1390 // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1391 // is done in R600CodeEmitter
1392 //
1393 // Inst{79-64} = OFFSET;
1394 // Inst{81-80} = ENDIAN_SWAP;
1395 // Inst{82} = CONST_BUF_NO_STRIDE;
1396 // Inst{83} = MEGA_FETCH;
1397 // Inst{84} = ALT_CONST;
1398 // Inst{86-85} = BUFFER_INDEX_MODE;
1399 // Inst{95-86} = 0; Reserved
1400
1401 // VTX_WORD3 (Padding)
1402 //
1403 // Inst{127-96} = 0;
1404}
1405
1406class VTX_READ_8_eg <bits<8> buffer_id, list<dag> pattern>
1407 : VTX_READ_eg <"VTX_READ_8", buffer_id, (outs R600_TReg32_X:$dst),
1408 pattern> {
1409
1410 let MEGA_FETCH_COUNT = 1;
1411 let DST_SEL_X = 0;
1412 let DST_SEL_Y = 7; // Masked
1413 let DST_SEL_Z = 7; // Masked
1414 let DST_SEL_W = 7; // Masked
1415 let DATA_FORMAT = 1; // FMT_8
1416}
1417
1418class VTX_READ_16_eg <bits<8> buffer_id, list<dag> pattern>
1419 : VTX_READ_eg <"VTX_READ_16", buffer_id, (outs R600_TReg32_X:$dst),
1420 pattern> {
1421 let MEGA_FETCH_COUNT = 2;
1422 let DST_SEL_X = 0;
1423 let DST_SEL_Y = 7; // Masked
1424 let DST_SEL_Z = 7; // Masked
1425 let DST_SEL_W = 7; // Masked
1426 let DATA_FORMAT = 5; // FMT_16
1427
1428}
1429
1430class VTX_READ_32_eg <bits<8> buffer_id, list<dag> pattern>
1431 : VTX_READ_eg <"VTX_READ_32", buffer_id, (outs R600_TReg32_X:$dst),
1432 pattern> {
1433
1434 let MEGA_FETCH_COUNT = 4;
1435 let DST_SEL_X = 0;
1436 let DST_SEL_Y = 7; // Masked
1437 let DST_SEL_Z = 7; // Masked
1438 let DST_SEL_W = 7; // Masked
1439 let DATA_FORMAT = 0xD; // COLOR_32
1440
1441 // This is not really necessary, but there were some GPU hangs that appeared
1442 // to be caused by ALU instructions in the next instruction group that wrote
Vincent Lejeunea311c5262013-02-10 17:57:33 +00001443 // to the $ptr registers of the VTX_READ.
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001444 // e.g.
1445 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1446 // %T2_X<def> = MOV %ZERO
1447 //Adding this constraint prevents this from happening.
1448 let Constraints = "$ptr.ptr = $dst";
1449}
1450
1451class VTX_READ_128_eg <bits<8> buffer_id, list<dag> pattern>
1452 : VTX_READ_eg <"VTX_READ_128", buffer_id, (outs R600_Reg128:$dst),
1453 pattern> {
1454
1455 let MEGA_FETCH_COUNT = 16;
1456 let DST_SEL_X = 0;
1457 let DST_SEL_Y = 1;
1458 let DST_SEL_Z = 2;
1459 let DST_SEL_W = 3;
1460 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1461
1462 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1463 // that holds its buffer address to avoid potential hangs. We can't use
1464 // the same constraint as VTX_READ_32_eg, because the $ptr.ptr and $dst
1465 // registers are different sizes.
1466}
1467
1468//===----------------------------------------------------------------------===//
1469// VTX Read from parameter memory space
1470//===----------------------------------------------------------------------===//
1471
1472def VTX_READ_PARAM_8_eg : VTX_READ_8_eg <0,
1473 [(set (i32 R600_TReg32_X:$dst), (load_param_zexti8 ADDRVTX_READ:$ptr))]
1474>;
1475
1476def VTX_READ_PARAM_16_eg : VTX_READ_16_eg <0,
1477 [(set (i32 R600_TReg32_X:$dst), (load_param_zexti16 ADDRVTX_READ:$ptr))]
1478>;
1479
1480def VTX_READ_PARAM_32_eg : VTX_READ_32_eg <0,
1481 [(set (i32 R600_TReg32_X:$dst), (load_param ADDRVTX_READ:$ptr))]
1482>;
1483
Tom Stellard76308d82013-02-13 22:05:20 +00001484def VTX_READ_PARAM_128_eg : VTX_READ_128_eg <0,
1485 [(set (v4i32 R600_Reg128:$dst), (load_param ADDRVTX_READ:$ptr))]
1486>;
1487
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001488//===----------------------------------------------------------------------===//
1489// VTX Read from global memory space
1490//===----------------------------------------------------------------------===//
1491
1492// 8-bit reads
1493def VTX_READ_GLOBAL_8_eg : VTX_READ_8_eg <1,
1494 [(set (i32 R600_TReg32_X:$dst), (zextloadi8_global ADDRVTX_READ:$ptr))]
1495>;
1496
1497// 32-bit reads
1498def VTX_READ_GLOBAL_32_eg : VTX_READ_32_eg <1,
1499 [(set (i32 R600_TReg32_X:$dst), (global_load ADDRVTX_READ:$ptr))]
1500>;
1501
1502// 128-bit reads
1503def VTX_READ_GLOBAL_128_eg : VTX_READ_128_eg <1,
1504 [(set (v4i32 R600_Reg128:$dst), (global_load ADDRVTX_READ:$ptr))]
1505>;
1506
1507//===----------------------------------------------------------------------===//
1508// Constant Loads
1509// XXX: We are currently storing all constants in the global address space.
1510//===----------------------------------------------------------------------===//
1511
1512def CONSTANT_LOAD_eg : VTX_READ_32_eg <1,
1513 [(set (i32 R600_TReg32_X:$dst), (constant_load ADDRVTX_READ:$ptr))]
1514>;
1515
1516}
1517
Tom Stellardc0b0c672013-02-06 17:32:29 +00001518//===----------------------------------------------------------------------===//
1519// Regist loads and stores - for indirect addressing
1520//===----------------------------------------------------------------------===//
1521
1522defm R600_ : RegisterLoadStore <R600_Reg32, FRAMEri, ADDRIndirect>;
1523
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001524let Predicates = [isCayman] in {
1525
Vincent Lejeunea311c5262013-02-10 17:57:33 +00001526let isVector = 1 in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001527
1528def RECIP_IEEE_cm : RECIP_IEEE_Common<0x86>;
1529
1530def MULLO_INT_cm : MULLO_INT_Common<0x8F>;
1531def MULHI_INT_cm : MULHI_INT_Common<0x90>;
1532def MULLO_UINT_cm : MULLO_UINT_Common<0x91>;
1533def MULHI_UINT_cm : MULHI_UINT_Common<0x92>;
1534def RECIPSQRT_CLAMPED_cm : RECIPSQRT_CLAMPED_Common<0x87>;
1535def EXP_IEEE_cm : EXP_IEEE_Common<0x81>;
1536def LOG_IEEE_ : LOG_IEEE_Common<0x83>;
1537def RECIP_CLAMPED_cm : RECIP_CLAMPED_Common<0x84>;
1538def RECIPSQRT_IEEE_cm : RECIPSQRT_IEEE_Common<0x89>;
1539def SIN_cm : SIN_Common<0x8D>;
1540def COS_cm : COS_Common<0x8E>;
1541} // End isVector = 1
1542
1543def : SIN_PAT <SIN_cm>;
1544def : COS_PAT <COS_cm>;
1545
1546defm DIV_cm : DIV_Common<RECIP_IEEE_cm>;
1547
1548// RECIP_UINT emulation for Cayman
1549def : Pat <
1550 (AMDGPUurecip R600_Reg32:$src0),
1551 (FLT_TO_UINT_eg (MUL_IEEE (RECIP_IEEE_cm (UINT_TO_FLT_eg R600_Reg32:$src0)),
1552 (MOV_IMM_I32 0x4f800000)))
1553>;
1554
1555
1556def : Pat<(fsqrt R600_Reg32:$src),
1557 (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_cm R600_Reg32:$src))>;
1558
1559} // End isCayman
1560
1561//===----------------------------------------------------------------------===//
1562// Branch Instructions
1563//===----------------------------------------------------------------------===//
1564
1565
1566def IF_PREDICATE_SET : ILFormat<(outs), (ins GPRI32:$src),
1567 "IF_PREDICATE_SET $src", []>;
1568
1569def PREDICATED_BREAK : ILFormat<(outs), (ins GPRI32:$src),
1570 "PREDICATED_BREAK $src", []>;
1571
1572//===----------------------------------------------------------------------===//
1573// Pseudo instructions
1574//===----------------------------------------------------------------------===//
1575
1576let isPseudo = 1 in {
1577
1578def PRED_X : InstR600 <
1579 0, (outs R600_Predicate_Bit:$dst),
1580 (ins R600_Reg32:$src0, i32imm:$src1, i32imm:$flags),
1581 "", [], NullALU> {
1582 let FlagOperandIdx = 3;
1583}
1584
1585let isTerminator = 1, isBranch = 1, isBarrier = 1 in {
1586
1587def JUMP : InstR600 <0x10,
1588 (outs),
1589 (ins brtarget:$target, R600_Pred:$p),
1590 "JUMP $target ($p)",
1591 [], AnyALU
1592 >;
1593
1594} // End isTerminator = 1, isBranch = 1, isBarrier = 1
1595
1596let usesCustomInserter = 1 in {
1597
1598let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in {
1599
1600def MASK_WRITE : AMDGPUShaderInst <
1601 (outs),
1602 (ins R600_Reg32:$src),
1603 "MASK_WRITE $src",
1604 []
1605>;
1606
1607} // End mayLoad = 0, mayStore = 0, hasSideEffects = 1
1608
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001609
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001610def TXD: AMDGPUShaderInst <
1611 (outs R600_Reg128:$dst),
1612 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
1613 "TXD $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
1614 [(set R600_Reg128:$dst, (int_AMDGPU_txd R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, imm:$resourceId, imm:$samplerId, imm:$textureTarget))]
1615>;
1616
1617def TXD_SHADOW: AMDGPUShaderInst <
1618 (outs R600_Reg128:$dst),
1619 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
1620 "TXD_SHADOW $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
1621 [(set R600_Reg128:$dst, (int_AMDGPU_txd R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2, imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))]
1622>;
1623
1624} // End isPseudo = 1
1625} // End usesCustomInserter = 1
1626
1627def CLAMP_R600 : CLAMP <R600_Reg32>;
1628def FABS_R600 : FABS<R600_Reg32>;
1629def FNEG_R600 : FNEG<R600_Reg32>;
1630
1631//===---------------------------------------------------------------------===//
1632// Return instruction
1633//===---------------------------------------------------------------------===//
Jakob Stoklund Olesena499d2b2013-02-05 17:53:52 +00001634let isTerminator = 1, isReturn = 1, isBarrier = 1, hasCtrlDep = 1,
1635 usesCustomInserter = 1 in {
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001636 def RETURN : ILFormat<(outs), (ins variable_ops),
1637 "RETURN", [(IL_retflag)]>;
1638}
1639
Tom Stellard9f7818d2013-01-23 02:09:06 +00001640
1641//===----------------------------------------------------------------------===//
1642// Constant Buffer Addressing Support
1643//===----------------------------------------------------------------------===//
1644
1645let isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
1646def CONST_COPY : Instruction {
1647 let OutOperandList = (outs R600_Reg32:$dst);
1648 let InOperandList = (ins i32imm:$src);
1649 let Pattern = [(set R600_Reg32:$dst, (CONST_ADDRESS ADDRGA_CONST_OFFSET:$src))];
1650 let AsmString = "CONST_COPY";
1651 let neverHasSideEffects = 1;
1652 let isAsCheapAsAMove = 1;
1653 let Itinerary = NullALU;
1654}
1655} // end isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU"
1656
1657def TEX_VTX_CONSTBUF :
1658 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr), "VTX_READ_eg $dst, $ptr",
1659 [(set R600_Reg128:$dst, (CONST_ADDRESS ADDRGA_VAR_OFFSET:$ptr))]>,
1660 VTX_WORD1_GPR, VTX_WORD0 {
1661
1662 let VC_INST = 0;
1663 let FETCH_TYPE = 2;
1664 let FETCH_WHOLE_QUAD = 0;
1665 let BUFFER_ID = 0;
1666 let SRC_REL = 0;
1667 let SRC_SEL_X = 0;
1668 let DST_REL = 0;
1669 let USE_CONST_FIELDS = 0;
1670 let NUM_FORMAT_ALL = 2;
1671 let FORMAT_COMP_ALL = 1;
1672 let SRF_MODE_ALL = 1;
1673 let MEGA_FETCH_COUNT = 16;
1674 let DST_SEL_X = 0;
1675 let DST_SEL_Y = 1;
1676 let DST_SEL_Z = 2;
1677 let DST_SEL_W = 3;
1678 let DATA_FORMAT = 35;
1679
1680 let Inst{31-0} = Word0;
1681 let Inst{63-32} = Word1;
1682
1683// LLVM can only encode 64-bit instructions, so these fields are manually
1684// encoded in R600CodeEmitter
1685//
1686// bits<16> OFFSET;
1687// bits<2> ENDIAN_SWAP = 0;
1688// bits<1> CONST_BUF_NO_STRIDE = 0;
1689// bits<1> MEGA_FETCH = 0;
1690// bits<1> ALT_CONST = 0;
1691// bits<2> BUFFER_INDEX_MODE = 0;
1692
1693
1694
1695// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1696// is done in R600CodeEmitter
1697//
1698// Inst{79-64} = OFFSET;
1699// Inst{81-80} = ENDIAN_SWAP;
1700// Inst{82} = CONST_BUF_NO_STRIDE;
1701// Inst{83} = MEGA_FETCH;
1702// Inst{84} = ALT_CONST;
1703// Inst{86-85} = BUFFER_INDEX_MODE;
1704// Inst{95-86} = 0; Reserved
1705
1706// VTX_WORD3 (Padding)
1707//
1708// Inst{127-96} = 0;
1709}
1710
1711
Tom Stellard6b7d99d2012-12-19 22:10:31 +00001712//===--------------------------------------------------------------------===//
1713// Instructions support
1714//===--------------------------------------------------------------------===//
1715//===---------------------------------------------------------------------===//
1716// Custom Inserter for Branches and returns, this eventually will be a
1717// seperate pass
1718//===---------------------------------------------------------------------===//
1719let isTerminator = 1, usesCustomInserter = 1, isBranch = 1, isBarrier = 1 in {
1720 def BRANCH : ILFormat<(outs), (ins brtarget:$target),
1721 "; Pseudo unconditional branch instruction",
1722 [(br bb:$target)]>;
1723 defm BRANCH_COND : BranchConditional<IL_brcond>;
1724}
1725
1726//===---------------------------------------------------------------------===//
1727// Flow and Program control Instructions
1728//===---------------------------------------------------------------------===//
1729let isTerminator=1 in {
1730 def SWITCH : ILFormat< (outs), (ins GPRI32:$src),
1731 !strconcat("SWITCH", " $src"), []>;
1732 def CASE : ILFormat< (outs), (ins GPRI32:$src),
1733 !strconcat("CASE", " $src"), []>;
1734 def BREAK : ILFormat< (outs), (ins),
1735 "BREAK", []>;
1736 def CONTINUE : ILFormat< (outs), (ins),
1737 "CONTINUE", []>;
1738 def DEFAULT : ILFormat< (outs), (ins),
1739 "DEFAULT", []>;
1740 def ELSE : ILFormat< (outs), (ins),
1741 "ELSE", []>;
1742 def ENDSWITCH : ILFormat< (outs), (ins),
1743 "ENDSWITCH", []>;
1744 def ENDMAIN : ILFormat< (outs), (ins),
1745 "ENDMAIN", []>;
1746 def END : ILFormat< (outs), (ins),
1747 "END", []>;
1748 def ENDFUNC : ILFormat< (outs), (ins),
1749 "ENDFUNC", []>;
1750 def ENDIF : ILFormat< (outs), (ins),
1751 "ENDIF", []>;
1752 def WHILELOOP : ILFormat< (outs), (ins),
1753 "WHILE", []>;
1754 def ENDLOOP : ILFormat< (outs), (ins),
1755 "ENDLOOP", []>;
1756 def FUNC : ILFormat< (outs), (ins),
1757 "FUNC", []>;
1758 def RETDYN : ILFormat< (outs), (ins),
1759 "RET_DYN", []>;
1760 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1761 defm IF_LOGICALNZ : BranchInstr<"IF_LOGICALNZ">;
1762 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1763 defm IF_LOGICALZ : BranchInstr<"IF_LOGICALZ">;
1764 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1765 defm BREAK_LOGICALNZ : BranchInstr<"BREAK_LOGICALNZ">;
1766 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1767 defm BREAK_LOGICALZ : BranchInstr<"BREAK_LOGICALZ">;
1768 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1769 defm CONTINUE_LOGICALNZ : BranchInstr<"CONTINUE_LOGICALNZ">;
1770 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
1771 defm CONTINUE_LOGICALZ : BranchInstr<"CONTINUE_LOGICALZ">;
1772 defm IFC : BranchInstr2<"IFC">;
1773 defm BREAKC : BranchInstr2<"BREAKC">;
1774 defm CONTINUEC : BranchInstr2<"CONTINUEC">;
1775}
1776
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001777//===----------------------------------------------------------------------===//
1778// ISel Patterns
1779//===----------------------------------------------------------------------===//
1780
1781//CNDGE_INT extra pattern
1782def : Pat <
1783 (selectcc (i32 R600_Reg32:$src0), -1, (i32 R600_Reg32:$src1),
1784 (i32 R600_Reg32:$src2), COND_GT),
1785 (CNDGE_INT R600_Reg32:$src0, R600_Reg32:$src1, R600_Reg32:$src2)
1786>;
1787
1788// KIL Patterns
1789def KILP : Pat <
1790 (int_AMDGPU_kilp),
1791 (MASK_WRITE (KILLGT (f32 ONE), (f32 ZERO)))
1792>;
1793
1794def KIL : Pat <
1795 (int_AMDGPU_kill R600_Reg32:$src0),
1796 (MASK_WRITE (KILLGT (f32 ZERO), (f32 R600_Reg32:$src0)))
1797>;
1798
1799// SGT Reverse args
1800def : Pat <
1801 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, COND_LT),
1802 (SGT R600_Reg32:$src1, R600_Reg32:$src0)
1803>;
1804
1805// SGE Reverse args
1806def : Pat <
1807 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, COND_LE),
Vincent Lejeunea311c5262013-02-10 17:57:33 +00001808 (SGE R600_Reg32:$src1, R600_Reg32:$src0)
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001809>;
1810
Tom Stellard1234c9b2013-02-07 14:02:35 +00001811// SETGT_DX10 reverse args
1812def : Pat <
1813 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, COND_LT),
1814 (SETGT_DX10 R600_Reg32:$src1, R600_Reg32:$src0)
1815>;
1816
1817// SETGE_DX10 reverse args
1818def : Pat <
1819 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, COND_LE),
1820 (SETGE_DX10 R600_Reg32:$src1, R600_Reg32:$src0)
1821>;
1822
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001823// SETGT_INT reverse args
1824def : Pat <
1825 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETLT),
1826 (SETGT_INT R600_Reg32:$src1, R600_Reg32:$src0)
1827>;
1828
1829// SETGE_INT reverse args
1830def : Pat <
1831 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETLE),
1832 (SETGE_INT R600_Reg32:$src1, R600_Reg32:$src0)
1833>;
1834
1835// SETGT_UINT reverse args
1836def : Pat <
1837 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETULT),
1838 (SETGT_UINT R600_Reg32:$src1, R600_Reg32:$src0)
1839>;
1840
1841// SETGE_UINT reverse args
1842def : Pat <
1843 (selectcc (i32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETULE),
1844 (SETGE_UINT R600_Reg32:$src1, R600_Reg32:$src0)
1845>;
1846
1847// The next two patterns are special cases for handling 'true if ordered' and
1848// 'true if unordered' conditionals. The assumption here is that the behavior of
1849// SETE and SNE conforms to the Direct3D 10 rules for floating point values
1850// described here:
1851// http://msdn.microsoft.com/en-us/library/windows/desktop/cc308050.aspx#alpha_32_bit
1852// We assume that SETE returns false when one of the operands is NAN and
1853// SNE returns true when on of the operands is NAN
1854
1855//SETE - 'true if ordered'
1856def : Pat <
1857 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, SETO),
1858 (SETE R600_Reg32:$src0, R600_Reg32:$src1)
1859>;
1860
Tom Stellard1234c9b2013-02-07 14:02:35 +00001861//SETE_DX10 - 'true if ordered'
1862def : Pat <
1863 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETO),
1864 (SETE_DX10 R600_Reg32:$src0, R600_Reg32:$src1)
1865>;
1866
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001867//SNE - 'true if unordered'
1868def : Pat <
1869 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, FP_ONE, FP_ZERO, SETUO),
1870 (SNE R600_Reg32:$src0, R600_Reg32:$src1)
1871>;
1872
Tom Stellard1234c9b2013-02-07 14:02:35 +00001873//SETNE_DX10 - 'true if ordered'
1874def : Pat <
1875 (selectcc (f32 R600_Reg32:$src0), R600_Reg32:$src1, -1, 0, SETUO),
1876 (SETNE_DX10 R600_Reg32:$src0, R600_Reg32:$src1)
1877>;
1878
Tom Stellard07b59ba2013-02-07 14:02:37 +00001879def : Extract_Element <f32, v4f32, R600_Reg128, 0, sub0>;
1880def : Extract_Element <f32, v4f32, R600_Reg128, 1, sub1>;
1881def : Extract_Element <f32, v4f32, R600_Reg128, 2, sub2>;
1882def : Extract_Element <f32, v4f32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001883
Tom Stellard07b59ba2013-02-07 14:02:37 +00001884def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 0, sub0>;
1885def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 1, sub1>;
1886def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 2, sub2>;
1887def : Insert_Element <f32, v4f32, R600_Reg32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001888
Tom Stellard07b59ba2013-02-07 14:02:37 +00001889def : Extract_Element <i32, v4i32, R600_Reg128, 0, sub0>;
1890def : Extract_Element <i32, v4i32, R600_Reg128, 1, sub1>;
1891def : Extract_Element <i32, v4i32, R600_Reg128, 2, sub2>;
1892def : Extract_Element <i32, v4i32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001893
Tom Stellard07b59ba2013-02-07 14:02:37 +00001894def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 0, sub0>;
1895def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 1, sub1>;
1896def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 2, sub2>;
1897def : Insert_Element <i32, v4i32, R600_Reg32, R600_Reg128, 3, sub3>;
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001898
1899def : Vector_Build <v4f32, R600_Reg128, f32, R600_Reg32>;
1900def : Vector_Build <v4i32, R600_Reg128, i32, R600_Reg32>;
1901
1902// bitconvert patterns
1903
1904def : BitConvert <i32, f32, R600_Reg32>;
1905def : BitConvert <f32, i32, R600_Reg32>;
1906def : BitConvert <v4f32, v4i32, R600_Reg128>;
1907def : BitConvert <v4i32, v4f32, R600_Reg128>;
1908
1909// DWORDADDR pattern
1910def : DwordAddrPat <i32, R600_Reg32>;
1911
1912} // End isR600toCayman Predicate