Jim Grosbach | 31c24bf | 2009-11-07 22:00:39 +0000 | [diff] [blame] | 1 | //===- ARMBaseInstrInfo.h - ARM Base Instruction Information ----*- C++ -*-===// |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Base ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #ifndef ARMBASEINSTRUCTIONINFO_H |
| 15 | #define ARMBASEINSTRUCTIONINFO_H |
| 16 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 17 | #include "ARM.h" |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 18 | #include "ARMRegisterInfo.h" |
| 19 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 20 | #include "llvm/Target/TargetInstrInfo.h" |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 21 | |
| 22 | namespace llvm { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 23 | |
| 24 | /// ARMII - This namespace holds all of the target specific flags that |
| 25 | /// instruction info tracks. |
| 26 | /// |
| 27 | namespace ARMII { |
| 28 | enum { |
| 29 | //===------------------------------------------------------------------===// |
| 30 | // Instruction Flags. |
| 31 | |
| 32 | //===------------------------------------------------------------------===// |
| 33 | // This four-bit field describes the addressing mode used. |
| 34 | |
| 35 | AddrModeMask = 0xf, |
| 36 | AddrModeNone = 0, |
| 37 | AddrMode1 = 1, |
| 38 | AddrMode2 = 2, |
| 39 | AddrMode3 = 3, |
| 40 | AddrMode4 = 4, |
| 41 | AddrMode5 = 5, |
| 42 | AddrMode6 = 6, |
| 43 | AddrModeT1_1 = 7, |
| 44 | AddrModeT1_2 = 8, |
| 45 | AddrModeT1_4 = 9, |
| 46 | AddrModeT1_s = 10, // i8 * 4 for pc and sp relative data |
| 47 | AddrModeT2_i12 = 11, |
| 48 | AddrModeT2_i8 = 12, |
| 49 | AddrModeT2_so = 13, |
| 50 | AddrModeT2_pc = 14, // +/- i12 for pc relative data |
| 51 | AddrModeT2_i8s4 = 15, // i8 * 4 |
| 52 | |
| 53 | // Size* - Flags to keep track of the size of an instruction. |
| 54 | SizeShift = 4, |
| 55 | SizeMask = 7 << SizeShift, |
| 56 | SizeSpecial = 1, // 0 byte pseudo or special case. |
| 57 | Size8Bytes = 2, |
| 58 | Size4Bytes = 3, |
| 59 | Size2Bytes = 4, |
| 60 | |
| 61 | // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load |
| 62 | // and store ops |
| 63 | IndexModeShift = 7, |
| 64 | IndexModeMask = 3 << IndexModeShift, |
| 65 | IndexModePre = 1, |
| 66 | IndexModePost = 2, |
| 67 | |
| 68 | //===------------------------------------------------------------------===// |
| 69 | // Instruction encoding formats. |
| 70 | // |
| 71 | FormShift = 9, |
| 72 | FormMask = 0x3f << FormShift, |
| 73 | |
| 74 | // Pseudo instructions |
| 75 | Pseudo = 0 << FormShift, |
| 76 | |
| 77 | // Multiply instructions |
| 78 | MulFrm = 1 << FormShift, |
| 79 | |
| 80 | // Branch instructions |
| 81 | BrFrm = 2 << FormShift, |
| 82 | BrMiscFrm = 3 << FormShift, |
| 83 | |
| 84 | // Data Processing instructions |
| 85 | DPFrm = 4 << FormShift, |
| 86 | DPSoRegFrm = 5 << FormShift, |
| 87 | |
| 88 | // Load and Store |
| 89 | LdFrm = 6 << FormShift, |
| 90 | StFrm = 7 << FormShift, |
| 91 | LdMiscFrm = 8 << FormShift, |
| 92 | StMiscFrm = 9 << FormShift, |
| 93 | LdStMulFrm = 10 << FormShift, |
| 94 | |
| 95 | // Miscellaneous arithmetic instructions |
| 96 | ArithMiscFrm = 11 << FormShift, |
| 97 | |
| 98 | // Extend instructions |
| 99 | ExtFrm = 12 << FormShift, |
| 100 | |
| 101 | // VFP formats |
| 102 | VFPUnaryFrm = 13 << FormShift, |
| 103 | VFPBinaryFrm = 14 << FormShift, |
| 104 | VFPConv1Frm = 15 << FormShift, |
| 105 | VFPConv2Frm = 16 << FormShift, |
| 106 | VFPConv3Frm = 17 << FormShift, |
| 107 | VFPConv4Frm = 18 << FormShift, |
| 108 | VFPConv5Frm = 19 << FormShift, |
| 109 | VFPLdStFrm = 20 << FormShift, |
| 110 | VFPLdStMulFrm = 21 << FormShift, |
| 111 | VFPMiscFrm = 22 << FormShift, |
| 112 | |
| 113 | // Thumb format |
| 114 | ThumbFrm = 23 << FormShift, |
| 115 | |
| 116 | // NEON format |
| 117 | NEONFrm = 24 << FormShift, |
| 118 | NEONGetLnFrm = 25 << FormShift, |
| 119 | NEONSetLnFrm = 26 << FormShift, |
| 120 | NEONDupFrm = 27 << FormShift, |
| 121 | |
| 122 | //===------------------------------------------------------------------===// |
| 123 | // Misc flags. |
| 124 | |
| 125 | // UnaryDP - Indicates this is a unary data processing instruction, i.e. |
| 126 | // it doesn't have a Rn operand. |
| 127 | UnaryDP = 1 << 15, |
| 128 | |
| 129 | // Xform16Bit - Indicates this Thumb2 instruction may be transformed into |
| 130 | // a 16-bit Thumb instruction if certain conditions are met. |
| 131 | Xform16Bit = 1 << 16, |
| 132 | |
| 133 | //===------------------------------------------------------------------===// |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 134 | // Code domain. |
| 135 | DomainShift = 17, |
| 136 | DomainMask = 3 << DomainShift, |
| 137 | DomainGeneral = 0 << DomainShift, |
| 138 | DomainVFP = 1 << DomainShift, |
| 139 | DomainNEON = 2 << DomainShift, |
| 140 | |
| 141 | //===------------------------------------------------------------------===// |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 142 | // Field shifts - such shifts are used to set field while generating |
| 143 | // machine instructions. |
| 144 | M_BitShift = 5, |
| 145 | ShiftImmShift = 5, |
| 146 | ShiftShift = 7, |
| 147 | N_BitShift = 7, |
| 148 | ImmHiShift = 8, |
| 149 | SoRotImmShift = 8, |
| 150 | RegRsShift = 8, |
| 151 | ExtRotImmShift = 10, |
| 152 | RegRdLoShift = 12, |
| 153 | RegRdShift = 12, |
| 154 | RegRdHiShift = 16, |
| 155 | RegRnShift = 16, |
| 156 | S_BitShift = 20, |
| 157 | W_BitShift = 21, |
| 158 | AM3_I_BitShift = 22, |
| 159 | D_BitShift = 22, |
| 160 | U_BitShift = 23, |
| 161 | P_BitShift = 24, |
| 162 | I_BitShift = 25, |
| 163 | CondShift = 28 |
| 164 | }; |
Evan Cheng | b46aaa3 | 2009-07-19 19:16:46 +0000 | [diff] [blame] | 165 | } |
| 166 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 167 | class ARMBaseInstrInfo : public TargetInstrInfoImpl { |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 168 | const ARMSubtarget& Subtarget; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 169 | protected: |
| 170 | // Can be only subclassed. |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 171 | explicit ARMBaseInstrInfo(const ARMSubtarget &STI); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 172 | public: |
| 173 | // Return the non-pre/post incrementing version of 'Opc'. Return 0 |
| 174 | // if there is not such an opcode. |
| 175 | virtual unsigned getUnindexedOpcode(unsigned Opc) const =0; |
| 176 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 177 | // Return true if the block does not fall through. |
| 178 | virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const =0; |
| 179 | |
| 180 | virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI, |
| 181 | MachineBasicBlock::iterator &MBBI, |
| 182 | LiveVariables *LV) const; |
| 183 | |
| 184 | virtual const ARMBaseRegisterInfo &getRegisterInfo() const =0; |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 185 | const ARMSubtarget &getSubtarget() const { return Subtarget; } |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 186 | |
| 187 | // Branch analysis. |
| 188 | virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, |
| 189 | MachineBasicBlock *&FBB, |
| 190 | SmallVectorImpl<MachineOperand> &Cond, |
| 191 | bool AllowModify) const; |
| 192 | virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const; |
| 193 | virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 194 | MachineBasicBlock *FBB, |
| 195 | const SmallVectorImpl<MachineOperand> &Cond) const; |
| 196 | |
| 197 | virtual |
| 198 | bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const; |
| 199 | |
| 200 | // Predication support. |
Evan Cheng | ab33150 | 2009-07-10 01:38:27 +0000 | [diff] [blame] | 201 | bool isPredicated(const MachineInstr *MI) const { |
| 202 | int PIdx = MI->findFirstPredOperandIdx(); |
| 203 | return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL; |
| 204 | } |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 205 | |
| 206 | ARMCC::CondCodes getPredicate(const MachineInstr *MI) const { |
| 207 | int PIdx = MI->findFirstPredOperandIdx(); |
| 208 | return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm() |
| 209 | : ARMCC::AL; |
| 210 | } |
| 211 | |
| 212 | virtual |
| 213 | bool PredicateInstruction(MachineInstr *MI, |
| 214 | const SmallVectorImpl<MachineOperand> &Pred) const; |
| 215 | |
| 216 | virtual |
| 217 | bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1, |
| 218 | const SmallVectorImpl<MachineOperand> &Pred2) const; |
| 219 | |
| 220 | virtual bool DefinesPredicate(MachineInstr *MI, |
| 221 | std::vector<MachineOperand> &Pred) const; |
| 222 | |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame^] | 223 | virtual bool isPredicable(MachineInstr *MI) const; |
| 224 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 225 | /// GetInstSize - Returns the size of the specified MachineInstr. |
| 226 | /// |
| 227 | virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const; |
| 228 | |
| 229 | /// Return true if the instruction is a register to register move and return |
| 230 | /// the source and dest operands and their sub-register indices by reference. |
| 231 | virtual bool isMoveInstr(const MachineInstr &MI, |
| 232 | unsigned &SrcReg, unsigned &DstReg, |
| 233 | unsigned &SrcSubIdx, unsigned &DstSubIdx) const; |
| 234 | |
| 235 | virtual unsigned isLoadFromStackSlot(const MachineInstr *MI, |
| 236 | int &FrameIndex) const; |
| 237 | virtual unsigned isStoreToStackSlot(const MachineInstr *MI, |
| 238 | int &FrameIndex) const; |
| 239 | |
| 240 | virtual bool copyRegToReg(MachineBasicBlock &MBB, |
| 241 | MachineBasicBlock::iterator I, |
| 242 | unsigned DestReg, unsigned SrcReg, |
| 243 | const TargetRegisterClass *DestRC, |
| 244 | const TargetRegisterClass *SrcRC) const; |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 245 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 246 | virtual void storeRegToStackSlot(MachineBasicBlock &MBB, |
| 247 | MachineBasicBlock::iterator MBBI, |
| 248 | unsigned SrcReg, bool isKill, int FrameIndex, |
| 249 | const TargetRegisterClass *RC) const; |
| 250 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 251 | virtual void loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 252 | MachineBasicBlock::iterator MBBI, |
| 253 | unsigned DestReg, int FrameIndex, |
| 254 | const TargetRegisterClass *RC) const; |
| 255 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 256 | virtual bool canFoldMemoryOperand(const MachineInstr *MI, |
| 257 | const SmallVectorImpl<unsigned> &Ops) const; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 258 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 259 | virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
| 260 | MachineInstr* MI, |
| 261 | const SmallVectorImpl<unsigned> &Ops, |
| 262 | int FrameIndex) const; |
| 263 | |
| 264 | virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
| 265 | MachineInstr* MI, |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 266 | const SmallVectorImpl<unsigned> &Ops, |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 267 | MachineInstr* LoadMI) const; |
Evan Cheng | d457e6e | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 268 | |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 269 | virtual void reMaterialize(MachineBasicBlock &MBB, |
| 270 | MachineBasicBlock::iterator MI, |
| 271 | unsigned DestReg, unsigned SubIdx, |
Evan Cheng | d57cdd5 | 2009-11-14 02:55:43 +0000 | [diff] [blame] | 272 | const MachineInstr *Orig, |
| 273 | const TargetRegisterInfo *TRI) const; |
Evan Cheng | fdc8340 | 2009-11-08 00:15:23 +0000 | [diff] [blame] | 274 | |
Evan Cheng | d457e6e | 2009-11-07 04:04:34 +0000 | [diff] [blame] | 275 | virtual bool isIdentical(const MachineInstr *MI, const MachineInstr *Other, |
| 276 | const MachineRegisterInfo *MRI) const; |
Bob Wilson | 834b08a | 2009-11-18 03:34:27 +0000 | [diff] [blame] | 277 | |
| 278 | virtual unsigned TailDuplicationLimit(const MachineBasicBlock &MBB, |
| 279 | unsigned DefaultLimit) const; |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 280 | }; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 281 | |
| 282 | static inline |
| 283 | const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) { |
| 284 | return MIB.addImm((int64_t)ARMCC::AL).addReg(0); |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 285 | } |
| 286 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 287 | static inline |
| 288 | const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) { |
| 289 | return MIB.addReg(0); |
| 290 | } |
| 291 | |
| 292 | static inline |
Evan Cheng | e8af1f9 | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 293 | const MachineInstrBuilder &AddDefaultT1CC(const MachineInstrBuilder &MIB, |
| 294 | bool isDead = false) { |
| 295 | return MIB.addReg(ARM::CPSR, getDefRegState(true) | getDeadRegState(isDead)); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 296 | } |
| 297 | |
| 298 | static inline |
Evan Cheng | bc9b754 | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 299 | const MachineInstrBuilder &AddNoT1CC(const MachineInstrBuilder &MIB) { |
| 300 | return MIB.addReg(0); |
| 301 | } |
| 302 | |
| 303 | static inline |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 304 | bool isUncondBranchOpcode(int Opc) { |
| 305 | return Opc == ARM::B || Opc == ARM::tB || Opc == ARM::t2B; |
| 306 | } |
| 307 | |
| 308 | static inline |
| 309 | bool isCondBranchOpcode(int Opc) { |
| 310 | return Opc == ARM::Bcc || Opc == ARM::tBcc || Opc == ARM::t2Bcc; |
| 311 | } |
| 312 | |
| 313 | static inline |
| 314 | bool isJumpTableBranchOpcode(int Opc) { |
| 315 | return Opc == ARM::BR_JTr || Opc == ARM::BR_JTm || Opc == ARM::BR_JTadd || |
| 316 | Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT; |
| 317 | } |
| 318 | |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 319 | static inline |
| 320 | bool isIndirectBranchOpcode(int Opc) { |
| 321 | return Opc == ARM::BRIND || Opc == ARM::tBRIND; |
| 322 | } |
| 323 | |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 324 | /// getInstrPredicate - If instruction is predicated, returns its predicate |
| 325 | /// condition, otherwise returns AL. It also returns the condition code |
| 326 | /// register by reference. |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 327 | ARMCC::CondCodes getInstrPredicate(const MachineInstr *MI, unsigned &PredReg); |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 328 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 329 | int getMatchingCondBranchOpcode(int Opc); |
| 330 | |
| 331 | /// emitARMRegPlusImmediate / emitT2RegPlusImmediate - Emits a series of |
| 332 | /// instructions to materializea destreg = basereg + immediate in ARM / Thumb2 |
| 333 | /// code. |
| 334 | void emitARMRegPlusImmediate(MachineBasicBlock &MBB, |
| 335 | MachineBasicBlock::iterator &MBBI, DebugLoc dl, |
| 336 | unsigned DestReg, unsigned BaseReg, int NumBytes, |
| 337 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 338 | const ARMBaseInstrInfo &TII); |
| 339 | |
| 340 | void emitT2RegPlusImmediate(MachineBasicBlock &MBB, |
| 341 | MachineBasicBlock::iterator &MBBI, DebugLoc dl, |
| 342 | unsigned DestReg, unsigned BaseReg, int NumBytes, |
| 343 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 344 | const ARMBaseInstrInfo &TII); |
| 345 | |
| 346 | |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 347 | /// rewriteARMFrameIndex / rewriteT2FrameIndex - |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 348 | /// Rewrite MI to access 'Offset' bytes from the FP. Return false if the |
| 349 | /// offset could not be handled directly in MI, and return the left-over |
| 350 | /// portion by reference. |
| 351 | bool rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx, |
| 352 | unsigned FrameReg, int &Offset, |
| 353 | const ARMBaseInstrInfo &TII); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 354 | |
Evan Cheng | cdbb3f5 | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 355 | bool rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx, |
| 356 | unsigned FrameReg, int &Offset, |
| 357 | const ARMBaseInstrInfo &TII); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 358 | |
| 359 | } // End llvm namespace |
| 360 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 361 | #endif |