blob: 3a8270002dde20c4fd85f9f5b86e9d93087df1b2 [file] [log] [blame]
Bill Wendling0f940c92007-12-07 21:42:31 +00001//===-- MachineLICM.cpp - Machine Loop Invariant Code Motion Pass ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bill Wendling0f940c92007-12-07 21:42:31 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs loop invariant code motion on machine instructions. We
11// attempt to remove as much code from the body of a loop as possible.
12//
Dan Gohmanc475c362009-01-15 22:01:38 +000013// This pass does not attempt to throttle itself to limit register pressure.
14// The register allocation phases are expected to perform rematerialization
15// to recover when register pressure is high.
16//
17// This pass is not intended to be a replacement or a complete alternative
18// for the LLVM-IR-level LICM pass. It is only designed to hoist simple
19// constructs that are not exposed before lowering and instruction selection.
20//
Bill Wendling0f940c92007-12-07 21:42:31 +000021//===----------------------------------------------------------------------===//
22
23#define DEBUG_TYPE "machine-licm"
Chris Lattnerac695822008-01-04 06:41:45 +000024#include "llvm/CodeGen/Passes.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000025#include "llvm/CodeGen/MachineDominators.h"
Evan Chengd94671a2010-04-07 00:41:17 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohman589f1f52009-10-28 03:21:57 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Bill Wendling9258cd32008-01-02 19:32:43 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman589f1f52009-10-28 03:21:57 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengab8be962011-06-29 01:14:12 +000031#include "llvm/MC/MCInstrItineraries.h"
Evan Cheng0e673912010-10-14 01:16:09 +000032#include "llvm/Target/TargetLowering.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000033#include "llvm/Target/TargetRegisterInfo.h"
Bill Wendlingefe2be72007-12-11 23:27:51 +000034#include "llvm/Target/TargetInstrInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000035#include "llvm/Target/TargetMachine.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
Evan Chengaf6949d2009-02-05 08:45:46 +000037#include "llvm/ADT/DenseMap.h"
Evan Chengd94671a2010-04-07 00:41:17 +000038#include "llvm/ADT/SmallSet.h"
Chris Lattnerac695822008-01-04 06:41:45 +000039#include "llvm/ADT/Statistic.h"
Evan Cheng7007e4c2011-10-12 21:33:49 +000040#include "llvm/Support/CommandLine.h"
Chris Lattnerac695822008-01-04 06:41:45 +000041#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000042#include "llvm/Support/raw_ostream.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000043using namespace llvm;
44
Evan Cheng7007e4c2011-10-12 21:33:49 +000045static cl::opt<bool>
46AvoidSpeculation("avoid-speculation",
47 cl::desc("MachineLICM should avoid speculation"),
Evan Cheng73b5bb32011-10-26 01:26:57 +000048 cl::init(true), cl::Hidden);
Evan Cheng7007e4c2011-10-12 21:33:49 +000049
Evan Cheng03a9fdf2010-10-16 02:20:26 +000050STATISTIC(NumHoisted,
51 "Number of machine instructions hoisted out of loops");
52STATISTIC(NumLowRP,
53 "Number of instructions hoisted in low reg pressure situation");
54STATISTIC(NumHighLatency,
55 "Number of high latency instructions hoisted");
56STATISTIC(NumCSEed,
57 "Number of hoisted machine instructions CSEed");
Evan Chengd94671a2010-04-07 00:41:17 +000058STATISTIC(NumPostRAHoisted,
59 "Number of machine instructions hoisted out of loops post regalloc");
Bill Wendlingb48519c2007-12-08 01:47:01 +000060
Bill Wendling0f940c92007-12-07 21:42:31 +000061namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000062 class MachineLICM : public MachineFunctionPass {
Evan Chengd94671a2010-04-07 00:41:17 +000063 bool PreRegAlloc;
64
Bill Wendling9258cd32008-01-02 19:32:43 +000065 const TargetMachine *TM;
Bill Wendlingefe2be72007-12-11 23:27:51 +000066 const TargetInstrInfo *TII;
Evan Cheng0e673912010-10-14 01:16:09 +000067 const TargetLowering *TLI;
Dan Gohmana8fb3362009-09-25 23:58:45 +000068 const TargetRegisterInfo *TRI;
Evan Chengd94671a2010-04-07 00:41:17 +000069 const MachineFrameInfo *MFI;
Evan Cheng0e673912010-10-14 01:16:09 +000070 MachineRegisterInfo *MRI;
71 const InstrItineraryData *InstrItins;
Bill Wendling12ebf142007-12-11 19:40:06 +000072
Bill Wendling0f940c92007-12-07 21:42:31 +000073 // Various analyses that we use...
Dan Gohmane33f44c2009-10-07 17:38:06 +000074 AliasAnalysis *AA; // Alias analysis info.
Evan Cheng4038f9c2010-04-08 01:03:47 +000075 MachineLoopInfo *MLI; // Current MachineLoopInfo
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000076 MachineDominatorTree *DT; // Machine dominator tree for the cur loop
Bill Wendling0f940c92007-12-07 21:42:31 +000077
Bill Wendling0f940c92007-12-07 21:42:31 +000078 // State that is updated as we process loops
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000079 bool Changed; // True if a loop is changed.
Evan Cheng82e0a1a2010-05-29 00:06:36 +000080 bool FirstInLoop; // True if it's the first LICM in the loop.
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000081 MachineLoop *CurLoop; // The current loop we are working on.
Dan Gohmanc475c362009-01-15 22:01:38 +000082 MachineBasicBlock *CurPreheader; // The preheader for CurLoop.
Evan Chengaf6949d2009-02-05 08:45:46 +000083
Evan Chengd94671a2010-04-07 00:41:17 +000084 BitVector AllocatableSet;
85
Evan Cheng0e673912010-10-14 01:16:09 +000086 // Track 'estimated' register pressure.
Evan Cheng03a9fdf2010-10-16 02:20:26 +000087 SmallSet<unsigned, 32> RegSeen;
Evan Cheng0e673912010-10-14 01:16:09 +000088 SmallVector<unsigned, 8> RegPressure;
Evan Cheng03a9fdf2010-10-16 02:20:26 +000089
90 // Register pressure "limit" per register class. If the pressure
91 // is higher than the limit, then it's considered high.
Evan Cheng0e673912010-10-14 01:16:09 +000092 SmallVector<unsigned, 8> RegLimit;
93
Evan Cheng03a9fdf2010-10-16 02:20:26 +000094 // Register pressure on path leading from loop preheader to current BB.
95 SmallVector<SmallVector<unsigned, 8>, 16> BackTrace;
96
Dale Johannesenc46a5f22010-07-29 17:45:24 +000097 // For each opcode, keep a list of potential CSE instructions.
Evan Cheng777c6b72009-11-03 21:40:02 +000098 DenseMap<unsigned, std::vector<const MachineInstr*> > CSEMap;
Evan Chengd94671a2010-04-07 00:41:17 +000099
Evan Chengfad62872011-10-11 23:48:44 +0000100 enum {
101 SpeculateFalse = 0,
102 SpeculateTrue = 1,
103 SpeculateUnknown = 2
104 };
105
Devang Patel2e350472011-10-11 18:09:58 +0000106 // If a MBB does not dominate loop exiting blocks then it may not safe
107 // to hoist loads from this block.
Evan Chengfad62872011-10-11 23:48:44 +0000108 // Tri-state: 0 - false, 1 - true, 2 - unknown
109 unsigned SpeculationState;
Devang Patel2e350472011-10-11 18:09:58 +0000110
Bill Wendling0f940c92007-12-07 21:42:31 +0000111 public:
112 static char ID; // Pass identification, replacement for typeid
Evan Chengd94671a2010-04-07 00:41:17 +0000113 MachineLICM() :
Owen Anderson081c34b2010-10-19 17:21:58 +0000114 MachineFunctionPass(ID), PreRegAlloc(true) {
115 initializeMachineLICMPass(*PassRegistry::getPassRegistry());
116 }
Evan Chengd94671a2010-04-07 00:41:17 +0000117
118 explicit MachineLICM(bool PreRA) :
Owen Anderson081c34b2010-10-19 17:21:58 +0000119 MachineFunctionPass(ID), PreRegAlloc(PreRA) {
120 initializeMachineLICMPass(*PassRegistry::getPassRegistry());
121 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000122
123 virtual bool runOnMachineFunction(MachineFunction &MF);
124
Dan Gohman72241702008-12-18 01:37:56 +0000125 const char *getPassName() const { return "Machine Instruction LICM"; }
126
Bill Wendling0f940c92007-12-07 21:42:31 +0000127 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Bill Wendling0f940c92007-12-07 21:42:31 +0000128 AU.addRequired<MachineLoopInfo>();
129 AU.addRequired<MachineDominatorTree>();
Dan Gohmane33f44c2009-10-07 17:38:06 +0000130 AU.addRequired<AliasAnalysis>();
Bill Wendlingd5da7042008-01-04 08:48:49 +0000131 AU.addPreserved<MachineLoopInfo>();
132 AU.addPreserved<MachineDominatorTree>();
133 MachineFunctionPass::getAnalysisUsage(AU);
Bill Wendling0f940c92007-12-07 21:42:31 +0000134 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000135
136 virtual void releaseMemory() {
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000137 RegSeen.clear();
Evan Cheng0e673912010-10-14 01:16:09 +0000138 RegPressure.clear();
139 RegLimit.clear();
Evan Cheng23128422010-10-19 18:58:51 +0000140 BackTrace.clear();
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000141 for (DenseMap<unsigned,std::vector<const MachineInstr*> >::iterator
142 CI = CSEMap.begin(), CE = CSEMap.end(); CI != CE; ++CI)
143 CI->second.clear();
Evan Chengaf6949d2009-02-05 08:45:46 +0000144 CSEMap.clear();
145 }
146
Bill Wendling0f940c92007-12-07 21:42:31 +0000147 private:
Evan Cheng4038f9c2010-04-08 01:03:47 +0000148 /// CandidateInfo - Keep track of information about hoisting candidates.
149 struct CandidateInfo {
150 MachineInstr *MI;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000151 unsigned Def;
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000152 int FI;
153 CandidateInfo(MachineInstr *mi, unsigned def, int fi)
154 : MI(mi), Def(def), FI(fi) {}
Evan Cheng4038f9c2010-04-08 01:03:47 +0000155 };
156
157 /// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop
158 /// invariants out to the preheader.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000159 void HoistRegionPostRA();
Evan Cheng4038f9c2010-04-08 01:03:47 +0000160
161 /// HoistPostRA - When an instruction is found to only use loop invariant
162 /// operands that is safe to hoist, this instruction is called to do the
163 /// dirty work.
164 void HoistPostRA(MachineInstr *MI, unsigned Def);
165
166 /// ProcessMI - Examine the instruction for potentai LICM candidate. Also
167 /// gather register def and frame object update information.
168 void ProcessMI(MachineInstr *MI, unsigned *PhysRegDefs,
169 SmallSet<int, 32> &StoredFIs,
170 SmallVector<CandidateInfo, 32> &Candidates);
171
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000172 /// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the
173 /// current loop.
174 void AddToLiveIns(unsigned Reg);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000175
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000176 /// IsLICMCandidate - Returns true if the instruction may be a suitable
Chris Lattner77910802010-07-12 00:00:35 +0000177 /// candidate for LICM. e.g. If the instruction is a call, then it's
178 /// obviously not safe to hoist it.
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000179 bool IsLICMCandidate(MachineInstr &I);
180
Bill Wendling041b3f82007-12-08 23:58:46 +0000181 /// IsLoopInvariantInst - Returns true if the instruction is loop
Bill Wendling0f940c92007-12-07 21:42:31 +0000182 /// invariant. I.e., all virtual register operands are defined outside of
183 /// the loop, physical registers aren't accessed (explicitly or implicitly),
184 /// and the instruction is hoistable.
185 ///
Bill Wendling041b3f82007-12-08 23:58:46 +0000186 bool IsLoopInvariantInst(MachineInstr &I);
Bill Wendling0f940c92007-12-07 21:42:31 +0000187
Evan Chengd67705f2011-04-11 21:09:18 +0000188 /// HasAnyPHIUse - Return true if the specified register is used by any
189 /// phi node.
190 bool HasAnyPHIUse(unsigned Reg) const;
191
Evan Cheng23128422010-10-19 18:58:51 +0000192 /// HasHighOperandLatency - Compute operand latency between a def of 'Reg'
193 /// and an use in the current loop, return true if the target considered
194 /// it 'high'.
Evan Chengc8141df2010-10-26 02:08:50 +0000195 bool HasHighOperandLatency(MachineInstr &MI, unsigned DefIdx,
196 unsigned Reg) const;
197
198 bool IsCheapInstruction(MachineInstr &MI) const;
Evan Cheng0e673912010-10-14 01:16:09 +0000199
Evan Cheng134982d2010-10-20 22:03:58 +0000200 /// CanCauseHighRegPressure - Visit BBs from header to current BB,
201 /// check if hoisting an instruction of the given cost matrix can cause high
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000202 /// register pressure.
Evan Cheng134982d2010-10-20 22:03:58 +0000203 bool CanCauseHighRegPressure(DenseMap<unsigned, int> &Cost);
204
205 /// UpdateBackTraceRegPressure - Traverse the back trace from header to
206 /// the current block and update their register pressures to reflect the
207 /// effect of hoisting MI from the current block to the preheader.
208 void UpdateBackTraceRegPressure(const MachineInstr *MI);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000209
Evan Cheng45e94d62009-02-04 09:19:56 +0000210 /// IsProfitableToHoist - Return true if it is potentially profitable to
211 /// hoist the given loop invariant.
Evan Chengc26abd92009-11-20 23:31:34 +0000212 bool IsProfitableToHoist(MachineInstr &MI);
Evan Cheng45e94d62009-02-04 09:19:56 +0000213
Devang Patel2e350472011-10-11 18:09:58 +0000214 /// IsGuaranteedToExecute - Check if this mbb is guaranteed to execute.
215 /// If not then a load from this mbb may not be safe to hoist.
216 bool IsGuaranteedToExecute(MachineBasicBlock *BB);
217
Pete Cooperacde91e2011-12-22 02:05:40 +0000218 void EnterScope(MachineBasicBlock *MBB);
219
220 void ExitScope(MachineBasicBlock *MBB);
221
222 /// ExitScopeIfDone - Destroy scope for the MBB that corresponds to given
223 /// dominator tree node if its a leaf or all of its children are done. Walk
224 /// up the dominator tree to destroy ancestors which are now done.
225 void ExitScopeIfDone(MachineDomTreeNode *Node,
226 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
227 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap);
228
229 /// HoistOutOfLoop - Walk the specified loop in the CFG (defined by all
230 /// blocks dominated by the specified header block, and that are in the
231 /// current loop) in depth first order w.r.t the DominatorTree. This allows
232 /// us to visit definitions before uses, allowing us to hoist a loop body in
233 /// one pass without iteration.
Bill Wendling0f940c92007-12-07 21:42:31 +0000234 ///
Pete Cooperacde91e2011-12-22 02:05:40 +0000235 void HoistOutOfLoop(MachineDomTreeNode *LoopHeaderNode);
236 void HoistRegion(MachineDomTreeNode *N, bool IsHeader);
Bill Wendling0f940c92007-12-07 21:42:31 +0000237
Evan Cheng61560e22011-09-01 01:45:00 +0000238 /// getRegisterClassIDAndCost - For a given MI, register, and the operand
239 /// index, return the ID and cost of its representative register class by
240 /// reference.
241 void getRegisterClassIDAndCost(const MachineInstr *MI,
242 unsigned Reg, unsigned OpIdx,
243 unsigned &RCId, unsigned &RCCost) const;
244
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000245 /// InitRegPressure - Find all virtual register references that are liveout
246 /// of the preheader to initialize the starting "register pressure". Note
247 /// this does not count live through (livein but not used) registers.
Evan Cheng0e673912010-10-14 01:16:09 +0000248 void InitRegPressure(MachineBasicBlock *BB);
249
Evan Cheng134982d2010-10-20 22:03:58 +0000250 /// UpdateRegPressure - Update estimate of register pressure after the
251 /// specified instruction.
252 void UpdateRegPressure(const MachineInstr *MI);
Evan Cheng0e673912010-10-14 01:16:09 +0000253
Dan Gohman5c952302009-10-29 17:47:20 +0000254 /// ExtractHoistableLoad - Unfold a load from the given machineinstr if
255 /// the load itself could be hoisted. Return the unfolded and hoistable
256 /// load, or null if the load couldn't be unfolded or if it wouldn't
257 /// be hoistable.
258 MachineInstr *ExtractHoistableLoad(MachineInstr *MI);
259
Evan Cheng78e5c112009-11-07 03:52:02 +0000260 /// LookForDuplicate - Find an instruction amount PrevMIs that is a
261 /// duplicate of MI. Return this instruction if it's found.
262 const MachineInstr *LookForDuplicate(const MachineInstr *MI,
263 std::vector<const MachineInstr*> &PrevMIs);
264
Evan Cheng9fb744e2009-11-05 00:51:13 +0000265 /// EliminateCSE - Given a LICM'ed instruction, look for an instruction on
266 /// the preheader that compute the same value. If it's found, do a RAU on
267 /// with the definition of the existing instruction rather than hoisting
268 /// the instruction to the preheader.
269 bool EliminateCSE(MachineInstr *MI,
270 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI);
271
Evan Cheng7efba852011-10-12 00:09:14 +0000272 /// MayCSE - Return true if the given instruction will be CSE'd if it's
273 /// hoisted out of the loop.
274 bool MayCSE(MachineInstr *MI);
275
Bill Wendling0f940c92007-12-07 21:42:31 +0000276 /// Hoist - When an instruction is found to only use loop invariant operands
277 /// that is safe to hoist, this instruction is called to do the dirty work.
Evan Cheng134982d2010-10-20 22:03:58 +0000278 /// It returns true if the instruction is hoisted.
279 bool Hoist(MachineInstr *MI, MachineBasicBlock *Preheader);
Evan Cheng777c6b72009-11-03 21:40:02 +0000280
281 /// InitCSEMap - Initialize the CSE map with instructions that are in the
282 /// current loop preheader that may become duplicates of instructions that
283 /// are hoisted out of the loop.
284 void InitCSEMap(MachineBasicBlock *BB);
Dan Gohman853d3fb2010-06-22 17:25:57 +0000285
286 /// getCurPreheader - Get the preheader for the current loop, splitting
287 /// a critical edge if needed.
288 MachineBasicBlock *getCurPreheader();
Bill Wendling0f940c92007-12-07 21:42:31 +0000289 };
Bill Wendling0f940c92007-12-07 21:42:31 +0000290} // end anonymous namespace
291
Dan Gohman844731a2008-05-13 00:00:25 +0000292char MachineLICM::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000293INITIALIZE_PASS_BEGIN(MachineLICM, "machinelicm",
294 "Machine Loop Invariant Code Motion", false, false)
295INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
296INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
297INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
298INITIALIZE_PASS_END(MachineLICM, "machinelicm",
Owen Andersonce665bd2010-10-07 22:25:06 +0000299 "Machine Loop Invariant Code Motion", false, false)
Dan Gohman844731a2008-05-13 00:00:25 +0000300
Evan Chengd94671a2010-04-07 00:41:17 +0000301FunctionPass *llvm::createMachineLICMPass(bool PreRegAlloc) {
302 return new MachineLICM(PreRegAlloc);
303}
Bill Wendling0f940c92007-12-07 21:42:31 +0000304
Dan Gohman853d3fb2010-06-22 17:25:57 +0000305/// LoopIsOuterMostWithPredecessor - Test if the given loop is the outer-most
306/// loop that has a unique predecessor.
307static bool LoopIsOuterMostWithPredecessor(MachineLoop *CurLoop) {
Dan Gohmanaa742602010-07-09 18:49:45 +0000308 // Check whether this loop even has a unique predecessor.
309 if (!CurLoop->getLoopPredecessor())
310 return false;
311 // Ok, now check to see if any of its outer loops do.
Dan Gohmanc475c362009-01-15 22:01:38 +0000312 for (MachineLoop *L = CurLoop->getParentLoop(); L; L = L->getParentLoop())
Dan Gohman853d3fb2010-06-22 17:25:57 +0000313 if (L->getLoopPredecessor())
Dan Gohmanc475c362009-01-15 22:01:38 +0000314 return false;
Dan Gohmanaa742602010-07-09 18:49:45 +0000315 // None of them did, so this is the outermost with a unique predecessor.
Dan Gohmanc475c362009-01-15 22:01:38 +0000316 return true;
317}
318
Bill Wendling0f940c92007-12-07 21:42:31 +0000319bool MachineLICM::runOnMachineFunction(MachineFunction &MF) {
Evan Chengd94671a2010-04-07 00:41:17 +0000320 if (PreRegAlloc)
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000321 DEBUG(dbgs() << "******** Pre-regalloc Machine LICM: ");
Evan Chengd94671a2010-04-07 00:41:17 +0000322 else
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000323 DEBUG(dbgs() << "******** Post-regalloc Machine LICM: ");
324 DEBUG(dbgs() << MF.getFunction()->getName() << " ********\n");
Bill Wendlinga17ad592007-12-11 22:22:22 +0000325
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000326 Changed = FirstInLoop = false;
Bill Wendlingacb04ec2008-08-31 02:30:23 +0000327 TM = &MF.getTarget();
Bill Wendling9258cd32008-01-02 19:32:43 +0000328 TII = TM->getInstrInfo();
Evan Cheng0e673912010-10-14 01:16:09 +0000329 TLI = TM->getTargetLowering();
Dan Gohmana8fb3362009-09-25 23:58:45 +0000330 TRI = TM->getRegisterInfo();
Evan Chengd94671a2010-04-07 00:41:17 +0000331 MFI = MF.getFrameInfo();
Evan Cheng0e673912010-10-14 01:16:09 +0000332 MRI = &MF.getRegInfo();
333 InstrItins = TM->getInstrItineraryData();
Dan Gohman45094e32009-09-26 02:34:00 +0000334 AllocatableSet = TRI->getAllocatableSet(MF);
Bill Wendling0f940c92007-12-07 21:42:31 +0000335
Evan Cheng0e673912010-10-14 01:16:09 +0000336 if (PreRegAlloc) {
337 // Estimate register pressure during pre-regalloc pass.
338 unsigned NumRC = TRI->getNumRegClasses();
339 RegPressure.resize(NumRC);
Evan Cheng0e673912010-10-14 01:16:09 +0000340 std::fill(RegPressure.begin(), RegPressure.end(), 0);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000341 RegLimit.resize(NumRC);
Evan Cheng0e673912010-10-14 01:16:09 +0000342 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
343 E = TRI->regclass_end(); I != E; ++I)
Cameron Zwarichbe2119e2011-03-07 21:56:36 +0000344 RegLimit[(*I)->getID()] = TRI->getRegPressureLimit(*I, MF);
Evan Cheng0e673912010-10-14 01:16:09 +0000345 }
346
Bill Wendling0f940c92007-12-07 21:42:31 +0000347 // Get our Loop information...
Evan Cheng4038f9c2010-04-08 01:03:47 +0000348 MLI = &getAnalysis<MachineLoopInfo>();
349 DT = &getAnalysis<MachineDominatorTree>();
350 AA = &getAnalysis<AliasAnalysis>();
Bill Wendling0f940c92007-12-07 21:42:31 +0000351
Dan Gohmanaa742602010-07-09 18:49:45 +0000352 SmallVector<MachineLoop *, 8> Worklist(MLI->begin(), MLI->end());
353 while (!Worklist.empty()) {
354 CurLoop = Worklist.pop_back_val();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000355 CurPreheader = 0;
Bill Wendling0f940c92007-12-07 21:42:31 +0000356
Evan Cheng4038f9c2010-04-08 01:03:47 +0000357 // If this is done before regalloc, only visit outer-most preheader-sporting
358 // loops.
Dan Gohmanaa742602010-07-09 18:49:45 +0000359 if (PreRegAlloc && !LoopIsOuterMostWithPredecessor(CurLoop)) {
360 Worklist.append(CurLoop->begin(), CurLoop->end());
Dan Gohmanc475c362009-01-15 22:01:38 +0000361 continue;
Dan Gohmanaa742602010-07-09 18:49:45 +0000362 }
Dan Gohmanc475c362009-01-15 22:01:38 +0000363
Evan Chengd94671a2010-04-07 00:41:17 +0000364 if (!PreRegAlloc)
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000365 HoistRegionPostRA();
Evan Chengd94671a2010-04-07 00:41:17 +0000366 else {
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000367 // CSEMap is initialized for loop header when the first instruction is
368 // being hoisted.
369 MachineDomTreeNode *N = DT->getNode(CurLoop->getHeader());
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000370 FirstInLoop = true;
Pete Cooperacde91e2011-12-22 02:05:40 +0000371 HoistOutOfLoop(N);
Evan Chengd94671a2010-04-07 00:41:17 +0000372 CSEMap.clear();
373 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000374 }
375
376 return Changed;
377}
378
Evan Cheng4038f9c2010-04-08 01:03:47 +0000379/// InstructionStoresToFI - Return true if instruction stores to the
380/// specified frame.
381static bool InstructionStoresToFI(const MachineInstr *MI, int FI) {
382 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
383 oe = MI->memoperands_end(); o != oe; ++o) {
384 if (!(*o)->isStore() || !(*o)->getValue())
385 continue;
386 if (const FixedStackPseudoSourceValue *Value =
387 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
388 if (Value->getFrameIndex() == FI)
389 return true;
390 }
391 }
392 return false;
393}
394
395/// ProcessMI - Examine the instruction for potentai LICM candidate. Also
396/// gather register def and frame object update information.
397void MachineLICM::ProcessMI(MachineInstr *MI,
398 unsigned *PhysRegDefs,
399 SmallSet<int, 32> &StoredFIs,
400 SmallVector<CandidateInfo, 32> &Candidates) {
401 bool RuledOut = false;
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000402 bool HasNonInvariantUse = false;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000403 unsigned Def = 0;
404 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
405 const MachineOperand &MO = MI->getOperand(i);
406 if (MO.isFI()) {
407 // Remember if the instruction stores to the frame index.
408 int FI = MO.getIndex();
409 if (!StoredFIs.count(FI) &&
410 MFI->isSpillSlotObjectIndex(FI) &&
411 InstructionStoresToFI(MI, FI))
412 StoredFIs.insert(FI);
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000413 HasNonInvariantUse = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000414 continue;
415 }
416
417 if (!MO.isReg())
418 continue;
419 unsigned Reg = MO.getReg();
420 if (!Reg)
421 continue;
422 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
423 "Not expecting virtual register!");
424
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000425 if (!MO.isDef()) {
Evan Cheng63275372010-04-13 22:13:34 +0000426 if (Reg && PhysRegDefs[Reg])
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000427 // If it's using a non-loop-invariant register, then it's obviously not
428 // safe to hoist.
429 HasNonInvariantUse = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000430 continue;
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000431 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000432
433 if (MO.isImplicit()) {
434 ++PhysRegDefs[Reg];
435 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
436 ++PhysRegDefs[*AS];
437 if (!MO.isDead())
438 // Non-dead implicit def? This cannot be hoisted.
439 RuledOut = true;
440 // No need to check if a dead implicit def is also defined by
441 // another instruction.
442 continue;
443 }
444
445 // FIXME: For now, avoid instructions with multiple defs, unless
446 // it's a dead implicit def.
447 if (Def)
448 RuledOut = true;
449 else
450 Def = Reg;
451
452 // If we have already seen another instruction that defines the same
453 // register, then this is not safe.
454 if (++PhysRegDefs[Reg] > 1)
455 // MI defined register is seen defined by another instruction in
456 // the loop, it cannot be a LICM candidate.
457 RuledOut = true;
458 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
459 if (++PhysRegDefs[*AS] > 1)
460 RuledOut = true;
461 }
462
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000463 // Only consider reloads for now and remats which do not have register
464 // operands. FIXME: Consider unfold load folding instructions.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000465 if (Def && !RuledOut) {
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000466 int FI = INT_MIN;
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000467 if ((!HasNonInvariantUse && IsLICMCandidate(*MI)) ||
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000468 (TII->isLoadFromStackSlot(MI, FI) && MFI->isSpillSlotObjectIndex(FI)))
469 Candidates.push_back(CandidateInfo(MI, Def, FI));
Evan Cheng4038f9c2010-04-08 01:03:47 +0000470 }
471}
472
473/// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop
474/// invariants out to the preheader.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000475void MachineLICM::HoistRegionPostRA() {
Evan Chengd94671a2010-04-07 00:41:17 +0000476 unsigned NumRegs = TRI->getNumRegs();
477 unsigned *PhysRegDefs = new unsigned[NumRegs];
478 std::fill(PhysRegDefs, PhysRegDefs + NumRegs, 0);
479
Evan Cheng4038f9c2010-04-08 01:03:47 +0000480 SmallVector<CandidateInfo, 32> Candidates;
Evan Chengd94671a2010-04-07 00:41:17 +0000481 SmallSet<int, 32> StoredFIs;
482
483 // Walk the entire region, count number of defs for each register, and
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000484 // collect potential LICM candidates.
485 const std::vector<MachineBasicBlock*> Blocks = CurLoop->getBlocks();
486 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
487 MachineBasicBlock *BB = Blocks[i];
Bill Wendlinga2e87912011-10-12 02:58:01 +0000488
489 // If the header of the loop containing this basic block is a landing pad,
490 // then don't try to hoist instructions out of this loop.
491 const MachineLoop *ML = MLI->getLoopFor(BB);
492 if (ML && ML->getHeader()->isLandingPad()) continue;
493
Evan Chengd94671a2010-04-07 00:41:17 +0000494 // Conservatively treat live-in's as an external def.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000495 // FIXME: That means a reload that're reused in successor block(s) will not
496 // be LICM'ed.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000497 for (MachineBasicBlock::livein_iterator I = BB->livein_begin(),
Evan Chengd94671a2010-04-07 00:41:17 +0000498 E = BB->livein_end(); I != E; ++I) {
499 unsigned Reg = *I;
500 ++PhysRegDefs[Reg];
Evan Cheng4038f9c2010-04-08 01:03:47 +0000501 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
502 ++PhysRegDefs[*AS];
Evan Chengd94671a2010-04-07 00:41:17 +0000503 }
504
Evan Chengfad62872011-10-11 23:48:44 +0000505 SpeculationState = SpeculateUnknown;
Evan Chengd94671a2010-04-07 00:41:17 +0000506 for (MachineBasicBlock::iterator
507 MII = BB->begin(), E = BB->end(); MII != E; ++MII) {
Evan Chengd94671a2010-04-07 00:41:17 +0000508 MachineInstr *MI = &*MII;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000509 ProcessMI(MI, PhysRegDefs, StoredFIs, Candidates);
Evan Chengd94671a2010-04-07 00:41:17 +0000510 }
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000511 }
Evan Chengd94671a2010-04-07 00:41:17 +0000512
513 // Now evaluate whether the potential candidates qualify.
514 // 1. Check if the candidate defined register is defined by another
515 // instruction in the loop.
516 // 2. If the candidate is a load from stack slot (always true for now),
517 // check if the slot is stored anywhere in the loop.
518 for (unsigned i = 0, e = Candidates.size(); i != e; ++i) {
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000519 if (Candidates[i].FI != INT_MIN &&
520 StoredFIs.count(Candidates[i].FI))
Evan Chengd94671a2010-04-07 00:41:17 +0000521 continue;
522
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000523 if (PhysRegDefs[Candidates[i].Def] == 1) {
524 bool Safe = true;
525 MachineInstr *MI = Candidates[i].MI;
Evan Chengc15d9132010-04-13 20:25:29 +0000526 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
527 const MachineOperand &MO = MI->getOperand(j);
Evan Cheng63275372010-04-13 22:13:34 +0000528 if (!MO.isReg() || MO.isDef() || !MO.getReg())
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000529 continue;
530 if (PhysRegDefs[MO.getReg()]) {
531 // If it's using a non-loop-invariant register, then it's obviously
532 // not safe to hoist.
533 Safe = false;
534 break;
535 }
536 }
537 if (Safe)
538 HoistPostRA(MI, Candidates[i].Def);
539 }
Evan Chengd94671a2010-04-07 00:41:17 +0000540 }
Benjamin Kramer678d9b72010-04-12 11:38:35 +0000541
542 delete[] PhysRegDefs;
Evan Chengd94671a2010-04-07 00:41:17 +0000543}
544
Jakob Stoklund Olesen9196ab62010-04-20 18:45:47 +0000545/// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the current
546/// loop, and make sure it is not killed by any instructions in the loop.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000547void MachineLICM::AddToLiveIns(unsigned Reg) {
548 const std::vector<MachineBasicBlock*> Blocks = CurLoop->getBlocks();
Jakob Stoklund Olesen9196ab62010-04-20 18:45:47 +0000549 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
550 MachineBasicBlock *BB = Blocks[i];
551 if (!BB->isLiveIn(Reg))
552 BB->addLiveIn(Reg);
553 for (MachineBasicBlock::iterator
554 MII = BB->begin(), E = BB->end(); MII != E; ++MII) {
555 MachineInstr *MI = &*MII;
556 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
557 MachineOperand &MO = MI->getOperand(i);
558 if (!MO.isReg() || !MO.getReg() || MO.isDef()) continue;
559 if (MO.getReg() == Reg || TRI->isSuperRegister(Reg, MO.getReg()))
560 MO.setIsKill(false);
561 }
562 }
563 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000564}
565
566/// HoistPostRA - When an instruction is found to only use loop invariant
567/// operands that is safe to hoist, this instruction is called to do the
568/// dirty work.
569void MachineLICM::HoistPostRA(MachineInstr *MI, unsigned Def) {
Dan Gohman853d3fb2010-06-22 17:25:57 +0000570 MachineBasicBlock *Preheader = getCurPreheader();
571 if (!Preheader) return;
572
Evan Chengd94671a2010-04-07 00:41:17 +0000573 // Now move the instructions to the predecessor, inserting it before any
574 // terminator instructions.
575 DEBUG({
576 dbgs() << "Hoisting " << *MI;
Dan Gohman853d3fb2010-06-22 17:25:57 +0000577 if (Preheader->getBasicBlock())
Evan Chengd94671a2010-04-07 00:41:17 +0000578 dbgs() << " to MachineBasicBlock "
Dan Gohman853d3fb2010-06-22 17:25:57 +0000579 << Preheader->getName();
Evan Chengd94671a2010-04-07 00:41:17 +0000580 if (MI->getParent()->getBasicBlock())
581 dbgs() << " from MachineBasicBlock "
582 << MI->getParent()->getName();
583 dbgs() << "\n";
584 });
585
586 // Splice the instruction to the preheader.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000587 MachineBasicBlock *MBB = MI->getParent();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000588 Preheader->splice(Preheader->getFirstTerminator(), MBB, MI);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000589
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000590 // Add register to livein list to all the BBs in the current loop since a
591 // loop invariant must be kept live throughout the whole loop. This is
592 // important to ensure later passes do not scavenge the def register.
593 AddToLiveIns(Def);
Evan Chengd94671a2010-04-07 00:41:17 +0000594
595 ++NumPostRAHoisted;
596 Changed = true;
597}
598
Devang Patel2e350472011-10-11 18:09:58 +0000599// IsGuaranteedToExecute - Check if this mbb is guaranteed to execute.
600// If not then a load from this mbb may not be safe to hoist.
601bool MachineLICM::IsGuaranteedToExecute(MachineBasicBlock *BB) {
Evan Chengfad62872011-10-11 23:48:44 +0000602 if (SpeculationState != SpeculateUnknown)
603 return SpeculationState == SpeculateFalse;
604
Devang Patel2e350472011-10-11 18:09:58 +0000605 if (BB != CurLoop->getHeader()) {
606 // Check loop exiting blocks.
607 SmallVector<MachineBasicBlock*, 8> CurrentLoopExitingBlocks;
608 CurLoop->getExitingBlocks(CurrentLoopExitingBlocks);
609 for (unsigned i = 0, e = CurrentLoopExitingBlocks.size(); i != e; ++i)
610 if (!DT->dominates(BB, CurrentLoopExitingBlocks[i])) {
Nick Lewyckyea3abd52011-10-13 01:09:50 +0000611 SpeculationState = SpeculateTrue;
612 return false;
Devang Patel2e350472011-10-11 18:09:58 +0000613 }
614 }
615
Evan Chengfad62872011-10-11 23:48:44 +0000616 SpeculationState = SpeculateFalse;
617 return true;
Devang Patel2e350472011-10-11 18:09:58 +0000618}
619
Pete Cooperacde91e2011-12-22 02:05:40 +0000620void MachineLICM::EnterScope(MachineBasicBlock *MBB) {
621 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
Bill Wendling0f940c92007-12-07 21:42:31 +0000622
Pete Cooperacde91e2011-12-22 02:05:40 +0000623 // Remember livein register pressure.
624 BackTrace.push_back(RegPressure);
625}
Bill Wendlinga2e87912011-10-12 02:58:01 +0000626
Pete Cooperacde91e2011-12-22 02:05:40 +0000627void MachineLICM::ExitScope(MachineBasicBlock *MBB) {
628 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
629 BackTrace.pop_back();
630}
Bill Wendling0f940c92007-12-07 21:42:31 +0000631
Pete Cooperacde91e2011-12-22 02:05:40 +0000632/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
633/// dominator tree node if its a leaf or all of its children are done. Walk
634/// up the dominator tree to destroy ancestors which are now done.
635void MachineLICM::ExitScopeIfDone(MachineDomTreeNode *Node,
636 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
637 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap) {
638 if (OpenChildren[Node])
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000639 return;
Evan Cheng0e673912010-10-14 01:16:09 +0000640
Pete Cooperacde91e2011-12-22 02:05:40 +0000641 // Pop scope.
642 ExitScope(Node->getBlock());
643
644 // Now traverse upwards to pop ancestors whose offsprings are all done.
645 while (MachineDomTreeNode *Parent = ParentMap[Node]) {
646 unsigned Left = --OpenChildren[Parent];
647 if (Left != 0)
648 break;
649 ExitScope(Parent->getBlock());
650 Node = Parent;
651 }
652}
653
654/// HoistOutOfLoop - Walk the specified loop in the CFG (defined by all
655/// blocks dominated by the specified header block, and that are in the
656/// current loop) in depth first order w.r.t the DominatorTree. This allows
657/// us to visit definitions before uses, allowing us to hoist a loop body in
658/// one pass without iteration.
659///
660void MachineLICM::HoistOutOfLoop(MachineDomTreeNode *HeaderN) {
661 SmallVector<MachineDomTreeNode*, 32> Scopes;
662 SmallVector<MachineDomTreeNode*, 8> WorkList;
663 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> ParentMap;
664 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
665
666 // Perform a DFS walk to determine the order of visit.
667 WorkList.push_back(HeaderN);
668 do {
669 MachineDomTreeNode *Node = WorkList.pop_back_val();
670 assert(Node != 0 && "Null dominator tree node?");
671 MachineBasicBlock *BB = Node->getBlock();
672
673 // If the header of the loop containing this basic block is a landing pad,
674 // then don't try to hoist instructions out of this loop.
675 const MachineLoop *ML = MLI->getLoopFor(BB);
676 if (ML && ML->getHeader()->isLandingPad())
677 continue;
678
679 // If this subregion is not in the top level loop at all, exit.
680 if (!CurLoop->contains(BB))
681 continue;
682
683 Scopes.push_back(Node);
684 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
685 unsigned NumChildren = Children.size();
686
687 // Don't hoist things out of a large switch statement. This often causes
688 // code to be hoisted that wasn't going to be executed, and increases
689 // register pressure in a situation where it's likely to matter.
690 if (BB->succ_size() >= 25)
691 NumChildren = 0;
692
693 OpenChildren[Node] = NumChildren;
694 // Add children in reverse order as then the next popped worklist node is
695 // the first child of this node. This means we ultimately traverse the
696 // DOM tree in exactly the same order as if we'd recursed.
697 for (int i = (int)NumChildren-1; i >= 0; --i) {
698 MachineDomTreeNode *Child = Children[i];
699 ParentMap[Child] = Node;
700 WorkList.push_back(Child);
701 }
702 } while (!WorkList.empty());
703
704 if (Scopes.size() != 0) {
705 MachineBasicBlock *Preheader = getCurPreheader();
706 if (!Preheader)
707 return;
708
Evan Cheng134982d2010-10-20 22:03:58 +0000709 // Compute registers which are livein into the loop headers.
Evan Cheng23128422010-10-19 18:58:51 +0000710 RegSeen.clear();
711 BackTrace.clear();
712 InitRegPressure(Preheader);
Daniel Dunbar98694132010-10-19 17:14:24 +0000713 }
Evan Cheng11e8b742010-10-19 00:55:07 +0000714
Pete Cooperacde91e2011-12-22 02:05:40 +0000715 // Now perform LICM.
716 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
717 MachineDomTreeNode *Node = Scopes[i];
718 MachineBasicBlock *MBB = Node->getBlock();
Evan Cheng23128422010-10-19 18:58:51 +0000719
Pete Cooperacde91e2011-12-22 02:05:40 +0000720 MachineBasicBlock *Preheader = getCurPreheader();
721 if (!Preheader)
722 continue;
723
724 EnterScope(MBB);
725
726 // Process the block
727 SpeculationState = SpeculateUnknown;
728 for (MachineBasicBlock::iterator
729 MII = MBB->begin(), E = MBB->end(); MII != E; ) {
730 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
731 MachineInstr *MI = &*MII;
732 if (!Hoist(MI, Preheader))
733 UpdateRegPressure(MI);
734 MII = NextMII;
735 }
736
737 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
738 ExitScopeIfDone(Node, OpenChildren, ParentMap);
Dan Gohmanc475c362009-01-15 22:01:38 +0000739 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000740}
741
Evan Cheng134982d2010-10-20 22:03:58 +0000742static bool isOperandKill(const MachineOperand &MO, MachineRegisterInfo *MRI) {
743 return MO.isKill() || MRI->hasOneNonDBGUse(MO.getReg());
744}
745
Evan Cheng61560e22011-09-01 01:45:00 +0000746/// getRegisterClassIDAndCost - For a given MI, register, and the operand
747/// index, return the ID and cost of its representative register class.
748void
749MachineLICM::getRegisterClassIDAndCost(const MachineInstr *MI,
750 unsigned Reg, unsigned OpIdx,
751 unsigned &RCId, unsigned &RCCost) const {
752 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
753 EVT VT = *RC->vt_begin();
Owen Anderson99aa14f2011-11-16 01:02:57 +0000754 if (VT == MVT::Untyped) {
Evan Cheng61560e22011-09-01 01:45:00 +0000755 RCId = RC->getID();
756 RCCost = 1;
757 } else {
758 RCId = TLI->getRepRegClassFor(VT)->getID();
759 RCCost = TLI->getRepRegClassCostFor(VT);
760 }
761}
762
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000763/// InitRegPressure - Find all virtual register references that are liveout of
764/// the preheader to initialize the starting "register pressure". Note this
765/// does not count live through (livein but not used) registers.
Evan Cheng0e673912010-10-14 01:16:09 +0000766void MachineLICM::InitRegPressure(MachineBasicBlock *BB) {
Evan Cheng0e673912010-10-14 01:16:09 +0000767 std::fill(RegPressure.begin(), RegPressure.end(), 0);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000768
Evan Cheng134982d2010-10-20 22:03:58 +0000769 // If the preheader has only a single predecessor and it ends with a
770 // fallthrough or an unconditional branch, then scan its predecessor for live
771 // defs as well. This happens whenever the preheader is created by splitting
772 // the critical edge from the loop predecessor to the loop header.
773 if (BB->pred_size() == 1) {
774 MachineBasicBlock *TBB = 0, *FBB = 0;
775 SmallVector<MachineOperand, 4> Cond;
776 if (!TII->AnalyzeBranch(*BB, TBB, FBB, Cond, false) && Cond.empty())
777 InitRegPressure(*BB->pred_begin());
778 }
779
Evan Cheng0e673912010-10-14 01:16:09 +0000780 for (MachineBasicBlock::iterator MII = BB->begin(), E = BB->end();
781 MII != E; ++MII) {
782 MachineInstr *MI = &*MII;
783 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
784 const MachineOperand &MO = MI->getOperand(i);
785 if (!MO.isReg() || MO.isImplicit())
786 continue;
787 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000788 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +0000789 continue;
Evan Cheng0e673912010-10-14 01:16:09 +0000790
Andrew Trickdc986d22010-10-19 02:50:50 +0000791 bool isNew = RegSeen.insert(Reg);
Evan Cheng61560e22011-09-01 01:45:00 +0000792 unsigned RCId, RCCost;
793 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000794 if (MO.isDef())
Evan Cheng61560e22011-09-01 01:45:00 +0000795 RegPressure[RCId] += RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000796 else {
Evan Cheng134982d2010-10-20 22:03:58 +0000797 bool isKill = isOperandKill(MO, MRI);
798 if (isNew && !isKill)
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000799 // Haven't seen this, it must be a livein.
Evan Cheng61560e22011-09-01 01:45:00 +0000800 RegPressure[RCId] += RCCost;
Evan Cheng134982d2010-10-20 22:03:58 +0000801 else if (!isNew && isKill)
Evan Cheng61560e22011-09-01 01:45:00 +0000802 RegPressure[RCId] -= RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000803 }
Evan Cheng0e673912010-10-14 01:16:09 +0000804 }
805 }
806}
807
Evan Cheng134982d2010-10-20 22:03:58 +0000808/// UpdateRegPressure - Update estimate of register pressure after the
809/// specified instruction.
810void MachineLICM::UpdateRegPressure(const MachineInstr *MI) {
811 if (MI->isImplicitDef())
812 return;
Evan Cheng0e673912010-10-14 01:16:09 +0000813
Evan Cheng134982d2010-10-20 22:03:58 +0000814 SmallVector<unsigned, 4> Defs;
Evan Cheng0e673912010-10-14 01:16:09 +0000815 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
816 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng23128422010-10-19 18:58:51 +0000817 if (!MO.isReg() || MO.isImplicit())
Evan Cheng0e673912010-10-14 01:16:09 +0000818 continue;
819 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000820 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +0000821 continue;
822
Andrew Trickdc986d22010-10-19 02:50:50 +0000823 bool isNew = RegSeen.insert(Reg);
Evan Cheng23128422010-10-19 18:58:51 +0000824 if (MO.isDef())
825 Defs.push_back(Reg);
Evan Cheng134982d2010-10-20 22:03:58 +0000826 else if (!isNew && isOperandKill(MO, MRI)) {
Evan Cheng61560e22011-09-01 01:45:00 +0000827 unsigned RCId, RCCost;
828 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng134982d2010-10-20 22:03:58 +0000829 if (RCCost > RegPressure[RCId])
830 RegPressure[RCId] = 0;
831 else
Evan Cheng23128422010-10-19 18:58:51 +0000832 RegPressure[RCId] -= RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000833 }
Evan Cheng0e673912010-10-14 01:16:09 +0000834 }
Evan Cheng0e673912010-10-14 01:16:09 +0000835
Evan Cheng61560e22011-09-01 01:45:00 +0000836 unsigned Idx = 0;
Evan Cheng23128422010-10-19 18:58:51 +0000837 while (!Defs.empty()) {
838 unsigned Reg = Defs.pop_back_val();
Evan Cheng61560e22011-09-01 01:45:00 +0000839 unsigned RCId, RCCost;
840 getRegisterClassIDAndCost(MI, Reg, Idx, RCId, RCCost);
Evan Cheng0e673912010-10-14 01:16:09 +0000841 RegPressure[RCId] += RCCost;
Evan Cheng61560e22011-09-01 01:45:00 +0000842 ++Idx;
Evan Cheng0e673912010-10-14 01:16:09 +0000843 }
844}
845
Devang Patel06e16bb2011-10-20 17:42:23 +0000846/// isLoadFromGOTOrConstantPool - Return true if this machine instruction
847/// loads from global offset table or constant pool.
848static bool isLoadFromGOTOrConstantPool(MachineInstr &MI) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000849 assert (MI.mayLoad() && "Expected MI that loads!");
Devang Patel6c15fec2011-10-17 17:35:01 +0000850 for (MachineInstr::mmo_iterator I = MI.memoperands_begin(),
851 E = MI.memoperands_end(); I != E; ++I) {
852 if (const Value *V = (*I)->getValue()) {
853 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
Devang Patel06e16bb2011-10-20 17:42:23 +0000854 if (PSV == PSV->getGOT() || PSV == PSV->getConstantPool())
Devang Patel6c15fec2011-10-17 17:35:01 +0000855 return true;
856 }
857 }
858 return false;
859}
860
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000861/// IsLICMCandidate - Returns true if the instruction may be a suitable
862/// candidate for LICM. e.g. If the instruction is a call, then it's obviously
863/// not safe to hoist it.
864bool MachineLICM::IsLICMCandidate(MachineInstr &I) {
Chris Lattner77910802010-07-12 00:00:35 +0000865 // Check if it's safe to move the instruction.
866 bool DontMoveAcrossStore = true;
867 if (!I.isSafeToMove(TII, AA, DontMoveAcrossStore))
Chris Lattnera22edc82008-01-10 23:08:24 +0000868 return false;
Devang Patel2e350472011-10-11 18:09:58 +0000869
870 // If it is load then check if it is guaranteed to execute by making sure that
871 // it dominates all exiting blocks. If it doesn't, then there is a path out of
Devang Patele6de9f32011-10-20 17:31:18 +0000872 // the loop which does not execute this load, so we can't hoist it. Loads
873 // from constant memory are not safe to speculate all the time, for example
874 // indexed load from a jump table.
Devang Patel2e350472011-10-11 18:09:58 +0000875 // Stores and side effects are already checked by isSafeToMove.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000876 if (I.mayLoad() && !isLoadFromGOTOrConstantPool(I) &&
Devang Patel6c15fec2011-10-17 17:35:01 +0000877 !IsGuaranteedToExecute(I.getParent()))
Devang Patel2e350472011-10-11 18:09:58 +0000878 return false;
879
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000880 return true;
881}
882
883/// IsLoopInvariantInst - Returns true if the instruction is loop
884/// invariant. I.e., all virtual register operands are defined outside of the
885/// loop, physical registers aren't accessed explicitly, and there are no side
886/// effects that aren't captured by the operands or other flags.
887///
888bool MachineLICM::IsLoopInvariantInst(MachineInstr &I) {
889 if (!IsLICMCandidate(I))
890 return false;
Bill Wendling074223a2008-03-10 08:13:01 +0000891
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000892 // The instruction is loop invariant if all of its operands are.
Bill Wendling0f940c92007-12-07 21:42:31 +0000893 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
894 const MachineOperand &MO = I.getOperand(i);
895
Dan Gohmand735b802008-10-03 15:45:36 +0000896 if (!MO.isReg())
Bill Wendlingfb018d02008-08-20 20:32:05 +0000897 continue;
898
Dan Gohmanc475c362009-01-15 22:01:38 +0000899 unsigned Reg = MO.getReg();
900 if (Reg == 0) continue;
901
902 // Don't hoist an instruction that uses or defines a physical register.
Dan Gohmana8fb3362009-09-25 23:58:45 +0000903 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohmana8fb3362009-09-25 23:58:45 +0000904 if (MO.isUse()) {
905 // If the physreg has no defs anywhere, it's just an ambient register
Dan Gohman45094e32009-09-26 02:34:00 +0000906 // and we can freely move its uses. Alternatively, if it's allocatable,
907 // it could get allocated to something with a def during allocation.
Evan Cheng0e673912010-10-14 01:16:09 +0000908 if (!MRI->def_empty(Reg))
Dan Gohmana8fb3362009-09-25 23:58:45 +0000909 return false;
Dan Gohman45094e32009-09-26 02:34:00 +0000910 if (AllocatableSet.test(Reg))
911 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000912 // Check for a def among the register's aliases too.
Dan Gohman45094e32009-09-26 02:34:00 +0000913 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
914 unsigned AliasReg = *Alias;
Evan Cheng0e673912010-10-14 01:16:09 +0000915 if (!MRI->def_empty(AliasReg))
Dan Gohmana8fb3362009-09-25 23:58:45 +0000916 return false;
Dan Gohman45094e32009-09-26 02:34:00 +0000917 if (AllocatableSet.test(AliasReg))
918 return false;
919 }
Dan Gohmana8fb3362009-09-25 23:58:45 +0000920 // Otherwise it's safe to move.
921 continue;
922 } else if (!MO.isDead()) {
923 // A def that isn't dead. We can't move it.
924 return false;
Dan Gohmana363a9b2010-02-28 00:08:44 +0000925 } else if (CurLoop->getHeader()->isLiveIn(Reg)) {
926 // If the reg is live into the loop, we can't hoist an instruction
927 // which would clobber it.
928 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000929 }
930 }
Bill Wendlingfb018d02008-08-20 20:32:05 +0000931
932 if (!MO.isUse())
Bill Wendling0f940c92007-12-07 21:42:31 +0000933 continue;
934
Evan Cheng0e673912010-10-14 01:16:09 +0000935 assert(MRI->getVRegDef(Reg) &&
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000936 "Machine instr not mapped for this vreg?!");
Bill Wendling0f940c92007-12-07 21:42:31 +0000937
938 // If the loop contains the definition of an operand, then the instruction
939 // isn't loop invariant.
Evan Cheng0e673912010-10-14 01:16:09 +0000940 if (CurLoop->contains(MRI->getVRegDef(Reg)))
Bill Wendling0f940c92007-12-07 21:42:31 +0000941 return false;
942 }
943
944 // If we got this far, the instruction is loop invariant!
945 return true;
946}
947
Evan Chengaf6949d2009-02-05 08:45:46 +0000948
Evan Chengd67705f2011-04-11 21:09:18 +0000949/// HasAnyPHIUse - Return true if the specified register is used by any
950/// phi node.
951bool MachineLICM::HasAnyPHIUse(unsigned Reg) const {
Evan Cheng0e673912010-10-14 01:16:09 +0000952 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
953 UE = MRI->use_end(); UI != UE; ++UI) {
Evan Cheng45e94d62009-02-04 09:19:56 +0000954 MachineInstr *UseMI = &*UI;
Chris Lattner518bb532010-02-09 19:54:29 +0000955 if (UseMI->isPHI())
Evan Chengaf6949d2009-02-05 08:45:46 +0000956 return true;
Evan Chengd67705f2011-04-11 21:09:18 +0000957 // Look pass copies as well.
958 if (UseMI->isCopy()) {
959 unsigned Def = UseMI->getOperand(0).getReg();
960 if (TargetRegisterInfo::isVirtualRegister(Def) &&
961 HasAnyPHIUse(Def))
962 return true;
963 }
Evan Cheng45e94d62009-02-04 09:19:56 +0000964 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000965 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +0000966}
967
Evan Cheng23128422010-10-19 18:58:51 +0000968/// HasHighOperandLatency - Compute operand latency between a def of 'Reg'
969/// and an use in the current loop, return true if the target considered
970/// it 'high'.
971bool MachineLICM::HasHighOperandLatency(MachineInstr &MI,
Evan Chengc8141df2010-10-26 02:08:50 +0000972 unsigned DefIdx, unsigned Reg) const {
973 if (!InstrItins || InstrItins->isEmpty() || MRI->use_nodbg_empty(Reg))
Evan Cheng23128422010-10-19 18:58:51 +0000974 return false;
Evan Cheng0e673912010-10-14 01:16:09 +0000975
Evan Cheng0e673912010-10-14 01:16:09 +0000976 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
977 E = MRI->use_nodbg_end(); I != E; ++I) {
978 MachineInstr *UseMI = &*I;
Evan Chengc8141df2010-10-26 02:08:50 +0000979 if (UseMI->isCopyLike())
980 continue;
Evan Cheng0e673912010-10-14 01:16:09 +0000981 if (!CurLoop->contains(UseMI->getParent()))
982 continue;
983 for (unsigned i = 0, e = UseMI->getNumOperands(); i != e; ++i) {
984 const MachineOperand &MO = UseMI->getOperand(i);
985 if (!MO.isReg() || !MO.isUse())
986 continue;
987 unsigned MOReg = MO.getReg();
988 if (MOReg != Reg)
989 continue;
990
Evan Cheng23128422010-10-19 18:58:51 +0000991 if (TII->hasHighOperandLatency(InstrItins, MRI, &MI, DefIdx, UseMI, i))
992 return true;
Evan Cheng0e673912010-10-14 01:16:09 +0000993 }
994
Evan Cheng23128422010-10-19 18:58:51 +0000995 // Only look at the first in loop use.
996 break;
Evan Cheng0e673912010-10-14 01:16:09 +0000997 }
998
Evan Cheng23128422010-10-19 18:58:51 +0000999 return false;
Evan Cheng0e673912010-10-14 01:16:09 +00001000}
1001
Evan Chengc8141df2010-10-26 02:08:50 +00001002/// IsCheapInstruction - Return true if the instruction is marked "cheap" or
1003/// the operand latency between its def and a use is one or less.
1004bool MachineLICM::IsCheapInstruction(MachineInstr &MI) const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001005 if (MI.isAsCheapAsAMove() || MI.isCopyLike())
Evan Chengc8141df2010-10-26 02:08:50 +00001006 return true;
1007 if (!InstrItins || InstrItins->isEmpty())
1008 return false;
1009
1010 bool isCheap = false;
1011 unsigned NumDefs = MI.getDesc().getNumDefs();
1012 for (unsigned i = 0, e = MI.getNumOperands(); NumDefs && i != e; ++i) {
1013 MachineOperand &DefMO = MI.getOperand(i);
1014 if (!DefMO.isReg() || !DefMO.isDef())
1015 continue;
1016 --NumDefs;
1017 unsigned Reg = DefMO.getReg();
1018 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1019 continue;
1020
1021 if (!TII->hasLowDefLatency(InstrItins, &MI, i))
1022 return false;
1023 isCheap = true;
1024 }
1025
1026 return isCheap;
1027}
1028
Evan Cheng134982d2010-10-20 22:03:58 +00001029/// CanCauseHighRegPressure - Visit BBs from header to current BB, check
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001030/// if hoisting an instruction of the given cost matrix can cause high
1031/// register pressure.
Evan Cheng134982d2010-10-20 22:03:58 +00001032bool MachineLICM::CanCauseHighRegPressure(DenseMap<unsigned, int> &Cost) {
1033 for (DenseMap<unsigned, int>::iterator CI = Cost.begin(), CE = Cost.end();
1034 CI != CE; ++CI) {
1035 if (CI->second <= 0)
1036 continue;
1037
1038 unsigned RCId = CI->first;
1039 for (unsigned i = BackTrace.size(); i != 0; --i) {
1040 SmallVector<unsigned, 8> &RP = BackTrace[i-1];
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001041 if (RP[RCId] + CI->second >= RegLimit[RCId])
1042 return true;
1043 }
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001044 }
1045
1046 return false;
1047}
1048
Evan Cheng134982d2010-10-20 22:03:58 +00001049/// UpdateBackTraceRegPressure - Traverse the back trace from header to the
1050/// current block and update their register pressures to reflect the effect
1051/// of hoisting MI from the current block to the preheader.
1052void MachineLICM::UpdateBackTraceRegPressure(const MachineInstr *MI) {
1053 if (MI->isImplicitDef())
1054 return;
1055
1056 // First compute the 'cost' of the instruction, i.e. its contribution
1057 // to register pressure.
1058 DenseMap<unsigned, int> Cost;
1059 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
1060 const MachineOperand &MO = MI->getOperand(i);
1061 if (!MO.isReg() || MO.isImplicit())
1062 continue;
1063 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001064 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng134982d2010-10-20 22:03:58 +00001065 continue;
1066
Evan Cheng61560e22011-09-01 01:45:00 +00001067 unsigned RCId, RCCost;
1068 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng134982d2010-10-20 22:03:58 +00001069 if (MO.isDef()) {
1070 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
1071 if (CI != Cost.end())
1072 CI->second += RCCost;
1073 else
1074 Cost.insert(std::make_pair(RCId, RCCost));
1075 } else if (isOperandKill(MO, MRI)) {
1076 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
1077 if (CI != Cost.end())
1078 CI->second -= RCCost;
1079 else
1080 Cost.insert(std::make_pair(RCId, -RCCost));
1081 }
1082 }
1083
1084 // Update register pressure of blocks from loop header to current block.
1085 for (unsigned i = 0, e = BackTrace.size(); i != e; ++i) {
1086 SmallVector<unsigned, 8> &RP = BackTrace[i];
1087 for (DenseMap<unsigned, int>::iterator CI = Cost.begin(), CE = Cost.end();
1088 CI != CE; ++CI) {
1089 unsigned RCId = CI->first;
1090 RP[RCId] += CI->second;
1091 }
1092 }
1093}
1094
Evan Cheng45e94d62009-02-04 09:19:56 +00001095/// IsProfitableToHoist - Return true if it is potentially profitable to hoist
1096/// the given loop invariant.
Evan Chengc26abd92009-11-20 23:31:34 +00001097bool MachineLICM::IsProfitableToHoist(MachineInstr &MI) {
Evan Cheng0e673912010-10-14 01:16:09 +00001098 if (MI.isImplicitDef())
1099 return true;
1100
Evan Cheng23128422010-10-19 18:58:51 +00001101 // If the instruction is cheap, only hoist if it is re-materilizable. LICM
1102 // will increase register pressure. It's probably not worth it if the
1103 // instruction is cheap.
Evan Cheng87b75ba2009-11-20 19:55:37 +00001104 // Also hoist loads from constant memory, e.g. load from stubs, GOT. Hoisting
1105 // these tend to help performance in low register pressure situation. The
1106 // trade off is it may cause spill in high pressure situation. It will end up
1107 // adding a store in the loop preheader. But the reload is no more expensive.
1108 // The side benefit is these loads are frequently CSE'ed.
Evan Chengc8141df2010-10-26 02:08:50 +00001109 if (IsCheapInstruction(MI)) {
Evan Cheng23128422010-10-19 18:58:51 +00001110 if (!TII->isTriviallyReMaterializable(&MI, AA))
Evan Cheng0e673912010-10-14 01:16:09 +00001111 return false;
1112 } else {
Evan Cheng23128422010-10-19 18:58:51 +00001113 // Estimate register pressure to determine whether to LICM the instruction.
Evan Cheng0e673912010-10-14 01:16:09 +00001114 // In low register pressure situation, we can be more aggressive about
1115 // hoisting. Also, favors hoisting long latency instructions even in
1116 // moderately high pressure situation.
Dan Gohmanfca0b102010-11-11 18:08:43 +00001117 // FIXME: If there are long latency loop-invariant instructions inside the
1118 // loop at this point, why didn't the optimizer's LICM hoist them?
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001119 DenseMap<unsigned, int> Cost;
Evan Cheng0e673912010-10-14 01:16:09 +00001120 for (unsigned i = 0, e = MI.getDesc().getNumOperands(); i != e; ++i) {
1121 const MachineOperand &MO = MI.getOperand(i);
1122 if (!MO.isReg() || MO.isImplicit())
1123 continue;
1124 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001125 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +00001126 continue;
Evan Cheng61560e22011-09-01 01:45:00 +00001127
1128 unsigned RCId, RCCost;
1129 getRegisterClassIDAndCost(&MI, Reg, i, RCId, RCCost);
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001130 if (MO.isDef()) {
Evan Cheng23128422010-10-19 18:58:51 +00001131 if (HasHighOperandLatency(MI, i, Reg)) {
1132 ++NumHighLatency;
1133 return true;
Evan Cheng0e673912010-10-14 01:16:09 +00001134 }
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001135
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001136 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001137 if (CI != Cost.end())
1138 CI->second += RCCost;
1139 else
1140 Cost.insert(std::make_pair(RCId, RCCost));
Evan Cheng134982d2010-10-20 22:03:58 +00001141 } else if (isOperandKill(MO, MRI)) {
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001142 // Is a virtual register use is a kill, hoisting it out of the loop
1143 // may actually reduce register pressure or be register pressure
Evan Cheng134982d2010-10-20 22:03:58 +00001144 // neutral.
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001145 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
1146 if (CI != Cost.end())
1147 CI->second -= RCCost;
1148 else
1149 Cost.insert(std::make_pair(RCId, -RCCost));
Evan Cheng0e673912010-10-14 01:16:09 +00001150 }
1151 }
1152
Evan Cheng134982d2010-10-20 22:03:58 +00001153 // Visit BBs from header to current BB, if hoisting this doesn't cause
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001154 // high register pressure, then it's safe to proceed.
Evan Cheng134982d2010-10-20 22:03:58 +00001155 if (!CanCauseHighRegPressure(Cost)) {
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001156 ++NumLowRP;
Evan Cheng0e673912010-10-14 01:16:09 +00001157 return true;
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001158 }
Evan Cheng0e673912010-10-14 01:16:09 +00001159
Evan Cheng7007e4c2011-10-12 21:33:49 +00001160 // Do not "speculate" in high register pressure situation. If an
Evan Chengfad62872011-10-11 23:48:44 +00001161 // instruction is not guaranteed to be executed in the loop, it's best to be
1162 // conservative.
Evan Cheng7007e4c2011-10-12 21:33:49 +00001163 if (AvoidSpeculation &&
1164 (!IsGuaranteedToExecute(MI.getParent()) && !MayCSE(&MI)))
1165 return false;
1166
1167 // High register pressure situation, only hoist if the instruction is going to
1168 // be remat'ed.
1169 if (!TII->isTriviallyReMaterializable(&MI, AA) &&
1170 !MI.isInvariantLoad(AA))
Evan Cheng87b75ba2009-11-20 19:55:37 +00001171 return false;
Evan Cheng87b75ba2009-11-20 19:55:37 +00001172 }
Evan Cheng45e94d62009-02-04 09:19:56 +00001173
Evan Chengd67705f2011-04-11 21:09:18 +00001174 // If result(s) of this instruction is used by PHIs outside of the loop, then
1175 // don't hoist it if the instruction because it will introduce an extra copy.
Evan Cheng45e94d62009-02-04 09:19:56 +00001176 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1177 const MachineOperand &MO = MI.getOperand(i);
1178 if (!MO.isReg() || !MO.isDef())
1179 continue;
Evan Chengd67705f2011-04-11 21:09:18 +00001180 if (HasAnyPHIUse(MO.getReg()))
Evan Chengaf6949d2009-02-05 08:45:46 +00001181 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +00001182 }
Evan Chengaf6949d2009-02-05 08:45:46 +00001183
1184 return true;
1185}
1186
Dan Gohman5c952302009-10-29 17:47:20 +00001187MachineInstr *MachineLICM::ExtractHoistableLoad(MachineInstr *MI) {
Evan Chenge95f3192010-10-08 18:59:19 +00001188 // Don't unfold simple loads.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001189 if (MI->canFoldAsLoad())
Evan Chenge95f3192010-10-08 18:59:19 +00001190 return 0;
1191
Dan Gohman5c952302009-10-29 17:47:20 +00001192 // If not, we may be able to unfold a load and hoist that.
1193 // First test whether the instruction is loading from an amenable
1194 // memory location.
Evan Cheng9fe20092011-01-20 08:34:58 +00001195 if (!MI->isInvariantLoad(AA))
Evan Cheng87b75ba2009-11-20 19:55:37 +00001196 return 0;
1197
Dan Gohman5c952302009-10-29 17:47:20 +00001198 // Next determine the register class for a temporary register.
Dan Gohman0115e162009-10-30 22:18:41 +00001199 unsigned LoadRegIndex;
Dan Gohman5c952302009-10-29 17:47:20 +00001200 unsigned NewOpc =
1201 TII->getOpcodeAfterMemoryUnfold(MI->getOpcode(),
1202 /*UnfoldLoad=*/true,
Dan Gohman0115e162009-10-30 22:18:41 +00001203 /*UnfoldStore=*/false,
1204 &LoadRegIndex);
Dan Gohman5c952302009-10-29 17:47:20 +00001205 if (NewOpc == 0) return 0;
Evan Chenge837dea2011-06-28 19:10:37 +00001206 const MCInstrDesc &MID = TII->get(NewOpc);
1207 if (MID.getNumDefs() != 1) return 0;
1208 const TargetRegisterClass *RC = TII->getRegClass(MID, LoadRegIndex, TRI);
Dan Gohman5c952302009-10-29 17:47:20 +00001209 // Ok, we're unfolding. Create a temporary register and do the unfold.
Evan Cheng0e673912010-10-14 01:16:09 +00001210 unsigned Reg = MRI->createVirtualRegister(RC);
Evan Cheng87b75ba2009-11-20 19:55:37 +00001211
1212 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohman5c952302009-10-29 17:47:20 +00001213 SmallVector<MachineInstr *, 2> NewMIs;
1214 bool Success =
1215 TII->unfoldMemoryOperand(MF, MI, Reg,
1216 /*UnfoldLoad=*/true, /*UnfoldStore=*/false,
1217 NewMIs);
1218 (void)Success;
1219 assert(Success &&
1220 "unfoldMemoryOperand failed when getOpcodeAfterMemoryUnfold "
1221 "succeeded!");
1222 assert(NewMIs.size() == 2 &&
1223 "Unfolded a load into multiple instructions!");
1224 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng7c2a4a32011-12-06 22:12:01 +00001225 MachineBasicBlock::iterator Pos = MI;
1226 MBB->insert(Pos, NewMIs[0]);
1227 MBB->insert(Pos, NewMIs[1]);
Dan Gohman5c952302009-10-29 17:47:20 +00001228 // If unfolding produced a load that wasn't loop-invariant or profitable to
1229 // hoist, discard the new instructions and bail.
Evan Chengc26abd92009-11-20 23:31:34 +00001230 if (!IsLoopInvariantInst(*NewMIs[0]) || !IsProfitableToHoist(*NewMIs[0])) {
Dan Gohman5c952302009-10-29 17:47:20 +00001231 NewMIs[0]->eraseFromParent();
1232 NewMIs[1]->eraseFromParent();
1233 return 0;
1234 }
Evan Cheng134982d2010-10-20 22:03:58 +00001235
1236 // Update register pressure for the unfolded instruction.
1237 UpdateRegPressure(NewMIs[1]);
1238
Dan Gohman5c952302009-10-29 17:47:20 +00001239 // Otherwise we successfully unfolded a load that we can hoist.
1240 MI->eraseFromParent();
1241 return NewMIs[0];
1242}
1243
Evan Cheng777c6b72009-11-03 21:40:02 +00001244void MachineLICM::InitCSEMap(MachineBasicBlock *BB) {
1245 for (MachineBasicBlock::iterator I = BB->begin(),E = BB->end(); I != E; ++I) {
1246 const MachineInstr *MI = &*I;
Evan Cheng9fe20092011-01-20 08:34:58 +00001247 unsigned Opcode = MI->getOpcode();
1248 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1249 CI = CSEMap.find(Opcode);
1250 if (CI != CSEMap.end())
1251 CI->second.push_back(MI);
1252 else {
1253 std::vector<const MachineInstr*> CSEMIs;
1254 CSEMIs.push_back(MI);
1255 CSEMap.insert(std::make_pair(Opcode, CSEMIs));
Evan Cheng777c6b72009-11-03 21:40:02 +00001256 }
1257 }
1258}
1259
Evan Cheng78e5c112009-11-07 03:52:02 +00001260const MachineInstr*
1261MachineLICM::LookForDuplicate(const MachineInstr *MI,
1262 std::vector<const MachineInstr*> &PrevMIs) {
Evan Cheng9fb744e2009-11-05 00:51:13 +00001263 for (unsigned i = 0, e = PrevMIs.size(); i != e; ++i) {
1264 const MachineInstr *PrevMI = PrevMIs[i];
Evan Cheng9fe20092011-01-20 08:34:58 +00001265 if (TII->produceSameValue(MI, PrevMI, (PreRegAlloc ? MRI : 0)))
Evan Cheng9fb744e2009-11-05 00:51:13 +00001266 return PrevMI;
1267 }
1268 return 0;
1269}
1270
1271bool MachineLICM::EliminateCSE(MachineInstr *MI,
1272 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI) {
Evan Chengdb898092010-07-14 01:22:19 +00001273 // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate
1274 // the undef property onto uses.
1275 if (CI == CSEMap.end() || MI->isImplicitDef())
Evan Cheng78e5c112009-11-07 03:52:02 +00001276 return false;
1277
1278 if (const MachineInstr *Dup = LookForDuplicate(MI, CI->second)) {
David Greene65a41eb2010-01-05 00:03:48 +00001279 DEBUG(dbgs() << "CSEing " << *MI << " with " << *Dup);
Dan Gohman6ac33b42010-02-28 01:33:43 +00001280
1281 // Replace virtual registers defined by MI by their counterparts defined
1282 // by Dup.
Evan Cheng1025cce2011-10-17 19:50:12 +00001283 SmallVector<unsigned, 2> Defs;
Evan Cheng78e5c112009-11-07 03:52:02 +00001284 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1285 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman6ac33b42010-02-28 01:33:43 +00001286
1287 // Physical registers may not differ here.
1288 assert((!MO.isReg() || MO.getReg() == 0 ||
1289 !TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
1290 MO.getReg() == Dup->getOperand(i).getReg()) &&
1291 "Instructions with different phys regs are not identical!");
1292
1293 if (MO.isReg() && MO.isDef() &&
Evan Cheng1025cce2011-10-17 19:50:12 +00001294 !TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
1295 Defs.push_back(i);
1296 }
1297
1298 SmallVector<const TargetRegisterClass*, 2> OrigRCs;
1299 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
1300 unsigned Idx = Defs[i];
1301 unsigned Reg = MI->getOperand(Idx).getReg();
1302 unsigned DupReg = Dup->getOperand(Idx).getReg();
1303 OrigRCs.push_back(MRI->getRegClass(DupReg));
1304
1305 if (!MRI->constrainRegClass(DupReg, MRI->getRegClass(Reg))) {
1306 // Restore old RCs if more than one defs.
1307 for (unsigned j = 0; j != i; ++j)
1308 MRI->setRegClass(Dup->getOperand(Defs[j]).getReg(), OrigRCs[j]);
1309 return false;
Dan Gohmane6cd7572010-05-13 20:34:42 +00001310 }
Evan Cheng9fb744e2009-11-05 00:51:13 +00001311 }
Evan Cheng1025cce2011-10-17 19:50:12 +00001312
1313 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
1314 unsigned Idx = Defs[i];
1315 unsigned Reg = MI->getOperand(Idx).getReg();
1316 unsigned DupReg = Dup->getOperand(Idx).getReg();
1317 MRI->replaceRegWith(Reg, DupReg);
1318 MRI->clearKillFlags(DupReg);
1319 }
1320
Evan Cheng78e5c112009-11-07 03:52:02 +00001321 MI->eraseFromParent();
1322 ++NumCSEed;
1323 return true;
Evan Cheng9fb744e2009-11-05 00:51:13 +00001324 }
1325 return false;
1326}
1327
Evan Cheng7efba852011-10-12 00:09:14 +00001328/// MayCSE - Return true if the given instruction will be CSE'd if it's
1329/// hoisted out of the loop.
1330bool MachineLICM::MayCSE(MachineInstr *MI) {
1331 unsigned Opcode = MI->getOpcode();
1332 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1333 CI = CSEMap.find(Opcode);
1334 // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate
1335 // the undef property onto uses.
1336 if (CI == CSEMap.end() || MI->isImplicitDef())
1337 return false;
1338
1339 return LookForDuplicate(MI, CI->second) != 0;
1340}
1341
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +00001342/// Hoist - When an instruction is found to use only loop invariant operands
1343/// that are safe to hoist, this instruction is called to do the dirty work.
Bill Wendling0f940c92007-12-07 21:42:31 +00001344///
Evan Cheng134982d2010-10-20 22:03:58 +00001345bool MachineLICM::Hoist(MachineInstr *MI, MachineBasicBlock *Preheader) {
Dan Gohman589f1f52009-10-28 03:21:57 +00001346 // First check whether we should hoist this instruction.
Evan Chengc26abd92009-11-20 23:31:34 +00001347 if (!IsLoopInvariantInst(*MI) || !IsProfitableToHoist(*MI)) {
Dan Gohman5c952302009-10-29 17:47:20 +00001348 // If not, try unfolding a hoistable load.
1349 MI = ExtractHoistableLoad(MI);
Evan Cheng134982d2010-10-20 22:03:58 +00001350 if (!MI) return false;
Dan Gohman589f1f52009-10-28 03:21:57 +00001351 }
Bill Wendling0f940c92007-12-07 21:42:31 +00001352
Dan Gohmanc475c362009-01-15 22:01:38 +00001353 // Now move the instructions to the predecessor, inserting it before any
1354 // terminator instructions.
1355 DEBUG({
David Greene65a41eb2010-01-05 00:03:48 +00001356 dbgs() << "Hoisting " << *MI;
Dan Gohman853d3fb2010-06-22 17:25:57 +00001357 if (Preheader->getBasicBlock())
David Greene65a41eb2010-01-05 00:03:48 +00001358 dbgs() << " to MachineBasicBlock "
Dan Gohman853d3fb2010-06-22 17:25:57 +00001359 << Preheader->getName();
Dan Gohman589f1f52009-10-28 03:21:57 +00001360 if (MI->getParent()->getBasicBlock())
David Greene65a41eb2010-01-05 00:03:48 +00001361 dbgs() << " from MachineBasicBlock "
Jakob Stoklund Olesen324da762009-11-20 01:17:03 +00001362 << MI->getParent()->getName();
David Greene65a41eb2010-01-05 00:03:48 +00001363 dbgs() << "\n";
Dan Gohmanc475c362009-01-15 22:01:38 +00001364 });
Bill Wendling0f940c92007-12-07 21:42:31 +00001365
Evan Cheng777c6b72009-11-03 21:40:02 +00001366 // If this is the first instruction being hoisted to the preheader,
1367 // initialize the CSE map with potential common expressions.
Evan Cheng82e0a1a2010-05-29 00:06:36 +00001368 if (FirstInLoop) {
Dan Gohman853d3fb2010-06-22 17:25:57 +00001369 InitCSEMap(Preheader);
Evan Cheng82e0a1a2010-05-29 00:06:36 +00001370 FirstInLoop = false;
1371 }
Evan Cheng777c6b72009-11-03 21:40:02 +00001372
Evan Chengaf6949d2009-02-05 08:45:46 +00001373 // Look for opportunity to CSE the hoisted instruction.
Evan Cheng777c6b72009-11-03 21:40:02 +00001374 unsigned Opcode = MI->getOpcode();
1375 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1376 CI = CSEMap.find(Opcode);
Evan Cheng9fb744e2009-11-05 00:51:13 +00001377 if (!EliminateCSE(MI, CI)) {
1378 // Otherwise, splice the instruction to the preheader.
Dan Gohman853d3fb2010-06-22 17:25:57 +00001379 Preheader->splice(Preheader->getFirstTerminator(),MI->getParent(),MI);
Evan Cheng777c6b72009-11-03 21:40:02 +00001380
Evan Cheng134982d2010-10-20 22:03:58 +00001381 // Update register pressure for BBs from header to this block.
1382 UpdateBackTraceRegPressure(MI);
1383
Dan Gohmane6cd7572010-05-13 20:34:42 +00001384 // Clear the kill flags of any register this instruction defines,
1385 // since they may need to be live throughout the entire loop
1386 // rather than just live for part of it.
1387 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1388 MachineOperand &MO = MI->getOperand(i);
1389 if (MO.isReg() && MO.isDef() && !MO.isDead())
Evan Cheng0e673912010-10-14 01:16:09 +00001390 MRI->clearKillFlags(MO.getReg());
Dan Gohmane6cd7572010-05-13 20:34:42 +00001391 }
1392
Evan Chengaf6949d2009-02-05 08:45:46 +00001393 // Add to the CSE map.
1394 if (CI != CSEMap.end())
Dan Gohman589f1f52009-10-28 03:21:57 +00001395 CI->second.push_back(MI);
Evan Chengaf6949d2009-02-05 08:45:46 +00001396 else {
1397 std::vector<const MachineInstr*> CSEMIs;
Dan Gohman589f1f52009-10-28 03:21:57 +00001398 CSEMIs.push_back(MI);
Evan Cheng777c6b72009-11-03 21:40:02 +00001399 CSEMap.insert(std::make_pair(Opcode, CSEMIs));
Evan Chengaf6949d2009-02-05 08:45:46 +00001400 }
1401 }
Bill Wendling0f940c92007-12-07 21:42:31 +00001402
Dan Gohmanc475c362009-01-15 22:01:38 +00001403 ++NumHoisted;
Bill Wendling0f940c92007-12-07 21:42:31 +00001404 Changed = true;
Evan Cheng134982d2010-10-20 22:03:58 +00001405
1406 return true;
Bill Wendling0f940c92007-12-07 21:42:31 +00001407}
Dan Gohman853d3fb2010-06-22 17:25:57 +00001408
1409MachineBasicBlock *MachineLICM::getCurPreheader() {
1410 // Determine the block to which to hoist instructions. If we can't find a
1411 // suitable loop predecessor, we can't do any hoisting.
1412
1413 // If we've tried to get a preheader and failed, don't try again.
1414 if (CurPreheader == reinterpret_cast<MachineBasicBlock *>(-1))
1415 return 0;
1416
1417 if (!CurPreheader) {
1418 CurPreheader = CurLoop->getLoopPreheader();
1419 if (!CurPreheader) {
1420 MachineBasicBlock *Pred = CurLoop->getLoopPredecessor();
1421 if (!Pred) {
1422 CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1);
1423 return 0;
1424 }
1425
1426 CurPreheader = Pred->SplitCriticalEdge(CurLoop->getHeader(), this);
1427 if (!CurPreheader) {
1428 CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1);
1429 return 0;
1430 }
1431 }
1432 }
1433 return CurPreheader;
1434}