blob: 4fea658d65c62b9424161c752a38a21a8b6a9535 [file] [log] [blame]
Chris Lattner035dfbe2002-08-09 20:08:06 +00001//===-- SparcInstrInfo.cpp ------------------------------------------------===//
2//
3//===----------------------------------------------------------------------===//
Vikram S. Adve30764b82001-10-18 00:01:48 +00004
5#include "SparcInternals.h"
6#include "SparcInstrSelectionSupport.h"
Vikram S. Adve30764b82001-10-18 00:01:48 +00007#include "llvm/CodeGen/InstrSelection.h"
8#include "llvm/CodeGen/InstrSelectionSupport.h"
Misha Brukmanfce11432002-10-28 00:28:31 +00009#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner2ef9a6a2002-12-28 20:18:21 +000010#include "llvm/CodeGen/MachineFunctionInfo.h"
Vikram S. Adve242a8082002-05-19 15:25:51 +000011#include "llvm/CodeGen/MachineCodeForInstruction.h"
Chris Lattnere5b1ed92003-01-15 00:03:28 +000012#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner2fbfdcf2002-04-07 20:49:59 +000013#include "llvm/Function.h"
Chris Lattner31bcdb82002-04-28 19:55:58 +000014#include "llvm/Constants.h"
Vikram S. Adveb9c38632001-11-08 04:57:53 +000015#include "llvm/DerivedTypes.h"
John Criswell7a73b802003-06-30 21:59:07 +000016#include "Config/stdlib.h"
Vikram S. Adve30764b82001-10-18 00:01:48 +000017
Vikram S. Adve53fd4002002-07-10 21:39:50 +000018static const uint32_t MAXLO = (1 << 10) - 1; // set bits set by %lo(*)
19static const uint32_t MAXSIMM = (1 << 12) - 1; // set bits in simm13 field of OR
20
21
Chris Lattner795ba6c2003-01-15 21:36:50 +000022//---------------------------------------------------------------------------
23// Function GetConstantValueAsUnsignedInt
24// Function GetConstantValueAsSignedInt
25//
26// Convenience functions to get the value of an integral constant, for an
27// appropriate integer or non-integer type that can be held in a signed
28// or unsigned integer respectively. The type of the argument must be
29// the following:
30// Signed or unsigned integer
31// Boolean
32// Pointer
33//
34// isValidConstant is set to true if a valid constant was found.
35//---------------------------------------------------------------------------
36
37static uint64_t
38GetConstantValueAsUnsignedInt(const Value *V,
39 bool &isValidConstant)
40{
41 isValidConstant = true;
42
43 if (isa<Constant>(V))
44 if (const ConstantBool *CB = dyn_cast<ConstantBool>(V))
45 return (int64_t)CB->getValue();
46 else if (const ConstantSInt *CS = dyn_cast<ConstantSInt>(V))
47 return (uint64_t)CS->getValue();
48 else if (const ConstantUInt *CU = dyn_cast<ConstantUInt>(V))
49 return CU->getValue();
50
51 isValidConstant = false;
52 return 0;
53}
54
55int64_t
56GetConstantValueAsSignedInt(const Value *V, bool &isValidConstant)
57{
58 uint64_t C = GetConstantValueAsUnsignedInt(V, isValidConstant);
59 if (isValidConstant) {
60 if (V->getType()->isSigned() || C < INT64_MAX) // safe to cast to signed
61 return (int64_t) C;
62 else
63 isValidConstant = false;
64 }
65 return 0;
66}
67
68
Vikram S. Adve6c0c3012002-08-13 18:04:08 +000069//----------------------------------------------------------------------------
70// Function: CreateSETUWConst
Vikram S. Adve53fd4002002-07-10 21:39:50 +000071//
Vikram S. Adve6c0c3012002-08-13 18:04:08 +000072// Set a 32-bit unsigned constant in the register `dest', using
73// SETHI, OR in the worst case. This function correctly emulates
74// the SETUW pseudo-op for SPARC v9 (if argument isSigned == false).
75//
76// The isSigned=true case is used to implement SETSW without duplicating code.
77//
78// Optimize some common cases:
79// (1) Small value that fits in simm13 field of OR: don't need SETHI.
80// (2) isSigned = true and C is a small negative signed value, i.e.,
81// high bits are 1, and the remaining bits fit in simm13(OR).
82//----------------------------------------------------------------------------
83
Vikram S. Adve53fd4002002-07-10 21:39:50 +000084static inline void
85CreateSETUWConst(const TargetMachine& target, uint32_t C,
Misha Brukmana98cd452003-05-20 20:32:24 +000086 Instruction* dest, std::vector<MachineInstr*>& mvec,
Vikram S. Adve6c0c3012002-08-13 18:04:08 +000087 bool isSigned = false)
Vikram S. Adve53fd4002002-07-10 21:39:50 +000088{
89 MachineInstr *miSETHI = NULL, *miOR = NULL;
Vikram S. Adve6c0c3012002-08-13 18:04:08 +000090
Vikram S. Adve53fd4002002-07-10 21:39:50 +000091 // In order to get efficient code, we should not generate the SETHI if
92 // all high bits are 1 (i.e., this is a small signed value that fits in
93 // the simm13 field of OR). So we check for and handle that case specially.
94 // NOTE: The value C = 0x80000000 is bad: sC < 0 *and* -sC < 0.
95 // In fact, sC == -sC, so we have to check for this explicitly.
96 int32_t sC = (int32_t) C;
Vikram S. Adve6c0c3012002-08-13 18:04:08 +000097 bool smallNegValue =isSigned && sC < 0 && sC != -sC && -sC < (int32_t)MAXSIMM;
98
Vikram S. Adve53fd4002002-07-10 21:39:50 +000099 // Set the high 22 bits in dest if non-zero and simm13 field of OR not enough
Misha Brukman81b06862003-05-21 18:48:06 +0000100 if (!smallNegValue && (C & ~MAXLO) && C > MAXSIMM) {
101 miSETHI = BuildMI(V9::SETHI, 2).addZImm(C).addRegDef(dest);
102 miSETHI->setOperandHi32(0);
103 mvec.push_back(miSETHI);
104 }
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000105
106 // Set the low 10 or 12 bits in dest. This is necessary if no SETHI
107 // was generated, or if the low 10 bits are non-zero.
Misha Brukman81b06862003-05-21 18:48:06 +0000108 if (miSETHI==NULL || C & MAXLO) {
109 if (miSETHI) {
110 // unsigned value with high-order bits set using SETHI
Misha Brukman71ed1c92003-05-27 22:35:43 +0000111 miOR = BuildMI(V9::ORi,3).addReg(dest).addZImm(C).addRegDef(dest);
Misha Brukman81b06862003-05-21 18:48:06 +0000112 miOR->setOperandLo32(1);
113 } else {
114 // unsigned or small signed value that fits in simm13 field of OR
115 assert(smallNegValue || (C & ~MAXSIMM) == 0);
Misha Brukman71ed1c92003-05-27 22:35:43 +0000116 miOR = BuildMI(V9::ORi, 3).addMReg(target.getRegInfo()
Misha Brukman81b06862003-05-21 18:48:06 +0000117 .getZeroRegNum())
118 .addSImm(sC).addRegDef(dest);
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000119 }
Misha Brukman81b06862003-05-21 18:48:06 +0000120 mvec.push_back(miOR);
121 }
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000122
123 assert((miSETHI || miOR) && "Oops, no code was generated!");
124}
125
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000126
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000127//----------------------------------------------------------------------------
128// Function: CreateSETSWConst
129//
130// Set a 32-bit signed constant in the register `dest', with sign-extension
131// to 64 bits. This uses SETHI, OR, SRA in the worst case.
132// This function correctly emulates the SETSW pseudo-op for SPARC v9.
133//
134// Optimize the same cases as SETUWConst, plus:
135// (1) SRA is not needed for positive or small negative values.
136//----------------------------------------------------------------------------
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000137
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000138static inline void
139CreateSETSWConst(const TargetMachine& target, int32_t C,
Misha Brukmana98cd452003-05-20 20:32:24 +0000140 Instruction* dest, std::vector<MachineInstr*>& mvec)
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000141{
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000142 // Set the low 32 bits of dest
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000143 CreateSETUWConst(target, (uint32_t) C, dest, mvec, /*isSigned*/true);
144
Vikram S. Advec2f09392003-05-25 21:58:11 +0000145 // Sign-extend to the high 32 bits if needed.
146 // NOTE: The value C = 0x80000000 is bad: -C == C and so -C is < MAXSIMM
147 if (C < 0 && (C == -C || -C > (int32_t) MAXSIMM))
Misha Brukmand36e30e2003-06-06 09:52:23 +0000148 mvec.push_back(BuildMI(V9::SRAi5,3).addReg(dest).addZImm(0).addRegDef(dest));
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000149}
150
151
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000152//----------------------------------------------------------------------------
153// Function: CreateSETXConst
154//
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000155// Set a 64-bit signed or unsigned constant in the register `dest'.
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000156// Use SETUWConst for each 32 bit word, plus a left-shift-by-32 in between.
157// This function correctly emulates the SETX pseudo-op for SPARC v9.
158//
159// Optimize the same cases as SETUWConst for each 32 bit word.
160//----------------------------------------------------------------------------
161
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000162static inline void
163CreateSETXConst(const TargetMachine& target, uint64_t C,
164 Instruction* tmpReg, Instruction* dest,
Misha Brukmana98cd452003-05-20 20:32:24 +0000165 std::vector<MachineInstr*>& mvec)
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000166{
167 assert(C > (unsigned int) ~0 && "Use SETUW/SETSW for 32-bit values!");
168
169 MachineInstr* MI;
170
171 // Code to set the upper 32 bits of the value in register `tmpReg'
172 CreateSETUWConst(target, (C >> 32), tmpReg, mvec);
173
174 // Shift tmpReg left by 32 bits
Misha Brukman71ed1c92003-05-27 22:35:43 +0000175 mvec.push_back(BuildMI(V9::SLLXi6, 3).addReg(tmpReg).addZImm(32)
Misha Brukmana98cd452003-05-20 20:32:24 +0000176 .addRegDef(tmpReg));
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000177
178 // Code to set the low 32 bits of the value in register `dest'
179 CreateSETUWConst(target, C, dest, mvec);
180
181 // dest = OR(tmpReg, dest)
Misha Brukman71ed1c92003-05-27 22:35:43 +0000182 mvec.push_back(BuildMI(V9::ORr,3).addReg(dest).addReg(tmpReg).addRegDef(dest));
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000183}
184
185
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000186//----------------------------------------------------------------------------
187// Function: CreateSETUWLabel
188//
189// Set a 32-bit constant (given by a symbolic label) in the register `dest'.
190//----------------------------------------------------------------------------
191
192static inline void
193CreateSETUWLabel(const TargetMachine& target, Value* val,
Misha Brukmana98cd452003-05-20 20:32:24 +0000194 Instruction* dest, std::vector<MachineInstr*>& mvec)
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000195{
196 MachineInstr* MI;
197
198 // Set the high 22 bits in dest
Misha Brukmana98cd452003-05-20 20:32:24 +0000199 MI = BuildMI(V9::SETHI, 2).addReg(val).addRegDef(dest);
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000200 MI->setOperandHi32(0);
201 mvec.push_back(MI);
202
203 // Set the low 10 bits in dest
Misha Brukman71ed1c92003-05-27 22:35:43 +0000204 MI = BuildMI(V9::ORr, 3).addReg(dest).addReg(val).addRegDef(dest);
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000205 MI->setOperandLo32(1);
206 mvec.push_back(MI);
207}
208
209
210//----------------------------------------------------------------------------
211// Function: CreateSETXLabel
212//
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000213// Set a 64-bit constant (given by a symbolic label) in the register `dest'.
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000214//----------------------------------------------------------------------------
215
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000216static inline void
217CreateSETXLabel(const TargetMachine& target,
218 Value* val, Instruction* tmpReg, Instruction* dest,
Misha Brukmana98cd452003-05-20 20:32:24 +0000219 std::vector<MachineInstr*>& mvec)
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000220{
221 assert(isa<Constant>(val) || isa<GlobalValue>(val) &&
222 "I only know about constant values and global addresses");
223
224 MachineInstr* MI;
225
Misha Brukmana98cd452003-05-20 20:32:24 +0000226 MI = BuildMI(V9::SETHI, 2).addPCDisp(val).addRegDef(tmpReg);
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000227 MI->setOperandHi64(0);
228 mvec.push_back(MI);
229
Misha Brukman71ed1c92003-05-27 22:35:43 +0000230 MI = BuildMI(V9::ORi, 3).addReg(tmpReg).addPCDisp(val).addRegDef(tmpReg);
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000231 MI->setOperandLo64(1);
232 mvec.push_back(MI);
233
Misha Brukman71ed1c92003-05-27 22:35:43 +0000234 mvec.push_back(BuildMI(V9::SLLXi6, 3).addReg(tmpReg).addZImm(32)
Misha Brukmana98cd452003-05-20 20:32:24 +0000235 .addRegDef(tmpReg));
236 MI = BuildMI(V9::SETHI, 2).addPCDisp(val).addRegDef(dest);
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000237 MI->setOperandHi32(0);
238 mvec.push_back(MI);
239
Misha Brukman71ed1c92003-05-27 22:35:43 +0000240 MI = BuildMI(V9::ORr, 3).addReg(dest).addReg(tmpReg).addRegDef(dest);
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000241 mvec.push_back(MI);
242
Misha Brukman71ed1c92003-05-27 22:35:43 +0000243 MI = BuildMI(V9::ORi, 3).addReg(dest).addPCDisp(val).addRegDef(dest);
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000244 MI->setOperandLo32(1);
245 mvec.push_back(MI);
246}
247
Vikram S. Adve30764b82001-10-18 00:01:48 +0000248
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000249//----------------------------------------------------------------------------
250// Function: CreateUIntSetInstruction
251//
252// Create code to Set an unsigned constant in the register `dest'.
253// Uses CreateSETUWConst, CreateSETSWConst or CreateSETXConst as needed.
254// CreateSETSWConst is an optimization for the case that the unsigned value
255// has all ones in the 33 high bits (so that sign-extension sets them all).
256//----------------------------------------------------------------------------
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000257
Vikram S. Adve242a8082002-05-19 15:25:51 +0000258static inline void
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000259CreateUIntSetInstruction(const TargetMachine& target,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000260 uint64_t C, Instruction* dest,
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000261 std::vector<MachineInstr*>& mvec,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000262 MachineCodeForInstruction& mcfi)
Vikram S. Advecee9d1c2001-12-15 00:33:36 +0000263{
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000264 static const uint64_t lo32 = (uint32_t) ~0;
265 if (C <= lo32) // High 32 bits are 0. Set low 32 bits.
266 CreateSETUWConst(target, (uint32_t) C, dest, mvec);
Misha Brukman81b06862003-05-21 18:48:06 +0000267 else if ((C & ~lo32) == ~lo32 && (C & (1 << 31))) {
268 // All high 33 (not 32) bits are 1s: sign-extension will take care
269 // of high 32 bits, so use the sequence for signed int
270 CreateSETSWConst(target, (int32_t) C, dest, mvec);
271 } else if (C > lo32) {
272 // C does not fit in 32 bits
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000273 TmpInstruction* tmpReg = new TmpInstruction(mcfi, Type::IntTy);
Misha Brukman81b06862003-05-21 18:48:06 +0000274 CreateSETXConst(target, C, tmpReg, dest, mvec);
275 }
Vikram S. Adve30764b82001-10-18 00:01:48 +0000276}
277
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000278
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000279//----------------------------------------------------------------------------
280// Function: CreateIntSetInstruction
281//
282// Create code to Set a signed constant in the register `dest'.
283// Really the same as CreateUIntSetInstruction.
284//----------------------------------------------------------------------------
285
286static inline void
287CreateIntSetInstruction(const TargetMachine& target,
288 int64_t C, Instruction* dest,
289 std::vector<MachineInstr*>& mvec,
290 MachineCodeForInstruction& mcfi)
291{
292 CreateUIntSetInstruction(target, (uint64_t) C, dest, mvec, mcfi);
293}
Chris Lattner035dfbe2002-08-09 20:08:06 +0000294
Vikram S. Adve30764b82001-10-18 00:01:48 +0000295
296//---------------------------------------------------------------------------
Vikram S. Adve49001162002-09-16 15:56:01 +0000297// Create a table of LLVM opcode -> max. immediate constant likely to
298// be usable for that operation.
299//---------------------------------------------------------------------------
300
301// Entry == 0 ==> no immediate constant field exists at all.
302// Entry > 0 ==> abs(immediate constant) <= Entry
303//
Misha Brukmana98cd452003-05-20 20:32:24 +0000304std::vector<int> MaxConstantsTable(Instruction::OtherOpsEnd);
Vikram S. Adve49001162002-09-16 15:56:01 +0000305
306static int
307MaxConstantForInstr(unsigned llvmOpCode)
308{
309 int modelOpCode = -1;
310
Chris Lattner0b16ae22002-10-13 19:39:16 +0000311 if (llvmOpCode >= Instruction::BinaryOpsBegin &&
312 llvmOpCode < Instruction::BinaryOpsEnd)
Misha Brukman71ed1c92003-05-27 22:35:43 +0000313 modelOpCode = V9::ADDi;
Vikram S. Adve49001162002-09-16 15:56:01 +0000314 else
315 switch(llvmOpCode) {
Misha Brukman71ed1c92003-05-27 22:35:43 +0000316 case Instruction::Ret: modelOpCode = V9::JMPLCALLi; break;
Vikram S. Adve49001162002-09-16 15:56:01 +0000317
318 case Instruction::Malloc:
319 case Instruction::Alloca:
320 case Instruction::GetElementPtr:
321 case Instruction::PHINode:
322 case Instruction::Cast:
Misha Brukman71ed1c92003-05-27 22:35:43 +0000323 case Instruction::Call: modelOpCode = V9::ADDi; break;
Vikram S. Adve49001162002-09-16 15:56:01 +0000324
325 case Instruction::Shl:
Misha Brukman71ed1c92003-05-27 22:35:43 +0000326 case Instruction::Shr: modelOpCode = V9::SLLXi6; break;
Vikram S. Adve49001162002-09-16 15:56:01 +0000327
328 default: break;
329 };
330
331 return (modelOpCode < 0)? 0: SparcMachineInstrDesc[modelOpCode].maxImmedConst;
332}
333
334static void
335InitializeMaxConstantsTable()
336{
337 unsigned op;
Chris Lattner0b16ae22002-10-13 19:39:16 +0000338 assert(MaxConstantsTable.size() == Instruction::OtherOpsEnd &&
Vikram S. Adve49001162002-09-16 15:56:01 +0000339 "assignments below will be illegal!");
Chris Lattner0b16ae22002-10-13 19:39:16 +0000340 for (op = Instruction::TermOpsBegin; op < Instruction::TermOpsEnd; ++op)
Vikram S. Adve49001162002-09-16 15:56:01 +0000341 MaxConstantsTable[op] = MaxConstantForInstr(op);
Chris Lattner0b16ae22002-10-13 19:39:16 +0000342 for (op = Instruction::BinaryOpsBegin; op < Instruction::BinaryOpsEnd; ++op)
Vikram S. Adve49001162002-09-16 15:56:01 +0000343 MaxConstantsTable[op] = MaxConstantForInstr(op);
Chris Lattner0b16ae22002-10-13 19:39:16 +0000344 for (op = Instruction::MemoryOpsBegin; op < Instruction::MemoryOpsEnd; ++op)
Vikram S. Adve49001162002-09-16 15:56:01 +0000345 MaxConstantsTable[op] = MaxConstantForInstr(op);
Chris Lattner0b16ae22002-10-13 19:39:16 +0000346 for (op = Instruction::OtherOpsBegin; op < Instruction::OtherOpsEnd; ++op)
Vikram S. Adve49001162002-09-16 15:56:01 +0000347 MaxConstantsTable[op] = MaxConstantForInstr(op);
348}
349
350
351//---------------------------------------------------------------------------
Vikram S. Adve30764b82001-10-18 00:01:48 +0000352// class UltraSparcInstrInfo
353//
354// Purpose:
355// Information about individual instructions.
356// Most information is stored in the SparcMachineInstrDesc array above.
357// Other information is computed on demand, and most such functions
Chris Lattner3501fea2003-01-14 22:00:31 +0000358// default to member functions in base class TargetInstrInfo.
Vikram S. Adve30764b82001-10-18 00:01:48 +0000359//---------------------------------------------------------------------------
360
361/*ctor*/
Chris Lattner047bbaf2002-10-29 15:45:20 +0000362UltraSparcInstrInfo::UltraSparcInstrInfo()
Chris Lattner3501fea2003-01-14 22:00:31 +0000363 : TargetInstrInfo(SparcMachineInstrDesc,
Misha Brukmana98cd452003-05-20 20:32:24 +0000364 /*descSize = */ V9::NUM_TOTAL_OPCODES,
365 /*numRealOpCodes = */ V9::NUM_REAL_OPCODES)
Vikram S. Adve30764b82001-10-18 00:01:48 +0000366{
Vikram S. Adve49001162002-09-16 15:56:01 +0000367 InitializeMaxConstantsTable();
368}
369
370bool
371UltraSparcInstrInfo::ConstantMayNotFitInImmedField(const Constant* CV,
372 const Instruction* I) const
373{
374 if (I->getOpcode() >= MaxConstantsTable.size()) // user-defined op (or bug!)
375 return true;
376
377 if (isa<ConstantPointerNull>(CV)) // can always use %g0
378 return false;
379
380 if (const ConstantUInt* U = dyn_cast<ConstantUInt>(CV))
Vikram S. Adve893cace2002-10-13 00:04:26 +0000381 /* Large unsigned longs may really just be small negative signed longs */
382 return (labs((int64_t) U->getValue()) > MaxConstantsTable[I->getOpcode()]);
Vikram S. Adve49001162002-09-16 15:56:01 +0000383
384 if (const ConstantSInt* S = dyn_cast<ConstantSInt>(CV))
Vikram S. Adve893cace2002-10-13 00:04:26 +0000385 return (labs(S->getValue()) > MaxConstantsTable[I->getOpcode()]);
Vikram S. Adve49001162002-09-16 15:56:01 +0000386
387 if (isa<ConstantBool>(CV))
Vikram S. Adve893cace2002-10-13 00:04:26 +0000388 return (1 > MaxConstantsTable[I->getOpcode()]);
Vikram S. Adve49001162002-09-16 15:56:01 +0000389
390 return true;
Vikram S. Adve30764b82001-10-18 00:01:48 +0000391}
392
Vikram S. Advee76af292002-03-18 03:09:15 +0000393//
Vikram S. Adve30764b82001-10-18 00:01:48 +0000394// Create an instruction sequence to put the constant `val' into
Chris Lattnere9bb2df2001-12-03 22:26:30 +0000395// the virtual register `dest'. `val' may be a Constant or a
Vikram S. Adve30764b82001-10-18 00:01:48 +0000396// GlobalValue, viz., the constant address of a global variable or function.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000397// The generated instructions are returned in `mvec'.
398// Any temp. registers (TmpInstruction) created are recorded in mcfi.
Misha Brukmanfce11432002-10-28 00:28:31 +0000399// Any stack space required is allocated via MachineFunction.
Vikram S. Adve30764b82001-10-18 00:01:48 +0000400//
401void
Vikram S. Adve242a8082002-05-19 15:25:51 +0000402UltraSparcInstrInfo::CreateCodeToLoadConst(const TargetMachine& target,
403 Function* F,
404 Value* val,
Vikram S. Advee76af292002-03-18 03:09:15 +0000405 Instruction* dest,
Misha Brukmana98cd452003-05-20 20:32:24 +0000406 std::vector<MachineInstr*>& mvec,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000407 MachineCodeForInstruction& mcfi) const
Vikram S. Adve30764b82001-10-18 00:01:48 +0000408{
Chris Lattnere9bb2df2001-12-03 22:26:30 +0000409 assert(isa<Constant>(val) || isa<GlobalValue>(val) &&
Vikram S. Adve30764b82001-10-18 00:01:48 +0000410 "I only know about constant values and global addresses");
411
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000412 // Use a "set" instruction for known constants or symbolic constants (labels)
413 // that can go in an integer reg.
414 // We have to use a "load" instruction for all other constants,
415 // in particular, floating point constants.
Vikram S. Adve30764b82001-10-18 00:01:48 +0000416 //
417 const Type* valType = val->getType();
418
Vikram S. Adve893cace2002-10-13 00:04:26 +0000419 // Unfortunate special case: a ConstantPointerRef is just a
420 // reference to GlobalValue.
421 if (isa<ConstantPointerRef>(val))
422 val = cast<ConstantPointerRef>(val)->getValue();
423
Misha Brukman81b06862003-05-21 18:48:06 +0000424 if (isa<GlobalValue>(val)) {
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000425 TmpInstruction* tmpReg =
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000426 new TmpInstruction(mcfi, PointerType::get(val->getType()), val);
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000427 CreateSETXLabel(target, val, tmpReg, dest, mvec);
Misha Brukman81b06862003-05-21 18:48:06 +0000428 } else if (valType->isIntegral()) {
429 bool isValidConstant;
430 unsigned opSize = target.getTargetData().getTypeSize(val->getType());
431 unsigned destSize = target.getTargetData().getTypeSize(dest->getType());
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000432
Misha Brukman81b06862003-05-21 18:48:06 +0000433 if (! dest->getType()->isSigned()) {
434 uint64_t C = GetConstantValueAsUnsignedInt(val, isValidConstant);
435 assert(isValidConstant && "Unrecognized constant");
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000436
Misha Brukman81b06862003-05-21 18:48:06 +0000437 if (opSize > destSize || (val->getType()->isSigned() && destSize < 8)) {
438 // operand is larger than dest,
439 // OR both are equal but smaller than the full register size
440 // AND operand is signed, so it may have extra sign bits:
441 // mask high bits
442 C = C & ((1U << 8*destSize) - 1);
443 }
444 CreateUIntSetInstruction(target, C, dest, mvec, mcfi);
445 } else {
446 int64_t C = GetConstantValueAsSignedInt(val, isValidConstant);
447 assert(isValidConstant && "Unrecognized constant");
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000448
Misha Brukman81b06862003-05-21 18:48:06 +0000449 if (opSize > destSize)
450 // operand is larger than dest: mask high bits
451 C = C & ((1U << 8*destSize) - 1);
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000452
Misha Brukman81b06862003-05-21 18:48:06 +0000453 if (opSize > destSize ||
454 (opSize == destSize && !val->getType()->isSigned()))
455 // sign-extend from destSize to 64 bits
456 C = ((C & (1U << (8*destSize - 1)))
457 ? C | ~((1U << 8*destSize) - 1)
458 : C);
Vikram S. Adve6c0c3012002-08-13 18:04:08 +0000459
Misha Brukman81b06862003-05-21 18:48:06 +0000460 CreateIntSetInstruction(target, C, dest, mvec, mcfi);
Vikram S. Adve30764b82001-10-18 00:01:48 +0000461 }
Misha Brukman81b06862003-05-21 18:48:06 +0000462 } else {
463 // Make an instruction sequence to load the constant, viz:
464 // SETX <addr-of-constant>, tmpReg, addrReg
465 // LOAD /*addr*/ addrReg, /*offset*/ 0, dest
Vikram S. Adve30764b82001-10-18 00:01:48 +0000466
Misha Brukman81b06862003-05-21 18:48:06 +0000467 // First, create a tmp register to be used by the SETX sequence.
468 TmpInstruction* tmpReg =
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000469 new TmpInstruction(mcfi, PointerType::get(val->getType()), val);
Vikram S. Advea2a70942001-10-28 21:41:46 +0000470
Misha Brukman81b06862003-05-21 18:48:06 +0000471 // Create another TmpInstruction for the address register
472 TmpInstruction* addrReg =
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000473 new TmpInstruction(mcfi, PointerType::get(val->getType()), val);
Vikram S. Adve30764b82001-10-18 00:01:48 +0000474
Misha Brukman81b06862003-05-21 18:48:06 +0000475 // Put the address (a symbolic name) into a register
476 CreateSETXLabel(target, val, tmpReg, addrReg, mvec);
Vikram S. Adve30764b82001-10-18 00:01:48 +0000477
Misha Brukman81b06862003-05-21 18:48:06 +0000478 // Generate the load instruction
479 int64_t zeroOffset = 0; // to avoid ambiguity with (Value*) 0
480 unsigned Opcode = ChooseLoadInstruction(val->getType());
Misha Brukmanc559e052003-06-03 03:20:57 +0000481 Opcode = convertOpcodeFromRegToImm(Opcode);
Misha Brukman81b06862003-05-21 18:48:06 +0000482 mvec.push_back(BuildMI(Opcode, 3).addReg(addrReg).
483 addSImm(zeroOffset).addRegDef(dest));
Vikram S. Adve53fd4002002-07-10 21:39:50 +0000484
Misha Brukman81b06862003-05-21 18:48:06 +0000485 // Make sure constant is emitted to constant pool in assembly code.
486 MachineFunction::get(F).getInfo()->addToConstantPool(cast<Constant>(val));
487 }
Vikram S. Adve30764b82001-10-18 00:01:48 +0000488}
489
490
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000491// Create an instruction sequence to copy an integer register `val'
492// to a floating point register `dest' by copying to memory and back.
Vikram S. Adve5b6082e2001-11-09 02:16:40 +0000493// val must be an integral type. dest must be a Float or Double.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000494// The generated instructions are returned in `mvec'.
495// Any temp. registers (TmpInstruction) created are recorded in mcfi.
Misha Brukmanfce11432002-10-28 00:28:31 +0000496// Any stack space required is allocated via MachineFunction.
Vikram S. Adveb9c38632001-11-08 04:57:53 +0000497//
498void
Vikram S. Adve242a8082002-05-19 15:25:51 +0000499UltraSparcInstrInfo::CreateCodeToCopyIntToFloat(const TargetMachine& target,
500 Function* F,
501 Value* val,
502 Instruction* dest,
Misha Brukmana98cd452003-05-20 20:32:24 +0000503 std::vector<MachineInstr*>& mvec,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000504 MachineCodeForInstruction& mcfi) const
Vikram S. Adveb9c38632001-11-08 04:57:53 +0000505{
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000506 assert((val->getType()->isIntegral() || isa<PointerType>(val->getType()))
507 && "Source type must be integral (integer or bool) or pointer");
Chris Lattner9b625032002-05-06 16:15:30 +0000508 assert(dest->getType()->isFloatingPoint()
Vikram S. Adveb9c38632001-11-08 04:57:53 +0000509 && "Dest type must be float/double");
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000510
511 // Get a stack slot to use for the copy
Chris Lattner2ef9a6a2002-12-28 20:18:21 +0000512 int offset = MachineFunction::get(F).getInfo()->allocateLocalVar(val);
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000513
514 // Get the size of the source value being copied.
Chris Lattner2ef9a6a2002-12-28 20:18:21 +0000515 size_t srcSize = target.getTargetData().getTypeSize(val->getType());
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000516
Vikram S. Adveb9c38632001-11-08 04:57:53 +0000517 // Store instruction stores `val' to [%fp+offset].
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000518 // The store and load opCodes are based on the size of the source value.
519 // If the value is smaller than 32 bits, we must sign- or zero-extend it
520 // to 32 bits since the load-float will load 32 bits.
Vikram S. Advec190c012002-07-31 21:13:31 +0000521 // Note that the store instruction is the same for signed and unsigned ints.
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000522 const Type* storeType = (srcSize <= 4)? Type::IntTy : Type::LongTy;
523 Value* storeVal = val;
Misha Brukman81b06862003-05-21 18:48:06 +0000524 if (srcSize < target.getTargetData().getTypeSize(Type::FloatTy)) {
525 // sign- or zero-extend respectively
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000526 storeVal = new TmpInstruction(mcfi, storeType, val);
Misha Brukman81b06862003-05-21 18:48:06 +0000527 if (val->getType()->isSigned())
528 CreateSignExtensionInstructions(target, F, val, storeVal, 8*srcSize,
529 mvec, mcfi);
530 else
531 CreateZeroExtensionInstructions(target, F, val, storeVal, 8*srcSize,
532 mvec, mcfi);
533 }
Chris Lattner54e898e2003-01-15 19:23:34 +0000534
535 unsigned FPReg = target.getRegInfo().getFramePointer();
Misha Brukmanc559e052003-06-03 03:20:57 +0000536 unsigned StoreOpcode = ChooseStoreInstruction(storeType);
537 StoreOpcode = convertOpcodeFromRegToImm(StoreOpcode);
538 mvec.push_back(BuildMI(StoreOpcode, 3)
Chris Lattner54e898e2003-01-15 19:23:34 +0000539 .addReg(storeVal).addMReg(FPReg).addSImm(offset));
Vikram S. Adve30764b82001-10-18 00:01:48 +0000540
Vikram S. Adveb9c38632001-11-08 04:57:53 +0000541 // Load instruction loads [%fp+offset] to `dest'.
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000542 // The type of the load opCode is the floating point type that matches the
543 // stored type in size:
544 // On SparcV9: float for int or smaller, double for long.
Vikram S. Adve5b6082e2001-11-09 02:16:40 +0000545 //
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000546 const Type* loadType = (srcSize <= 4)? Type::FloatTy : Type::DoubleTy;
Misha Brukmanc559e052003-06-03 03:20:57 +0000547 unsigned LoadOpcode = ChooseLoadInstruction(loadType);
548 LoadOpcode = convertOpcodeFromRegToImm(LoadOpcode);
549 mvec.push_back(BuildMI(LoadOpcode, 3)
Chris Lattner54e898e2003-01-15 19:23:34 +0000550 .addMReg(FPReg).addSImm(offset).addRegDef(dest));
Vikram S. Adve5b6082e2001-11-09 02:16:40 +0000551}
552
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000553// Similarly, create an instruction sequence to copy an FP register
554// `val' to an integer register `dest' by copying to memory and back.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000555// The generated instructions are returned in `mvec'.
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000556// Any temp. virtual registers (TmpInstruction) created are recorded in mcfi.
557// Temporary stack space required is allocated via MachineFunction.
Vikram S. Adve5b6082e2001-11-09 02:16:40 +0000558//
559void
Vikram S. Adve242a8082002-05-19 15:25:51 +0000560UltraSparcInstrInfo::CreateCodeToCopyFloatToInt(const TargetMachine& target,
561 Function* F,
Chris Lattner697954c2002-01-20 22:54:45 +0000562 Value* val,
563 Instruction* dest,
Misha Brukmana98cd452003-05-20 20:32:24 +0000564 std::vector<MachineInstr*>& mvec,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000565 MachineCodeForInstruction& mcfi) const
Vikram S. Adve5b6082e2001-11-09 02:16:40 +0000566{
Vikram S. Advec190c012002-07-31 21:13:31 +0000567 const Type* opTy = val->getType();
568 const Type* destTy = dest->getType();
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000569
Vikram S. Advec190c012002-07-31 21:13:31 +0000570 assert(opTy->isFloatingPoint() && "Source type must be float/double");
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000571 assert((destTy->isIntegral() || isa<PointerType>(destTy))
572 && "Dest type must be integer, bool or pointer");
Vikram S. Advec190c012002-07-31 21:13:31 +0000573
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000574 // FIXME: For now, we allocate permanent space because the stack frame
575 // manager does not allow locals to be allocated (e.g., for alloca) after
576 // a temp is allocated!
577 //
Chris Lattner2ef9a6a2002-12-28 20:18:21 +0000578 int offset = MachineFunction::get(F).getInfo()->allocateLocalVar(val);
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000579
Chris Lattner54e898e2003-01-15 19:23:34 +0000580 unsigned FPReg = target.getRegInfo().getFramePointer();
581
Vikram S. Adve5b6082e2001-11-09 02:16:40 +0000582 // Store instruction stores `val' to [%fp+offset].
Vikram S. Advec190c012002-07-31 21:13:31 +0000583 // The store opCode is based only the source value being copied.
Vikram S. Adve5b6082e2001-11-09 02:16:40 +0000584 //
Misha Brukmanc559e052003-06-03 03:20:57 +0000585 unsigned StoreOpcode = ChooseStoreInstruction(opTy);
586 StoreOpcode = convertOpcodeFromRegToImm(StoreOpcode);
587 mvec.push_back(BuildMI(StoreOpcode, 3)
Chris Lattner54e898e2003-01-15 19:23:34 +0000588 .addReg(val).addMReg(FPReg).addSImm(offset));
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000589
Vikram S. Adve5b6082e2001-11-09 02:16:40 +0000590 // Load instruction loads [%fp+offset] to `dest'.
Vikram S. Advec190c012002-07-31 21:13:31 +0000591 // The type of the load opCode is the integer type that matches the
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000592 // source type in size:
Vikram S. Advec190c012002-07-31 21:13:31 +0000593 // On SparcV9: int for float, long for double.
594 // Note that we *must* use signed loads even for unsigned dest types, to
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000595 // ensure correct sign-extension for UByte, UShort or UInt:
596 //
597 const Type* loadTy = (opTy == Type::FloatTy)? Type::IntTy : Type::LongTy;
Misha Brukmanc559e052003-06-03 03:20:57 +0000598 unsigned LoadOpcode = ChooseLoadInstruction(loadTy);
599 LoadOpcode = convertOpcodeFromRegToImm(LoadOpcode);
600 mvec.push_back(BuildMI(LoadOpcode, 3).addMReg(FPReg)
Chris Lattner54e898e2003-01-15 19:23:34 +0000601 .addSImm(offset).addRegDef(dest));
Vikram S. Adve242a8082002-05-19 15:25:51 +0000602}
603
604
605// Create instruction(s) to copy src to dest, for arbitrary types
606// The generated instructions are returned in `mvec'.
607// Any temp. registers (TmpInstruction) created are recorded in mcfi.
Misha Brukmanfce11432002-10-28 00:28:31 +0000608// Any stack space required is allocated via MachineFunction.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000609//
610void
611UltraSparcInstrInfo::CreateCopyInstructionsByType(const TargetMachine& target,
612 Function *F,
613 Value* src,
614 Instruction* dest,
Misha Brukmana98cd452003-05-20 20:32:24 +0000615 std::vector<MachineInstr*>& mvec,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000616 MachineCodeForInstruction& mcfi) const
617{
618 bool loadConstantToReg = false;
619
620 const Type* resultType = dest->getType();
621
622 MachineOpCode opCode = ChooseAddInstructionByType(resultType);
Misha Brukman81b06862003-05-21 18:48:06 +0000623 if (opCode == V9::INVALID_OPCODE) {
Misha Brukmana98cd452003-05-20 20:32:24 +0000624 assert(0 && "Unsupported result type in CreateCopyInstructionsByType()");
625 return;
626 }
Vikram S. Adve242a8082002-05-19 15:25:51 +0000627
628 // if `src' is a constant that doesn't fit in the immed field or if it is
629 // a global variable (i.e., a constant address), generate a load
630 // instruction instead of an add
631 //
Misha Brukman81b06862003-05-21 18:48:06 +0000632 if (isa<Constant>(src)) {
Misha Brukmana98cd452003-05-20 20:32:24 +0000633 unsigned int machineRegNum;
634 int64_t immedValue;
635 MachineOperand::MachineOperandType opType =
636 ChooseRegOrImmed(src, opCode, target, /*canUseImmed*/ true,
637 machineRegNum, immedValue);
Vikram S. Adve242a8082002-05-19 15:25:51 +0000638
Misha Brukmana98cd452003-05-20 20:32:24 +0000639 if (opType == MachineOperand::MO_VirtualRegister)
640 loadConstantToReg = true;
641 }
Vikram S. Adve242a8082002-05-19 15:25:51 +0000642 else if (isa<GlobalValue>(src))
643 loadConstantToReg = true;
644
Misha Brukman81b06862003-05-21 18:48:06 +0000645 if (loadConstantToReg) {
646 // `src' is constant and cannot fit in immed field for the ADD
Misha Brukmana98cd452003-05-20 20:32:24 +0000647 // Insert instructions to "load" the constant into a register
648 target.getInstrInfo().CreateCodeToLoadConst(target, F, src, dest,
649 mvec, mcfi);
Misha Brukman81b06862003-05-21 18:48:06 +0000650 } else {
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000651 // Create a reg-to-reg copy instruction for the given type:
652 // -- For FP values, create a FMOVS or FMOVD instruction
653 // -- For non-FP values, create an add-with-0 instruction (opCode as above)
654 // Make `src' the second operand, in case it is a small constant!
Misha Brukmana98cd452003-05-20 20:32:24 +0000655 //
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000656 MachineInstr* MI;
657 if (resultType->isFloatingPoint())
658 MI = (BuildMI(resultType == Type::FloatTy? V9::FMOVS : V9::FMOVD, 2)
659 .addReg(src).addRegDef(dest));
660 else {
661 const Type* Ty =isa<PointerType>(resultType)? Type::ULongTy :resultType;
662 MI = (BuildMI(opCode, 3)
663 .addSImm((int64_t) 0).addReg(src).addRegDef(dest));
664 }
Misha Brukmana98cd452003-05-20 20:32:24 +0000665 mvec.push_back(MI);
666 }
Vikram S. Adve242a8082002-05-19 15:25:51 +0000667}
668
669
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000670// Helper function for sign-extension and zero-extension.
671// For SPARC v9, we sign-extend the given operand using SLL; SRA/SRL.
672inline void
673CreateBitExtensionInstructions(bool signExtend,
674 const TargetMachine& target,
675 Function* F,
676 Value* srcVal,
Vikram S. Adve5cedede2002-09-27 14:29:45 +0000677 Value* destVal,
678 unsigned int numLowBits,
Misha Brukmana98cd452003-05-20 20:32:24 +0000679 std::vector<MachineInstr*>& mvec,
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000680 MachineCodeForInstruction& mcfi)
681{
682 MachineInstr* M;
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000683
Vikram S. Adve5cedede2002-09-27 14:29:45 +0000684 assert(numLowBits <= 32 && "Otherwise, nothing should be done here!");
685
Misha Brukman81b06862003-05-21 18:48:06 +0000686 if (numLowBits < 32) {
687 // SLL is needed since operand size is < 32 bits.
Vikram S. Adved0d06ad2003-05-31 07:32:01 +0000688 TmpInstruction *tmpI = new TmpInstruction(mcfi, destVal->getType(),
Misha Brukmana98cd452003-05-20 20:32:24 +0000689 srcVal, destVal, "make32");
Misha Brukman71ed1c92003-05-27 22:35:43 +0000690 mvec.push_back(BuildMI(V9::SLLXi6, 3).addReg(srcVal)
Misha Brukmana98cd452003-05-20 20:32:24 +0000691 .addZImm(32-numLowBits).addRegDef(tmpI));
692 srcVal = tmpI;
693 }
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000694
Misha Brukmand36e30e2003-06-06 09:52:23 +0000695 mvec.push_back(BuildMI(signExtend? V9::SRAi5 : V9::SRLi5, 3)
Misha Brukmana98cd452003-05-20 20:32:24 +0000696 .addReg(srcVal).addZImm(32-numLowBits).addRegDef(destVal));
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000697}
698
699
Vikram S. Adve242a8082002-05-19 15:25:51 +0000700// Create instruction sequence to produce a sign-extended register value
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000701// from an arbitrary-sized integer value (sized in bits, not bytes).
Vikram S. Adve242a8082002-05-19 15:25:51 +0000702// The generated instructions are returned in `mvec'.
703// Any temp. registers (TmpInstruction) created are recorded in mcfi.
Misha Brukmanfce11432002-10-28 00:28:31 +0000704// Any stack space required is allocated via MachineFunction.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000705//
706void
707UltraSparcInstrInfo::CreateSignExtensionInstructions(
708 const TargetMachine& target,
709 Function* F,
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000710 Value* srcVal,
Vikram S. Adve5cedede2002-09-27 14:29:45 +0000711 Value* destVal,
712 unsigned int numLowBits,
Misha Brukmana98cd452003-05-20 20:32:24 +0000713 std::vector<MachineInstr*>& mvec,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000714 MachineCodeForInstruction& mcfi) const
715{
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000716 CreateBitExtensionInstructions(/*signExtend*/ true, target, F, srcVal,
Vikram S. Adve5cedede2002-09-27 14:29:45 +0000717 destVal, numLowBits, mvec, mcfi);
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000718}
719
720
721// Create instruction sequence to produce a zero-extended register value
722// from an arbitrary-sized integer value (sized in bits, not bytes).
723// For SPARC v9, we sign-extend the given operand using SLL; SRL.
724// The generated instructions are returned in `mvec'.
725// Any temp. registers (TmpInstruction) created are recorded in mcfi.
Misha Brukmanfce11432002-10-28 00:28:31 +0000726// Any stack space required is allocated via MachineFunction.
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000727//
728void
729UltraSparcInstrInfo::CreateZeroExtensionInstructions(
730 const TargetMachine& target,
731 Function* F,
732 Value* srcVal,
Vikram S. Adve5cedede2002-09-27 14:29:45 +0000733 Value* destVal,
734 unsigned int numLowBits,
Misha Brukmana98cd452003-05-20 20:32:24 +0000735 std::vector<MachineInstr*>& mvec,
Vikram S. Adve84c0fcb2002-09-05 18:33:59 +0000736 MachineCodeForInstruction& mcfi) const
737{
738 CreateBitExtensionInstructions(/*signExtend*/ false, target, F, srcVal,
Vikram S. Adve5cedede2002-09-27 14:29:45 +0000739 destVal, numLowBits, mvec, mcfi);
Vikram S. Adveb9c38632001-11-08 04:57:53 +0000740}