blob: a98dfc39bc9735a4551ff2f5a06f644c777a7133 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
40#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher038fea52010-08-17 00:46:57 +000051static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000052DisableARMFastISel("disable-arm-fast-isel",
53 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000054 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000055
Eric Christopher836c6242010-12-15 23:47:29 +000056extern cl::opt<bool> EnableARMLongCalls;
57
Eric Christopherab695882010-07-21 22:26:11 +000058namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000059
Eric Christopher0d581222010-11-19 22:30:02 +000060 // All possible address modes, plus some.
61 typedef struct Address {
62 enum {
63 RegBase,
64 FrameIndexBase
65 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 union {
68 unsigned Reg;
69 int FI;
70 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000071
Eric Christopher0d581222010-11-19 22:30:02 +000072 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000073
Eric Christopher0d581222010-11-19 22:30:02 +000074 // Innocuous defaults for our address.
75 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000076 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000077 Base.Reg = 0;
78 }
79 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000080
81class ARMFastISel : public FastISel {
82
83 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
84 /// make the right decision when generating code for different targets.
85 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000086 const TargetMachine &TM;
87 const TargetInstrInfo &TII;
88 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000089 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000090
Eric Christopher8cf6c602010-09-29 22:24:45 +000091 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000092 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000093 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000094
Eric Christopherab695882010-07-21 22:26:11 +000095 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000096 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000097 : FastISel(funcInfo),
98 TM(funcInfo.MF->getTarget()),
99 TII(*TM.getInstrInfo()),
100 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000101 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000102 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000103 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000104 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000105 }
106
Eric Christophercb592292010-08-20 00:20:31 +0000107 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000108 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
109 const TargetRegisterClass *RC);
110 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill);
113 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000117 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
118 const TargetRegisterClass *RC,
119 unsigned Op0, bool Op0IsKill,
120 unsigned Op1, bool Op1IsKill,
121 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000122 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 uint64_t Imm);
126 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000130 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
131 const TargetRegisterClass *RC,
132 unsigned Op0, bool Op0IsKill,
133 unsigned Op1, bool Op1IsKill,
134 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000138 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
139 const TargetRegisterClass *RC,
140 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000141
Eric Christopher0fe7d542010-08-17 01:25:29 +0000142 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
143 unsigned Op0, bool Op0IsKill,
144 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000145
Eric Christophercb592292010-08-20 00:20:31 +0000146 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000147 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000148 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000149 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000150 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
151 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000152
153 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000154
Eric Christopher83007122010-08-23 21:44:12 +0000155 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000156 private:
Eric Christopher17787722010-10-21 21:47:51 +0000157 bool SelectLoad(const Instruction *I);
158 bool SelectStore(const Instruction *I);
159 bool SelectBranch(const Instruction *I);
160 bool SelectCmp(const Instruction *I);
161 bool SelectFPExt(const Instruction *I);
162 bool SelectFPTrunc(const Instruction *I);
163 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
164 bool SelectSIToFP(const Instruction *I);
165 bool SelectFPToSI(const Instruction *I);
166 bool SelectSDiv(const Instruction *I);
167 bool SelectSRem(const Instruction *I);
Chad Rosier11add262011-11-11 23:31:03 +0000168 bool SelectCall(const Instruction *I, const char *IntrMemName);
169 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000170 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000171 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000172 bool SelectTrunc(const Instruction *I);
173 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000181 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Chad Rosierb29b9502011-11-13 02:23:59 +0000184
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000185 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
186 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000187 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000188 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000189 bool ARMIsMemCpySmall(uint64_t Len);
190 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000191 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000192 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000193 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000194 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000195 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000196 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000197 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000198
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000199 // Call handling routines.
200 private:
201 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000202 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000203 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000204 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000205 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
206 SmallVectorImpl<unsigned> &RegArgs,
207 CallingConv::ID CC,
208 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000209 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000210 const Instruction *I, CallingConv::ID CC,
211 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000212 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000213
214 // OptionalDef handling routines.
215 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000216 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000217 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
218 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000219 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000220 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000221 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000222};
Eric Christopherab695882010-07-21 22:26:11 +0000223
224} // end anonymous namespace
225
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000226#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000227
Eric Christopher456144e2010-08-19 00:37:05 +0000228// DefinesOptionalPredicate - This is different from DefinesPredicate in that
229// we don't care about implicit defs here, just places we'll need to add a
230// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
231bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000232 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000233 return false;
234
235 // Look to see if our OptionalDef is defining CPSR or CCR.
236 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
237 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000238 if (!MO.isReg() || !MO.isDef()) continue;
239 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000240 *CPSR = true;
241 }
242 return true;
243}
244
Eric Christopheraf3dce52011-03-12 01:09:29 +0000245bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000246 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000247
Eric Christopheraf3dce52011-03-12 01:09:29 +0000248 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000249 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250 AFI->isThumb2Function())
251 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000252
Evan Chenge837dea2011-06-28 19:10:37 +0000253 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
254 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000255 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 return false;
258}
259
Eric Christopher456144e2010-08-19 00:37:05 +0000260// If the machine is predicable go ahead and add the predicate operands, if
261// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000262// TODO: If we want to support thumb1 then we'll need to deal with optional
263// CPSR defs that need to be added before the remaining operands. See s_cc_out
264// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000265const MachineInstrBuilder &
266ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
267 MachineInstr *MI = &*MIB;
268
Eric Christopheraf3dce52011-03-12 01:09:29 +0000269 // Do we use a predicate? or...
270 // Are we NEON in ARM mode and have a predicate operand? If so, I know
271 // we're not predicable but add it anyways.
272 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000273 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000274
Eric Christopher456144e2010-08-19 00:37:05 +0000275 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
276 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000277 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000278 if (DefinesOptionalPredicate(MI, &CPSR)) {
279 if (CPSR)
280 AddDefaultT1CC(MIB);
281 else
282 AddDefaultCC(MIB);
283 }
284 return MIB;
285}
286
Eric Christopher0fe7d542010-08-17 01:25:29 +0000287unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
288 const TargetRegisterClass* RC) {
289 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000290 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000291
Eric Christopher456144e2010-08-19 00:37:05 +0000292 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293 return ResultReg;
294}
295
296unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
297 const TargetRegisterClass *RC,
298 unsigned Op0, bool Op0IsKill) {
299 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000300 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000301
302 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000303 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304 .addReg(Op0, Op0IsKill * RegState::Kill));
305 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000308 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309 TII.get(TargetOpcode::COPY), ResultReg)
310 .addReg(II.ImplicitDefs[0]));
311 }
312 return ResultReg;
313}
314
315unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
316 const TargetRegisterClass *RC,
317 unsigned Op0, bool Op0IsKill,
318 unsigned Op1, bool Op1IsKill) {
319 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000320 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000321
322 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000323 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000324 .addReg(Op0, Op0IsKill * RegState::Kill)
325 .addReg(Op1, Op1IsKill * RegState::Kill));
326 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328 .addReg(Op0, Op0IsKill * RegState::Kill)
329 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000331 TII.get(TargetOpcode::COPY), ResultReg)
332 .addReg(II.ImplicitDefs[0]));
333 }
334 return ResultReg;
335}
336
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000337unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
338 const TargetRegisterClass *RC,
339 unsigned Op0, bool Op0IsKill,
340 unsigned Op1, bool Op1IsKill,
341 unsigned Op2, bool Op2IsKill) {
342 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000343 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000344
345 if (II.getNumDefs() >= 1)
346 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
347 .addReg(Op0, Op0IsKill * RegState::Kill)
348 .addReg(Op1, Op1IsKill * RegState::Kill)
349 .addReg(Op2, Op2IsKill * RegState::Kill));
350 else {
351 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
352 .addReg(Op0, Op0IsKill * RegState::Kill)
353 .addReg(Op1, Op1IsKill * RegState::Kill)
354 .addReg(Op2, Op2IsKill * RegState::Kill));
355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
356 TII.get(TargetOpcode::COPY), ResultReg)
357 .addReg(II.ImplicitDefs[0]));
358 }
359 return ResultReg;
360}
361
Eric Christopher0fe7d542010-08-17 01:25:29 +0000362unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
363 const TargetRegisterClass *RC,
364 unsigned Op0, bool Op0IsKill,
365 uint64_t Imm) {
366 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000367 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000368
369 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371 .addReg(Op0, Op0IsKill * RegState::Kill)
372 .addImm(Imm));
373 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375 .addReg(Op0, Op0IsKill * RegState::Kill)
376 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000378 TII.get(TargetOpcode::COPY), ResultReg)
379 .addReg(II.ImplicitDefs[0]));
380 }
381 return ResultReg;
382}
383
384unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
385 const TargetRegisterClass *RC,
386 unsigned Op0, bool Op0IsKill,
387 const ConstantFP *FPImm) {
388 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000389 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000390
391 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000392 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000393 .addReg(Op0, Op0IsKill * RegState::Kill)
394 .addFPImm(FPImm));
395 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397 .addReg(Op0, Op0IsKill * RegState::Kill)
398 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000400 TII.get(TargetOpcode::COPY), ResultReg)
401 .addReg(II.ImplicitDefs[0]));
402 }
403 return ResultReg;
404}
405
406unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
407 const TargetRegisterClass *RC,
408 unsigned Op0, bool Op0IsKill,
409 unsigned Op1, bool Op1IsKill,
410 uint64_t Imm) {
411 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000412 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000413
414 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416 .addReg(Op0, Op0IsKill * RegState::Kill)
417 .addReg(Op1, Op1IsKill * RegState::Kill)
418 .addImm(Imm));
419 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 .addReg(Op0, Op0IsKill * RegState::Kill)
422 .addReg(Op1, Op1IsKill * RegState::Kill)
423 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000424 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000425 TII.get(TargetOpcode::COPY), ResultReg)
426 .addReg(II.ImplicitDefs[0]));
427 }
428 return ResultReg;
429}
430
431unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
432 const TargetRegisterClass *RC,
433 uint64_t Imm) {
434 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000435 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000436
Eric Christopher0fe7d542010-08-17 01:25:29 +0000437 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 .addImm(Imm));
440 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000441 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000442 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 TII.get(TargetOpcode::COPY), ResultReg)
445 .addReg(II.ImplicitDefs[0]));
446 }
447 return ResultReg;
448}
449
Eric Christopherd94bc542011-04-29 22:07:50 +0000450unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
451 const TargetRegisterClass *RC,
452 uint64_t Imm1, uint64_t Imm2) {
453 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000454 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000455
Eric Christopherd94bc542011-04-29 22:07:50 +0000456 if (II.getNumDefs() >= 1)
457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
458 .addImm(Imm1).addImm(Imm2));
459 else {
460 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
461 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000463 TII.get(TargetOpcode::COPY),
464 ResultReg)
465 .addReg(II.ImplicitDefs[0]));
466 }
467 return ResultReg;
468}
469
Eric Christopher0fe7d542010-08-17 01:25:29 +0000470unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
471 unsigned Op0, bool Op0IsKill,
472 uint32_t Idx) {
473 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
474 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
475 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000476 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000477 DL, TII.get(TargetOpcode::COPY), ResultReg)
478 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
479 return ResultReg;
480}
481
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000482// TODO: Don't worry about 64-bit now, but when this is fixed remove the
483// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000484unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000485 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000486
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000487 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
488 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
489 TII.get(ARM::VMOVRS), MoveReg)
490 .addReg(SrcReg));
491 return MoveReg;
492}
493
494unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000495 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000496
Eric Christopheraa3ace12010-09-09 20:49:25 +0000497 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
498 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000499 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000500 .addReg(SrcReg));
501 return MoveReg;
502}
503
Eric Christopher9ed58df2010-09-09 00:19:41 +0000504// For double width floating point we need to materialize two constants
505// (the high and the low) into integer registers then use a move to get
506// the combined constant into an FP reg.
507unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
508 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000509 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000510
Eric Christopher9ed58df2010-09-09 00:19:41 +0000511 // This checks to see if we can use VFP3 instructions to materialize
512 // a constant, otherwise we have to go through the constant pool.
513 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000514 int Imm;
515 unsigned Opc;
516 if (is64bit) {
517 Imm = ARM_AM::getFP64Imm(Val);
518 Opc = ARM::FCONSTD;
519 } else {
520 Imm = ARM_AM::getFP32Imm(Val);
521 Opc = ARM::FCONSTS;
522 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000523 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
524 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
525 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000526 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000527 return DestReg;
528 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000529
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000530 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000531 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000532
Eric Christopher238bb162010-09-09 23:50:00 +0000533 // MachineConstantPool wants an explicit alignment.
534 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
535 if (Align == 0) {
536 // TODO: Figure out if this is correct.
537 Align = TD.getTypeAllocSize(CFP->getType());
538 }
539 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
540 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
541 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000542
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000543 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000544 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
545 DestReg)
546 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000547 .addReg(0));
548 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000549}
550
Eric Christopher744c7c82010-09-28 22:47:54 +0000551unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000552
Chad Rosier44e89572011-11-04 22:29:00 +0000553 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
554 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000555
556 // If we can do this in a single instruction without a constant pool entry
557 // do so now.
558 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000559 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000560 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000561 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000562 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000563 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000564 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000565 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000566 }
567
Chad Rosier4e89d972011-11-11 00:36:21 +0000568 // Use MVN to emit negative constants.
569 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
570 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000571 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000572 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000573 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000574 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
575 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
576 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
577 TII.get(Opc), ImmReg)
578 .addImm(Imm));
579 return ImmReg;
580 }
581 }
582
583 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000584 if (VT != MVT::i32)
585 return false;
586
587 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
588
Eric Christopher56d2b722010-09-02 23:43:26 +0000589 // MachineConstantPool wants an explicit alignment.
590 unsigned Align = TD.getPrefTypeAlignment(C->getType());
591 if (Align == 0) {
592 // TODO: Figure out if this is correct.
593 Align = TD.getTypeAllocSize(C->getType());
594 }
595 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000596
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000597 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000598 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000599 TII.get(ARM::t2LDRpci), DestReg)
600 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000601 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000602 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000604 TII.get(ARM::LDRcp), DestReg)
605 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000606 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000607
Eric Christopher56d2b722010-09-02 23:43:26 +0000608 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000609}
610
Eric Christopherc9932f62010-10-01 23:24:42 +0000611unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000612 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000613 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000614
Eric Christopher890dbbe2010-10-02 00:32:44 +0000615 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000616
Eric Christopher890dbbe2010-10-02 00:32:44 +0000617 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000618 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000619
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 // MachineConstantPool wants an explicit alignment.
621 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
622 if (Align == 0) {
623 // TODO: Figure out if this is correct.
624 Align = TD.getTypeAllocSize(GV->getType());
625 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000626
Eric Christopher890dbbe2010-10-02 00:32:44 +0000627 // Grab index.
628 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000629 unsigned Id = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +0000630 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
631 ARMCP::CPValue,
632 PCAdj);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000633 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000634
Eric Christopher890dbbe2010-10-02 00:32:44 +0000635 // Load value.
636 MachineInstrBuilder MIB;
637 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000638 if (isThumb2) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000639 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
640 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
641 .addConstantPoolIndex(Idx);
642 if (RelocM == Reloc::PIC_)
643 MIB.addImm(Id);
644 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000645 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000646 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
647 DestReg)
648 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000649 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000650 }
651 AddOptionalDefs(MIB);
Eli Friedmand6412c92011-06-03 01:13:19 +0000652
653 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
654 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000655 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000656 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
657 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000658 .addReg(DestReg)
659 .addImm(0);
660 else
661 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
662 NewDestReg)
663 .addReg(DestReg)
664 .addImm(0);
665 DestReg = NewDestReg;
666 AddOptionalDefs(MIB);
667 }
668
Eric Christopher890dbbe2010-10-02 00:32:44 +0000669 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000670}
671
Eric Christopher9ed58df2010-09-09 00:19:41 +0000672unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
673 EVT VT = TLI.getValueType(C->getType(), true);
674
675 // Only handle simple types.
676 if (!VT.isSimple()) return 0;
677
678 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
679 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000680 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
681 return ARMMaterializeGV(GV, VT);
682 else if (isa<ConstantInt>(C))
683 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000684
Eric Christopherc9932f62010-10-01 23:24:42 +0000685 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000686}
687
Chad Rosier944d82b2011-11-17 21:46:13 +0000688// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
689
Eric Christopherf9764fa2010-09-30 20:49:44 +0000690unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
691 // Don't handle dynamic allocas.
692 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000693
Duncan Sands1440e8b2010-11-03 11:35:31 +0000694 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000695 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000696
Eric Christopherf9764fa2010-09-30 20:49:44 +0000697 DenseMap<const AllocaInst*, int>::iterator SI =
698 FuncInfo.StaticAllocaMap.find(AI);
699
700 // This will get lowered later into the correct offsets and registers
701 // via rewriteXFrameIndex.
702 if (SI != FuncInfo.StaticAllocaMap.end()) {
703 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
704 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000705 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000706 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000707 TII.get(Opc), ResultReg)
708 .addFrameIndex(SI->second)
709 .addImm(0));
710 return ResultReg;
711 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000712
Eric Christopherf9764fa2010-09-30 20:49:44 +0000713 return 0;
714}
715
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000716bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000717 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000718
Eric Christopherb1cc8482010-08-25 07:23:49 +0000719 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000720 if (evt == MVT::Other || !evt.isSimple()) return false;
721 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000722
Eric Christopherdc908042010-08-31 01:28:42 +0000723 // Handle all legal types, i.e. a register that will directly hold this
724 // value.
725 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000726}
727
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000728bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000729 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000730
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000731 // If this is a type than can be sign or zero-extended to a basic operation
732 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000733 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000734 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000735
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000736 return false;
737}
738
Eric Christopher88de86b2010-11-19 22:36:41 +0000739// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000740bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000741 // Some boilerplate from the X86 FastISel.
742 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000743 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000744 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000745 // Don't walk into other basic blocks unless the object is an alloca from
746 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000747 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
748 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
749 Opcode = I->getOpcode();
750 U = I;
751 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000752 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000753 Opcode = C->getOpcode();
754 U = C;
755 }
756
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000757 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000758 if (Ty->getAddressSpace() > 255)
759 // Fast instruction selection doesn't support the special
760 // address spaces.
761 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000762
Eric Christopher83007122010-08-23 21:44:12 +0000763 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000764 default:
Eric Christopher83007122010-08-23 21:44:12 +0000765 break;
Eric Christopher55324332010-10-12 00:43:21 +0000766 case Instruction::BitCast: {
767 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000768 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000769 }
770 case Instruction::IntToPtr: {
771 // Look past no-op inttoptrs.
772 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000773 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000774 break;
775 }
776 case Instruction::PtrToInt: {
777 // Look past no-op ptrtoints.
778 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000779 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000780 break;
781 }
Eric Christophereae84392010-10-14 09:29:41 +0000782 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000783 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000784 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000785
Eric Christophereae84392010-10-14 09:29:41 +0000786 // Iterate through the GEP folding the constants into offsets where
787 // we can.
788 gep_type_iterator GTI = gep_type_begin(U);
789 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
790 i != e; ++i, ++GTI) {
791 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000792 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000793 const StructLayout *SL = TD.getStructLayout(STy);
794 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
795 TmpOffset += SL->getElementOffset(Idx);
796 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000797 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000798 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000799 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
800 // Constant-offset addressing.
801 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000802 break;
803 }
804 if (isa<AddOperator>(Op) &&
805 (!isa<Instruction>(Op) ||
806 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
807 == FuncInfo.MBB) &&
808 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000809 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000810 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000811 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000812 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000813 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000814 // Iterate on the other operand.
815 Op = cast<AddOperator>(Op)->getOperand(0);
816 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000817 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000818 // Unsupported
819 goto unsupported_gep;
820 }
Eric Christophereae84392010-10-14 09:29:41 +0000821 }
822 }
Eric Christopher2896df82010-10-15 18:02:07 +0000823
824 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000825 Addr.Offset = TmpOffset;
826 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000827
828 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000829 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000830
Eric Christophereae84392010-10-14 09:29:41 +0000831 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000832 break;
833 }
Eric Christopher83007122010-08-23 21:44:12 +0000834 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000835 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000836 DenseMap<const AllocaInst*, int>::iterator SI =
837 FuncInfo.StaticAllocaMap.find(AI);
838 if (SI != FuncInfo.StaticAllocaMap.end()) {
839 Addr.BaseType = Address::FrameIndexBase;
840 Addr.Base.FI = SI->second;
841 return true;
842 }
843 break;
Eric Christopher83007122010-08-23 21:44:12 +0000844 }
845 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000846
Eric Christophera9c57512010-10-13 21:41:51 +0000847 // Materialize the global variable's address into a reg which can
848 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000849 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000850 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
851 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000852
Eric Christopher0d581222010-11-19 22:30:02 +0000853 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000854 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000855 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000856
Eric Christophercb0b04b2010-08-24 00:07:24 +0000857 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000858 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
859 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000860}
861
Chad Rosierb29b9502011-11-13 02:23:59 +0000862void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000863
Eric Christopher212ae932010-10-21 19:40:30 +0000864 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000865
Eric Christopher212ae932010-10-21 19:40:30 +0000866 bool needsLowering = false;
867 switch (VT.getSimpleVT().SimpleTy) {
868 default:
869 assert(false && "Unhandled load/store type!");
Chad Rosier73463472011-11-09 21:30:12 +0000870 break;
Eric Christopher212ae932010-10-21 19:40:30 +0000871 case MVT::i1:
872 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000873 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000874 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000875 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000876 // Integer loads/stores handle 12-bit offsets.
877 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000878 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000879 if (needsLowering && isThumb2)
880 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
881 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000882 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000883 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000884 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000885 }
Eric Christopher212ae932010-10-21 19:40:30 +0000886 break;
887 case MVT::f32:
888 case MVT::f64:
889 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000890 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000891 break;
892 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000893
Eric Christopher827656d2010-11-20 22:38:27 +0000894 // If this is a stack pointer and the offset needs to be simplified then
895 // put the alloca address into a register, set the base type back to
896 // register and continue. This should almost never happen.
897 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000898 TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher827656d2010-11-20 22:38:27 +0000899 ARM::GPRRegisterClass;
900 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000901 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000902 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000903 TII.get(Opc), ResultReg)
904 .addFrameIndex(Addr.Base.FI)
905 .addImm(0));
906 Addr.Base.Reg = ResultReg;
907 Addr.BaseType = Address::RegBase;
908 }
909
Eric Christopher212ae932010-10-21 19:40:30 +0000910 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000911 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000912 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000913 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
914 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000915 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000916 }
Eric Christopher83007122010-08-23 21:44:12 +0000917}
918
Eric Christopher564857f2010-12-01 01:40:24 +0000919void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000920 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000921 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000922 // addrmode5 output depends on the selection dag addressing dividing the
923 // offset by 4 that it then later multiplies. Do this here as well.
924 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
925 VT.getSimpleVT().SimpleTy == MVT::f64)
926 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000927
Eric Christopher564857f2010-12-01 01:40:24 +0000928 // Frame base works a bit differently. Handle it separately.
929 if (Addr.BaseType == Address::FrameIndexBase) {
930 int FI = Addr.Base.FI;
931 int Offset = Addr.Offset;
932 MachineMemOperand *MMO =
933 FuncInfo.MF->getMachineMemOperand(
934 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000935 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000936 MFI.getObjectSize(FI),
937 MFI.getObjectAlignment(FI));
938 // Now add the rest of the operands.
939 MIB.addFrameIndex(FI);
940
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000941 // ARM halfword load/stores and signed byte loads need an additional
942 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000943 if (useAM3) {
944 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
945 MIB.addReg(0);
946 MIB.addImm(Imm);
947 } else {
948 MIB.addImm(Addr.Offset);
949 }
Eric Christopher564857f2010-12-01 01:40:24 +0000950 MIB.addMemOperand(MMO);
951 } else {
952 // Now add the rest of the operands.
953 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000954
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000955 // ARM halfword load/stores and signed byte loads need an additional
956 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000957 if (useAM3) {
958 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
959 MIB.addReg(0);
960 MIB.addImm(Imm);
961 } else {
962 MIB.addImm(Addr.Offset);
963 }
Eric Christopher564857f2010-12-01 01:40:24 +0000964 }
965 AddOptionalDefs(MIB);
966}
967
Chad Rosierb29b9502011-11-13 02:23:59 +0000968bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000969 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000970 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000971 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000972 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000973 bool needVMOV = false;
Chad Rosierb29b9502011-11-13 02:23:59 +0000974 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000975 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000976 // This is mostly going to be Neon/vector support.
977 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000978 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000979 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000980 if (isThumb2) {
981 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
982 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
983 else
984 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +0000985 } else {
Chad Rosier57b29972011-11-14 20:22:27 +0000986 if (isZExt) {
987 Opc = ARM::LDRBi12;
988 } else {
989 Opc = ARM::LDRSB;
990 useAM3 = true;
991 }
Chad Rosierb29b9502011-11-13 02:23:59 +0000992 }
Eric Christopher7a56f332010-10-08 01:13:17 +0000993 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000994 break;
Chad Rosier73463472011-11-09 21:30:12 +0000995 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +0000996 if (isThumb2) {
997 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
998 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
999 else
1000 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1001 } else {
1002 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1003 useAM3 = true;
1004 }
Chad Rosier73463472011-11-09 21:30:12 +00001005 RC = ARM::GPRRegisterClass;
1006 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001007 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001008 if (isThumb2) {
1009 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1010 Opc = ARM::t2LDRi8;
1011 else
1012 Opc = ARM::t2LDRi12;
1013 } else {
1014 Opc = ARM::LDRi12;
1015 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001016 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001017 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001018 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001019 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001020 // Unaligned loads need special handling. Floats require word-alignment.
1021 if (Alignment && Alignment < 4) {
1022 needVMOV = true;
1023 VT = MVT::i32;
1024 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
1025 RC = ARM::GPRRegisterClass;
1026 } else {
1027 Opc = ARM::VLDRS;
1028 RC = TLI.getRegClassFor(VT);
1029 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001030 break;
1031 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001032 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001033 // FIXME: Unaligned loads need special handling. Doublewords require
1034 // word-alignment.
1035 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001036 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001037
Eric Christopher6dab1372010-09-18 01:59:37 +00001038 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001039 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001040 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001041 }
Eric Christopher564857f2010-12-01 01:40:24 +00001042 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001043 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001044
Eric Christopher564857f2010-12-01 01:40:24 +00001045 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001046 if (allocReg)
1047 ResultReg = createResultReg(RC);
1048 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001049 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1050 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001051 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001052
1053 // If we had an unaligned load of a float we've converted it to an regular
1054 // load. Now we must move from the GRP to the FP register.
1055 if (needVMOV) {
1056 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1057 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1058 TII.get(ARM::VMOVSR), MoveReg)
1059 .addReg(ResultReg));
1060 ResultReg = MoveReg;
1061 }
Eric Christopherdc908042010-08-31 01:28:42 +00001062 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001063}
1064
Eric Christopher43b62be2010-09-27 06:02:23 +00001065bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001066 // Atomic loads need special handling.
1067 if (cast<LoadInst>(I)->isAtomic())
1068 return false;
1069
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001070 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001071 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001072 if (!isLoadTypeLegal(I->getType(), VT))
1073 return false;
1074
Eric Christopher564857f2010-12-01 01:40:24 +00001075 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001076 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001077 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001078
1079 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001080 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1081 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001082 UpdateValueMap(I, ResultReg);
1083 return true;
1084}
1085
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001086bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1087 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001088 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001089 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001090 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001091 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001092 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001093 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001094 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001095 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001096 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001097 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1098 TII.get(Opc), Res)
1099 .addReg(SrcReg).addImm(1));
1100 SrcReg = Res;
1101 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001102 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001103 if (isThumb2) {
1104 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1105 StrOpc = ARM::t2STRBi8;
1106 else
1107 StrOpc = ARM::t2STRBi12;
1108 } else {
1109 StrOpc = ARM::STRBi12;
1110 }
Eric Christopher15418772010-10-12 05:39:06 +00001111 break;
1112 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001113 if (isThumb2) {
1114 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1115 StrOpc = ARM::t2STRHi8;
1116 else
1117 StrOpc = ARM::t2STRHi12;
1118 } else {
1119 StrOpc = ARM::STRH;
1120 useAM3 = true;
1121 }
Eric Christopher15418772010-10-12 05:39:06 +00001122 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001123 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001124 if (isThumb2) {
1125 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1126 StrOpc = ARM::t2STRi8;
1127 else
1128 StrOpc = ARM::t2STRi12;
1129 } else {
1130 StrOpc = ARM::STRi12;
1131 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001132 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001133 case MVT::f32:
1134 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001135 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001136 if (Alignment && Alignment < 4) {
1137 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1138 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1139 TII.get(ARM::VMOVRS), MoveReg)
1140 .addReg(SrcReg));
1141 SrcReg = MoveReg;
1142 VT = MVT::i32;
1143 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001144 } else {
1145 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001146 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001147 break;
1148 case MVT::f64:
1149 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001150 // FIXME: Unaligned stores need special handling. Doublewords require
1151 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001152 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001153 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001154
Eric Christopher56d2b722010-09-02 23:43:26 +00001155 StrOpc = ARM::VSTRD;
1156 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001157 }
Eric Christopher564857f2010-12-01 01:40:24 +00001158 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001159 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001160
Eric Christopher564857f2010-12-01 01:40:24 +00001161 // Create the base instruction, then add the operands.
1162 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1163 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001164 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001165 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001166 return true;
1167}
1168
Eric Christopher43b62be2010-09-27 06:02:23 +00001169bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001170 Value *Op0 = I->getOperand(0);
1171 unsigned SrcReg = 0;
1172
Eli Friedman4136d232011-09-02 22:33:24 +00001173 // Atomic stores need special handling.
1174 if (cast<StoreInst>(I)->isAtomic())
1175 return false;
1176
Eric Christopher564857f2010-12-01 01:40:24 +00001177 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001178 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001179 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001180 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001181
Eric Christopher1b61ef42010-09-02 01:48:11 +00001182 // Get the value to be stored into a register.
1183 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001184 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001185
Eric Christopher564857f2010-12-01 01:40:24 +00001186 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001187 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001188 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001189 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001190
Chad Rosier9eff1e32011-12-03 02:21:57 +00001191 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1192 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001193 return true;
1194}
1195
1196static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1197 switch (Pred) {
1198 // Needs two compares...
1199 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001200 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001201 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001202 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001203 return ARMCC::AL;
1204 case CmpInst::ICMP_EQ:
1205 case CmpInst::FCMP_OEQ:
1206 return ARMCC::EQ;
1207 case CmpInst::ICMP_SGT:
1208 case CmpInst::FCMP_OGT:
1209 return ARMCC::GT;
1210 case CmpInst::ICMP_SGE:
1211 case CmpInst::FCMP_OGE:
1212 return ARMCC::GE;
1213 case CmpInst::ICMP_UGT:
1214 case CmpInst::FCMP_UGT:
1215 return ARMCC::HI;
1216 case CmpInst::FCMP_OLT:
1217 return ARMCC::MI;
1218 case CmpInst::ICMP_ULE:
1219 case CmpInst::FCMP_OLE:
1220 return ARMCC::LS;
1221 case CmpInst::FCMP_ORD:
1222 return ARMCC::VC;
1223 case CmpInst::FCMP_UNO:
1224 return ARMCC::VS;
1225 case CmpInst::FCMP_UGE:
1226 return ARMCC::PL;
1227 case CmpInst::ICMP_SLT:
1228 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001229 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001230 case CmpInst::ICMP_SLE:
1231 case CmpInst::FCMP_ULE:
1232 return ARMCC::LE;
1233 case CmpInst::FCMP_UNE:
1234 case CmpInst::ICMP_NE:
1235 return ARMCC::NE;
1236 case CmpInst::ICMP_UGE:
1237 return ARMCC::HS;
1238 case CmpInst::ICMP_ULT:
1239 return ARMCC::LO;
1240 }
Eric Christopher543cf052010-09-01 22:16:27 +00001241}
1242
Eric Christopher43b62be2010-09-27 06:02:23 +00001243bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001244 const BranchInst *BI = cast<BranchInst>(I);
1245 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1246 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001247
Eric Christophere5734102010-09-03 00:35:47 +00001248 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001249
Eric Christopher0e6233b2010-10-29 21:08:19 +00001250 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1251 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001252 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001253 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001254
1255 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001256 // Try to take advantage of fallthrough opportunities.
1257 CmpInst::Predicate Predicate = CI->getPredicate();
1258 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1259 std::swap(TBB, FBB);
1260 Predicate = CmpInst::getInversePredicate(Predicate);
1261 }
1262
1263 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001264
1265 // We may not handle every CC for now.
1266 if (ARMPred == ARMCC::AL) return false;
1267
Chad Rosier75698f32011-10-26 23:17:28 +00001268 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001269 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001270 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001271
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001272 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001273 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1274 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1275 FastEmitBranch(FBB, DL);
1276 FuncInfo.MBB->addSuccessor(TBB);
1277 return true;
1278 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001279 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1280 MVT SourceVT;
1281 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001282 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001283 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001284 unsigned OpReg = getRegForValue(TI->getOperand(0));
1285 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1286 TII.get(TstOpc))
1287 .addReg(OpReg).addImm(1));
1288
1289 unsigned CCMode = ARMCC::NE;
1290 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1291 std::swap(TBB, FBB);
1292 CCMode = ARMCC::EQ;
1293 }
1294
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001295 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001296 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1297 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1298
1299 FastEmitBranch(FBB, DL);
1300 FuncInfo.MBB->addSuccessor(TBB);
1301 return true;
1302 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001303 } else if (const ConstantInt *CI =
1304 dyn_cast<ConstantInt>(BI->getCondition())) {
1305 uint64_t Imm = CI->getZExtValue();
1306 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1307 FastEmitBranch(Target, DL);
1308 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001309 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001310
Eric Christopher0e6233b2010-10-29 21:08:19 +00001311 unsigned CmpReg = getRegForValue(BI->getCondition());
1312 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001313
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001314 // We've been divorced from our compare! Our block was split, and
1315 // now our compare lives in a predecessor block. We musn't
1316 // re-compare here, as the children of the compare aren't guaranteed
1317 // live across the block boundary (we *could* check for this).
1318 // Regardless, the compare has been done in the predecessor block,
1319 // and it left a value for us in a virtual register. Ergo, we test
1320 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001321 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001322 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1323 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001324
Eric Christopher7a20a372011-04-28 16:52:09 +00001325 unsigned CCMode = ARMCC::NE;
1326 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1327 std::swap(TBB, FBB);
1328 CCMode = ARMCC::EQ;
1329 }
1330
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001331 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001332 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001333 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001334 FastEmitBranch(FBB, DL);
1335 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001336 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001337}
1338
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001339bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1340 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001341 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001342 EVT SrcVT = TLI.getValueType(Ty, true);
1343 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001344
Chad Rosierade62002011-10-26 23:25:44 +00001345 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1346 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001347 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001348
Chad Rosier2f2fe412011-11-09 03:22:02 +00001349 // Check to see if the 2nd operand is a constant that we can encode directly
1350 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001351 int Imm = 0;
1352 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001353 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001354 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1355 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001356 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1357 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1358 SrcVT == MVT::i1) {
1359 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001360 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
1361 if (Imm < 0) {
Chad Rosier6cba97c2011-11-10 01:30:39 +00001362 isNegativeImm = true;
Chad Rosier1c47de82011-11-11 06:27:41 +00001363 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001364 }
Chad Rosier1c47de82011-11-11 06:27:41 +00001365 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1366 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001367 }
1368 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1369 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1370 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001371 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001372 }
1373
Eric Christopherd43393a2010-09-08 23:13:45 +00001374 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001375 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001376 bool needsExt = false;
1377 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001378 default: return false;
1379 // TODO: Verify compares.
1380 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001381 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001382 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001383 break;
1384 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001385 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001386 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001387 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001388 case MVT::i1:
1389 case MVT::i8:
1390 case MVT::i16:
1391 needsExt = true;
1392 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001393 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001394 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001395 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001396 CmpOpc = ARM::t2CMPrr;
1397 else
1398 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1399 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001400 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001401 CmpOpc = ARM::CMPrr;
1402 else
1403 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1404 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001405 break;
1406 }
1407
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001408 unsigned SrcReg1 = getRegForValue(Src1Value);
1409 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001410
Duncan Sands4c0c5452011-11-28 10:31:27 +00001411 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001412 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001413 SrcReg2 = getRegForValue(Src2Value);
1414 if (SrcReg2 == 0) return false;
1415 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001416
1417 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1418 if (needsExt) {
1419 unsigned ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001420 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001421 if (ResultReg == 0) return false;
1422 SrcReg1 = ResultReg;
Chad Rosier1c47de82011-11-11 06:27:41 +00001423 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001424 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1425 if (ResultReg == 0) return false;
1426 SrcReg2 = ResultReg;
1427 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001428 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001429
Chad Rosier1c47de82011-11-11 06:27:41 +00001430 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001431 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1432 TII.get(CmpOpc))
1433 .addReg(SrcReg1).addReg(SrcReg2));
1434 } else {
1435 MachineInstrBuilder MIB;
1436 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1437 .addReg(SrcReg1);
1438
1439 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1440 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001441 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001442 AddOptionalDefs(MIB);
1443 }
Chad Rosierade62002011-10-26 23:25:44 +00001444
1445 // For floating point we need to move the result to a comparison register
1446 // that we can then use for branches.
1447 if (Ty->isFloatTy() || Ty->isDoubleTy())
1448 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1449 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001450 return true;
1451}
1452
1453bool ARMFastISel::SelectCmp(const Instruction *I) {
1454 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001455 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001456
Eric Christopher229207a2010-09-29 01:14:47 +00001457 // Get the compare predicate.
1458 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001459
Eric Christopher229207a2010-09-29 01:14:47 +00001460 // We may not handle every CC for now.
1461 if (ARMPred == ARMCC::AL) return false;
1462
Chad Rosier530f7ce2011-10-26 22:47:55 +00001463 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001464 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001465 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001466
Eric Christopher229207a2010-09-29 01:14:47 +00001467 // Now set a register based on the comparison. Explicitly set the predicates
1468 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001469 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1470 TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001471 : ARM::GPRRegisterClass;
1472 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001473 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001474 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001475 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001476 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001477 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1478 .addReg(ZeroReg).addImm(1)
1479 .addImm(ARMPred).addReg(CondReg);
1480
Eric Christophera5b1e682010-09-17 22:28:18 +00001481 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001482 return true;
1483}
1484
Eric Christopher43b62be2010-09-27 06:02:23 +00001485bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001486 // Make sure we have VFP and that we're extending float to double.
1487 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001488
Eric Christopher46203602010-09-09 00:26:48 +00001489 Value *V = I->getOperand(0);
1490 if (!I->getType()->isDoubleTy() ||
1491 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001492
Eric Christopher46203602010-09-09 00:26:48 +00001493 unsigned Op = getRegForValue(V);
1494 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001495
Eric Christopher46203602010-09-09 00:26:48 +00001496 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001497 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001498 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001499 .addReg(Op));
1500 UpdateValueMap(I, Result);
1501 return true;
1502}
1503
Eric Christopher43b62be2010-09-27 06:02:23 +00001504bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001505 // Make sure we have VFP and that we're truncating double to float.
1506 if (!Subtarget->hasVFP2()) return false;
1507
1508 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001509 if (!(I->getType()->isFloatTy() &&
1510 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001511
1512 unsigned Op = getRegForValue(V);
1513 if (Op == 0) return false;
1514
1515 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001516 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001517 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001518 .addReg(Op));
1519 UpdateValueMap(I, Result);
1520 return true;
1521}
1522
Eric Christopher43b62be2010-09-27 06:02:23 +00001523bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001524 // Make sure we have VFP.
1525 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001526
Duncan Sands1440e8b2010-11-03 11:35:31 +00001527 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001528 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001529 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001530 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001531
Chad Rosier463fe242011-11-03 02:04:59 +00001532 Value *Src = I->getOperand(0);
1533 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1534 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001535 return false;
1536
Chad Rosier463fe242011-11-03 02:04:59 +00001537 unsigned SrcReg = getRegForValue(Src);
1538 if (SrcReg == 0) return false;
1539
1540 // Handle sign-extension.
1541 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1542 EVT DestVT = MVT::i32;
1543 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, /*isZExt*/ false);
1544 if (ResultReg == 0) return false;
1545 SrcReg = ResultReg;
1546 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001547
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001548 // The conversion routine works on fp-reg to fp-reg and the operand above
1549 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001550 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001551 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001552
Eric Christopher9a040492010-09-09 18:54:59 +00001553 unsigned Opc;
1554 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1555 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001556 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001557
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001558 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001559 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1560 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001561 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001562 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001563 return true;
1564}
1565
Eric Christopher43b62be2010-09-27 06:02:23 +00001566bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001567 // Make sure we have VFP.
1568 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001569
Duncan Sands1440e8b2010-11-03 11:35:31 +00001570 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001571 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001572 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001573 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001574
Eric Christopher9a040492010-09-09 18:54:59 +00001575 unsigned Op = getRegForValue(I->getOperand(0));
1576 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001577
Eric Christopher9a040492010-09-09 18:54:59 +00001578 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001579 Type *OpTy = I->getOperand(0)->getType();
Eric Christopher9a040492010-09-09 18:54:59 +00001580 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1581 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001582 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001583
Eric Christopher022b7fb2010-10-05 23:13:24 +00001584 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1585 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001586 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1587 ResultReg)
1588 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001589
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001590 // This result needs to be in an integer register, but the conversion only
1591 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001592 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001593 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001594
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001595 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001596 return true;
1597}
1598
Eric Christopher3bbd3962010-10-11 08:27:59 +00001599bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001600 MVT VT;
1601 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001602 return false;
1603
1604 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001605 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001606 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1607
1608 unsigned CondReg = getRegForValue(I->getOperand(0));
1609 if (CondReg == 0) return false;
1610 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1611 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001612
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001613 // Check to see if we can use an immediate in the conditional move.
1614 int Imm = 0;
1615 bool UseImm = false;
1616 bool isNegativeImm = false;
1617 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1618 assert (VT == MVT::i32 && "Expecting an i32.");
1619 Imm = (int)ConstInt->getValue().getZExtValue();
1620 if (Imm < 0) {
1621 isNegativeImm = true;
1622 Imm = ~Imm;
1623 }
1624 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1625 (ARM_AM::getSOImmVal(Imm) != -1);
1626 }
1627
Duncan Sands4c0c5452011-11-28 10:31:27 +00001628 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001629 if (!UseImm) {
1630 Op2Reg = getRegForValue(I->getOperand(2));
1631 if (Op2Reg == 0) return false;
1632 }
1633
1634 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001635 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001636 .addReg(CondReg).addImm(0));
1637
1638 unsigned MovCCOpc;
1639 if (!UseImm) {
1640 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1641 } else {
1642 if (!isNegativeImm) {
1643 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1644 } else {
1645 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1646 }
1647 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001648 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001649 if (!UseImm)
1650 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1651 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1652 else
1653 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1654 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001655 UpdateValueMap(I, ResultReg);
1656 return true;
1657}
1658
Eric Christopher08637852010-09-30 22:34:19 +00001659bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001660 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001661 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001662 if (!isTypeLegal(Ty, VT))
1663 return false;
1664
1665 // If we have integer div support we should have selected this automagically.
1666 // In case we have a real miss go ahead and return false and we'll pick
1667 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001668 if (Subtarget->hasDivide()) return false;
1669
Eric Christopher08637852010-09-30 22:34:19 +00001670 // Otherwise emit a libcall.
1671 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001672 if (VT == MVT::i8)
1673 LC = RTLIB::SDIV_I8;
1674 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001675 LC = RTLIB::SDIV_I16;
1676 else if (VT == MVT::i32)
1677 LC = RTLIB::SDIV_I32;
1678 else if (VT == MVT::i64)
1679 LC = RTLIB::SDIV_I64;
1680 else if (VT == MVT::i128)
1681 LC = RTLIB::SDIV_I128;
1682 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001683
Eric Christopher08637852010-09-30 22:34:19 +00001684 return ARMEmitLibcall(I, LC);
1685}
1686
Eric Christopher6a880d62010-10-11 08:37:26 +00001687bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001688 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001689 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001690 if (!isTypeLegal(Ty, VT))
1691 return false;
1692
1693 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1694 if (VT == MVT::i8)
1695 LC = RTLIB::SREM_I8;
1696 else if (VT == MVT::i16)
1697 LC = RTLIB::SREM_I16;
1698 else if (VT == MVT::i32)
1699 LC = RTLIB::SREM_I32;
1700 else if (VT == MVT::i64)
1701 LC = RTLIB::SREM_I64;
1702 else if (VT == MVT::i128)
1703 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001704 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001705
Eric Christopher6a880d62010-10-11 08:37:26 +00001706 return ARMEmitLibcall(I, LC);
1707}
1708
Eric Christopher43b62be2010-09-27 06:02:23 +00001709bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001710 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001711
Eric Christopherbc39b822010-09-09 00:53:57 +00001712 // We can get here in the case when we want to use NEON for our fp
1713 // operations, but can't figure out how to. Just use the vfp instructions
1714 // if we have them.
1715 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001716 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001717 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1718 if (isFloat && !Subtarget->hasVFP2())
1719 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001720
Eric Christopherbc39b822010-09-09 00:53:57 +00001721 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001722 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001723 switch (ISDOpcode) {
1724 default: return false;
1725 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001726 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001727 break;
1728 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001729 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001730 break;
1731 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001732 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001733 break;
1734 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001735 unsigned Op1 = getRegForValue(I->getOperand(0));
1736 if (Op1 == 0) return false;
1737
1738 unsigned Op2 = getRegForValue(I->getOperand(1));
1739 if (Op2 == 0) return false;
1740
Eric Christopherbd6bf082010-09-09 01:02:03 +00001741 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001742 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1743 TII.get(Opc), ResultReg)
1744 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001745 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001746 return true;
1747}
1748
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001749// Call Handling Code
1750
1751// This is largely taken directly from CCAssignFnForNode - we don't support
1752// varargs in FastISel so that part has been removed.
1753// TODO: We may not support all of this.
1754CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1755 switch (CC) {
1756 default:
1757 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001758 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001759 // Ignore fastcc. Silence compiler warnings.
1760 (void)RetFastCC_ARM_APCS;
1761 (void)FastCC_ARM_APCS;
1762 // Fallthrough
1763 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001764 // Use target triple & subtarget features to do actual dispatch.
1765 if (Subtarget->isAAPCS_ABI()) {
1766 if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001767 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001768 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1769 else
1770 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1771 } else
1772 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1773 case CallingConv::ARM_AAPCS_VFP:
1774 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1775 case CallingConv::ARM_AAPCS:
1776 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1777 case CallingConv::ARM_APCS:
1778 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1779 }
1780}
1781
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001782bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1783 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001784 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001785 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1786 SmallVectorImpl<unsigned> &RegArgs,
1787 CallingConv::ID CC,
1788 unsigned &NumBytes) {
1789 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001790 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001791 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1792
1793 // Get a count of how many bytes are to be pushed on the stack.
1794 NumBytes = CCInfo.getNextStackOffset();
1795
1796 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001797 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001798 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1799 TII.get(AdjStackDown))
1800 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001801
1802 // Process the args.
1803 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1804 CCValAssign &VA = ArgLocs[i];
1805 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001806 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001807
Eric Christopher4a2b3162011-01-27 05:44:56 +00001808 // We don't handle NEON/vector parameters yet.
1809 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001810 return false;
1811
Eric Christopherf9764fa2010-09-30 20:49:44 +00001812 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001813 switch (VA.getLocInfo()) {
1814 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001815 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001816 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001817 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1818 /*isZExt*/false);
1819 assert (ResultReg != 0 && "Failed to emit a sext");
1820 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001821 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001822 break;
1823 }
Chad Rosier42536af2011-11-05 20:16:15 +00001824 case CCValAssign::AExt:
1825 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001826 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001827 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001828 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1829 /*isZExt*/true);
1830 assert (ResultReg != 0 && "Failed to emit a sext");
1831 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001832 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001833 break;
1834 }
1835 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001836 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001837 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001838 assert(BC != 0 && "Failed to emit a bitcast!");
1839 Arg = BC;
1840 ArgVT = VA.getLocVT();
1841 break;
1842 }
1843 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001844 }
1845
1846 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001847 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001848 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001849 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001850 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001851 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001852 } else if (VA.needsCustom()) {
1853 // TODO: We need custom lowering for vector (v2f64) args.
1854 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001855
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001856 CCValAssign &NextVA = ArgLocs[++i];
1857
1858 // TODO: Only handle register args for now.
1859 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1860
1861 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1862 TII.get(ARM::VMOVRRD), VA.getLocReg())
1863 .addReg(NextVA.getLocReg(), RegState::Define)
1864 .addReg(Arg));
1865 RegArgs.push_back(VA.getLocReg());
1866 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001867 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001868 assert(VA.isMemLoc());
1869 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001870 Address Addr;
1871 Addr.BaseType = Address::RegBase;
1872 Addr.Base.Reg = ARM::SP;
1873 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001874
Eric Christopher0d581222010-11-19 22:30:02 +00001875 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001876 }
1877 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001878 return true;
1879}
1880
Duncan Sands1440e8b2010-11-03 11:35:31 +00001881bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001882 const Instruction *I, CallingConv::ID CC,
1883 unsigned &NumBytes) {
1884 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001885 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001886 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1887 TII.get(AdjStackUp))
1888 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001889
1890 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001891 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001892 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001893 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001894 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1895
1896 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001897 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001898 // For this move we copy into two registers and then move into the
1899 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001900 EVT DestVT = RVLocs[0].getValVT();
1901 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1902 unsigned ResultReg = createResultReg(DstRC);
1903 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1904 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001905 .addReg(RVLocs[0].getLocReg())
1906 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001907
Eric Christopher3659ac22010-10-20 08:02:24 +00001908 UsedRegs.push_back(RVLocs[0].getLocReg());
1909 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001910
Eric Christopherdccd2c32010-10-11 08:38:55 +00001911 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001912 UpdateValueMap(I, ResultReg);
1913 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001914 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001915 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001916
1917 // Special handling for extended integers.
1918 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1919 CopyVT = MVT::i32;
1920
Eric Christopher14df8822010-10-01 00:00:11 +00001921 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001922
Eric Christopher14df8822010-10-01 00:00:11 +00001923 unsigned ResultReg = createResultReg(DstRC);
1924 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1925 ResultReg).addReg(RVLocs[0].getLocReg());
1926 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001927
Eric Christopherdccd2c32010-10-11 08:38:55 +00001928 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001929 UpdateValueMap(I, ResultReg);
1930 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001931 }
1932
Eric Christopherdccd2c32010-10-11 08:38:55 +00001933 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001934}
1935
Eric Christopher4f512ef2010-10-22 01:28:00 +00001936bool ARMFastISel::SelectRet(const Instruction *I) {
1937 const ReturnInst *Ret = cast<ReturnInst>(I);
1938 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001939
Eric Christopher4f512ef2010-10-22 01:28:00 +00001940 if (!FuncInfo.CanLowerReturn)
1941 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001942
Eric Christopher4f512ef2010-10-22 01:28:00 +00001943 if (F.isVarArg())
1944 return false;
1945
1946 CallingConv::ID CC = F.getCallingConv();
1947 if (Ret->getNumOperands() > 0) {
1948 SmallVector<ISD::OutputArg, 4> Outs;
1949 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1950 Outs, TLI);
1951
1952 // Analyze operands of the call, assigning locations to each operand.
1953 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001954 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001955 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1956
1957 const Value *RV = Ret->getOperand(0);
1958 unsigned Reg = getRegForValue(RV);
1959 if (Reg == 0)
1960 return false;
1961
1962 // Only handle a single return value for now.
1963 if (ValLocs.size() != 1)
1964 return false;
1965
1966 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001967
Eric Christopher4f512ef2010-10-22 01:28:00 +00001968 // Don't bother handling odd stuff for now.
1969 if (VA.getLocInfo() != CCValAssign::Full)
1970 return false;
1971 // Only handle register returns for now.
1972 if (!VA.isRegLoc())
1973 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00001974
1975 unsigned SrcReg = Reg + VA.getValNo();
1976 EVT RVVT = TLI.getValueType(RV->getType());
1977 EVT DestVT = VA.getValVT();
1978 // Special handling for extended integers.
1979 if (RVVT != DestVT) {
1980 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
1981 return false;
1982
1983 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
1984 return false;
1985
1986 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
1987
1988 bool isZExt = Outs[0].Flags.isZExt();
1989 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
1990 if (ResultReg == 0) return false;
1991 SrcReg = ResultReg;
1992 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001993
Eric Christopher4f512ef2010-10-22 01:28:00 +00001994 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00001995 unsigned DstReg = VA.getLocReg();
1996 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1997 // Avoid a cross-class copy. This is very unlikely.
1998 if (!SrcRC->contains(DstReg))
1999 return false;
2000 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2001 DstReg).addReg(SrcReg);
2002
2003 // Mark the register as live out of the function.
2004 MRI.addLiveOut(VA.getLocReg());
2005 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002006
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002007 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002008 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2009 TII.get(RetOpc)));
2010 return true;
2011}
2012
Eric Christopher872f4a22011-02-22 01:37:10 +00002013unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
2014
Eric Christopher872f4a22011-02-22 01:37:10 +00002015 // Darwin needs the r9 versions of the opcodes.
2016 bool isDarwin = Subtarget->isTargetDarwin();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002017 if (isThumb2) {
Eric Christopher872f4a22011-02-22 01:37:10 +00002018 return isDarwin ? ARM::tBLr9 : ARM::tBL;
2019 } else {
2020 return isDarwin ? ARM::BLr9 : ARM::BL;
2021 }
2022}
2023
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002024// A quick function that will emit a call for a named libcall in F with the
2025// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002026// can emit a call for any libcall we can produce. This is an abridged version
2027// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002028// like computed function pointers or strange arguments at call sites.
2029// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2030// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002031bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2032 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002033
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002034 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002035 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002036 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002037 if (RetTy->isVoidTy())
2038 RetVT = MVT::isVoid;
2039 else if (!isTypeLegal(RetTy, RetVT))
2040 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002041
Eric Christopher836c6242010-12-15 23:47:29 +00002042 // TODO: For now if we have long calls specified we don't handle the call.
2043 if (EnableARMLongCalls) return false;
2044
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002045 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002046 SmallVector<Value*, 8> Args;
2047 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002048 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002049 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2050 Args.reserve(I->getNumOperands());
2051 ArgRegs.reserve(I->getNumOperands());
2052 ArgVTs.reserve(I->getNumOperands());
2053 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002054 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002055 Value *Op = I->getOperand(i);
2056 unsigned Arg = getRegForValue(Op);
2057 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002058
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002059 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002060 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002061 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002062
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002063 ISD::ArgFlagsTy Flags;
2064 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2065 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002066
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002067 Args.push_back(Op);
2068 ArgRegs.push_back(Arg);
2069 ArgVTs.push_back(ArgVT);
2070 ArgFlags.push_back(Flags);
2071 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002072
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002073 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002074 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002075 unsigned NumBytes;
2076 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2077 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002078
Eric Christopher6344a5f2011-04-29 00:07:20 +00002079 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002080 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002081 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002082 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002083 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002084 // Explicitly adding the predicate here.
2085 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2086 TII.get(CallOpc)))
2087 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00002088 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002089 // Explicitly adding the predicate here.
2090 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2091 TII.get(CallOpc))
2092 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002093
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002094 // Add implicit physical register uses to the call.
2095 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2096 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002097
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002098 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002099 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002100 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002101
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002102 // Set all unused physreg defs as dead.
2103 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002104
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002105 return true;
2106}
2107
Chad Rosier11add262011-11-11 23:31:03 +00002108bool ARMFastISel::SelectCall(const Instruction *I,
2109 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002110 const CallInst *CI = cast<CallInst>(I);
2111 const Value *Callee = CI->getCalledValue();
2112
Chad Rosier11add262011-11-11 23:31:03 +00002113 // Can't handle inline asm.
2114 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002115
Eric Christopher52f6c032011-05-02 20:16:33 +00002116 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002117 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002118 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002119 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002120
Eric Christopherf9764fa2010-09-30 20:49:44 +00002121 // Check the calling convention.
2122 ImmutableCallSite CS(CI);
2123 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002124
Eric Christopherf9764fa2010-09-30 20:49:44 +00002125 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002126
Eric Christopherf9764fa2010-09-30 20:49:44 +00002127 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002128 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2129 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002130 if (FTy->isVarArg())
2131 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002132
Eric Christopherf9764fa2010-09-30 20:49:44 +00002133 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002134 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002135 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002136 if (RetTy->isVoidTy())
2137 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002138 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2139 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002140 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002141
Eric Christopher836c6242010-12-15 23:47:29 +00002142 // TODO: For now if we have long calls specified we don't handle the call.
2143 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002144
Eric Christopherf9764fa2010-09-30 20:49:44 +00002145 // Set up the argument vectors.
2146 SmallVector<Value*, 8> Args;
2147 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002148 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002149 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2150 Args.reserve(CS.arg_size());
2151 ArgRegs.reserve(CS.arg_size());
2152 ArgVTs.reserve(CS.arg_size());
2153 ArgFlags.reserve(CS.arg_size());
2154 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2155 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002156 // If we're lowering a memory intrinsic instead of a regular call, skip the
2157 // last two arguments, which shouldn't be passed to the underlying function.
2158 if (IntrMemName && e-i <= 2)
2159 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002160
Eric Christopherf9764fa2010-09-30 20:49:44 +00002161 ISD::ArgFlagsTy Flags;
2162 unsigned AttrInd = i - CS.arg_begin() + 1;
2163 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2164 Flags.setSExt();
2165 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2166 Flags.setZExt();
2167
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002168 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002169 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2170 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2171 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2172 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2173 return false;
2174
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002175 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002176 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002177 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2178 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002179 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002180
2181 unsigned Arg = getRegForValue(*i);
2182 if (Arg == 0)
2183 return false;
2184
Eric Christopherf9764fa2010-09-30 20:49:44 +00002185 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2186 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002187
Eric Christopherf9764fa2010-09-30 20:49:44 +00002188 Args.push_back(*i);
2189 ArgRegs.push_back(Arg);
2190 ArgVTs.push_back(ArgVT);
2191 ArgFlags.push_back(Flags);
2192 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002193
Eric Christopherf9764fa2010-09-30 20:49:44 +00002194 // Handle the arguments now that we've gotten them.
2195 SmallVector<unsigned, 4> RegArgs;
2196 unsigned NumBytes;
2197 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2198 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002199
Eric Christopher6344a5f2011-04-29 00:07:20 +00002200 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002201 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002202 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002203 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002204 // Explicitly adding the predicate here.
Chad Rosier9eb67482011-11-13 09:44:21 +00002205 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002206 // Explicitly adding the predicate here.
2207 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier11add262011-11-11 23:31:03 +00002208 TII.get(CallOpc)));
Chad Rosier9eb67482011-11-13 09:44:21 +00002209 if (!IntrMemName)
2210 MIB.addGlobalAddress(GV, 0, 0);
2211 else
2212 MIB.addExternalSymbol(IntrMemName, 0);
2213 } else {
2214 if (!IntrMemName)
2215 // Explicitly adding the predicate here.
2216 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2217 TII.get(CallOpc))
2218 .addGlobalAddress(GV, 0, 0));
2219 else
2220 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2221 TII.get(CallOpc))
2222 .addExternalSymbol(IntrMemName, 0));
2223 }
Chad Rosier11add262011-11-11 23:31:03 +00002224
Eric Christopherf9764fa2010-09-30 20:49:44 +00002225 // Add implicit physical register uses to the call.
2226 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2227 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002228
Eric Christopherf9764fa2010-09-30 20:49:44 +00002229 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002230 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002231 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002232
Eric Christopherf9764fa2010-09-30 20:49:44 +00002233 // Set all unused physreg defs as dead.
2234 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002235
Eric Christopherf9764fa2010-09-30 20:49:44 +00002236 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002237}
2238
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002239bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002240 return Len <= 16;
2241}
2242
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002243bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002244 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002245 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002246 return false;
2247
2248 // We don't care about alignment here since we just emit integer accesses.
2249 while (Len) {
2250 MVT VT;
2251 if (Len >= 4)
2252 VT = MVT::i32;
2253 else if (Len >= 2)
2254 VT = MVT::i16;
2255 else {
2256 assert(Len == 1);
2257 VT = MVT::i8;
2258 }
2259
2260 bool RV;
2261 unsigned ResultReg;
2262 RV = ARMEmitLoad(VT, ResultReg, Src);
2263 assert (RV = true && "Should be able to handle this load.");
2264 RV = ARMEmitStore(VT, ResultReg, Dest);
2265 assert (RV = true && "Should be able to handle this store.");
2266
2267 unsigned Size = VT.getSizeInBits()/8;
2268 Len -= Size;
2269 Dest.Offset += Size;
2270 Src.Offset += Size;
2271 }
2272
2273 return true;
2274}
2275
Chad Rosier11add262011-11-11 23:31:03 +00002276bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2277 // FIXME: Handle more intrinsics.
2278 switch (I.getIntrinsicID()) {
2279 default: return false;
2280 case Intrinsic::memcpy:
2281 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002282 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2283 // Don't handle volatile.
2284 if (MTI.isVolatile())
2285 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002286
2287 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2288 // we would emit dead code because we don't currently handle memmoves.
2289 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2290 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002291 // Small memcpy's are common enough that we want to do them without a call
2292 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002293 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002294 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002295 Address Dest, Src;
2296 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2297 !ARMComputeAddress(MTI.getRawSource(), Src))
2298 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002299 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002300 return true;
2301 }
2302 }
Chad Rosier11add262011-11-11 23:31:03 +00002303
2304 if (!MTI.getLength()->getType()->isIntegerTy(32))
2305 return false;
2306
2307 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2308 return false;
2309
2310 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2311 return SelectCall(&I, IntrMemName);
2312 }
2313 case Intrinsic::memset: {
2314 const MemSetInst &MSI = cast<MemSetInst>(I);
2315 // Don't handle volatile.
2316 if (MSI.isVolatile())
2317 return false;
2318
2319 if (!MSI.getLength()->getType()->isIntegerTy(32))
2320 return false;
2321
2322 if (MSI.getDestAddressSpace() > 255)
2323 return false;
2324
2325 return SelectCall(&I, "memset");
2326 }
2327 }
2328 return false;
2329}
2330
Chad Rosier0d7b2312011-11-02 00:18:48 +00002331bool ARMFastISel::SelectTrunc(const Instruction *I) {
2332 // The high bits for a type smaller than the register size are assumed to be
2333 // undefined.
2334 Value *Op = I->getOperand(0);
2335
2336 EVT SrcVT, DestVT;
2337 SrcVT = TLI.getValueType(Op->getType(), true);
2338 DestVT = TLI.getValueType(I->getType(), true);
2339
2340 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2341 return false;
2342 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2343 return false;
2344
2345 unsigned SrcReg = getRegForValue(Op);
2346 if (!SrcReg) return false;
2347
2348 // Because the high bits are undefined, a truncate doesn't generate
2349 // any code.
2350 UpdateValueMap(I, SrcReg);
2351 return true;
2352}
2353
Chad Rosier87633022011-11-02 17:20:24 +00002354unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2355 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002356 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002357 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002358
2359 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002360 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002361 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002362 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002363 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002364 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002365 if (!Subtarget->hasV6Ops()) return 0;
2366 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002367 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002368 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002369 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002370 break;
2371 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002372 if (!Subtarget->hasV6Ops()) return 0;
2373 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002374 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002375 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002376 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002377 break;
2378 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002379 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002380 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002381 isBoolZext = true;
2382 break;
2383 }
Chad Rosier87633022011-11-02 17:20:24 +00002384 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002385 }
2386
Chad Rosier87633022011-11-02 17:20:24 +00002387 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002388 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002389 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002390 .addReg(SrcReg);
2391 if (isBoolZext)
2392 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002393 else
2394 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002395 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002396 return ResultReg;
2397}
2398
2399bool ARMFastISel::SelectIntExt(const Instruction *I) {
2400 // On ARM, in general, integer casts don't involve legal types; this code
2401 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002402 Type *DestTy = I->getType();
2403 Value *Src = I->getOperand(0);
2404 Type *SrcTy = Src->getType();
2405
2406 EVT SrcVT, DestVT;
2407 SrcVT = TLI.getValueType(SrcTy, true);
2408 DestVT = TLI.getValueType(DestTy, true);
2409
2410 bool isZExt = isa<ZExtInst>(I);
2411 unsigned SrcReg = getRegForValue(Src);
2412 if (!SrcReg) return false;
2413
2414 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2415 if (ResultReg == 0) return false;
2416 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002417 return true;
2418}
2419
Eric Christopher56d2b722010-09-02 23:43:26 +00002420// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002421bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002422
Eric Christopherab695882010-07-21 22:26:11 +00002423 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002424 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002425 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002426 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002427 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002428 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002429 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002430 case Instruction::ICmp:
2431 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002432 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002433 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002434 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002435 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002436 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002437 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00002438 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002439 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00002440 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00002441 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00002442 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002443 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00002444 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002445 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00002446 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002447 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00002448 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00002449 case Instruction::SRem:
2450 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002451 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002452 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2453 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002454 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002455 case Instruction::Select:
2456 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002457 case Instruction::Ret:
2458 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002459 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002460 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002461 case Instruction::ZExt:
2462 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002463 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002464 default: break;
2465 }
2466 return false;
2467}
2468
Chad Rosierb29b9502011-11-13 02:23:59 +00002469/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2470/// vreg is being provided by the specified load instruction. If possible,
2471/// try to fold the load as an operand to the instruction, returning true if
2472/// successful.
2473bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2474 const LoadInst *LI) {
2475 // Verify we have a legal type before going any further.
2476 MVT VT;
2477 if (!isLoadTypeLegal(LI->getType(), VT))
2478 return false;
2479
2480 // Combine load followed by zero- or sign-extend.
2481 // ldrb r1, [r0] ldrb r1, [r0]
2482 // uxtb r2, r1 =>
2483 // mov r3, r2 mov r3, r1
2484 bool isZExt = true;
2485 switch(MI->getOpcode()) {
2486 default: return false;
2487 case ARM::SXTH:
2488 case ARM::t2SXTH:
2489 isZExt = false;
2490 case ARM::UXTH:
2491 case ARM::t2UXTH:
2492 if (VT != MVT::i16)
2493 return false;
2494 break;
2495 case ARM::SXTB:
2496 case ARM::t2SXTB:
2497 isZExt = false;
2498 case ARM::UXTB:
2499 case ARM::t2UXTB:
2500 if (VT != MVT::i8)
2501 return false;
2502 break;
2503 }
2504 // See if we can handle this address.
2505 Address Addr;
2506 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2507
2508 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002509 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002510 return false;
2511 MI->eraseFromParent();
2512 return true;
2513}
2514
Eric Christopherab695882010-07-21 22:26:11 +00002515namespace llvm {
2516 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00002517 // Completely untested on non-darwin.
2518 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002519
Eric Christopheraaa8df42010-11-02 01:21:28 +00002520 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002521 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002522 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002523 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002524 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002525 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002526 }
2527}