blob: 5b5ee6aeb8654805265847ab062082738caca4e9 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMSUBTARGET_H
15#define ARMSUBTARGET_H
16
Evan Cheng94ca42f2011-07-07 00:08:19 +000017#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "llvm/ADT/Triple.h"
Chandler Carrutha1514e22012-12-04 07:12:27 +000019#include "llvm/MC/MCInstrItineraries.h"
20#include "llvm/Target/TargetSubtargetInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include <string>
22
Evan Cheng94214702011-07-01 20:45:01 +000023#define GET_SUBTARGETINFO_HEADER
Evan Cheng385e9302011-07-01 22:36:09 +000024#include "ARMGenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026namespace llvm {
Evan Chenge4e4ed32009-08-28 23:18:09 +000027class GlobalValue;
Evan Cheng0ddff1b2011-07-07 07:07:08 +000028class StringRef;
Renato Golin3382a842013-03-21 18:47:47 +000029class TargetOptions;
Evan Chenga8e29892007-01-19 07:51:42 +000030
Evan Cheng94214702011-07-01 20:45:01 +000031class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Chenga8e29892007-01-19 07:51:42 +000032protected:
Evan Cheng3ef1c872010-09-10 01:29:16 +000033 enum ARMProcFamilyEnum {
Quentin Colombete0f1d712012-12-21 04:35:05 +000034 Others, CortexA5, CortexA8, CortexA9, CortexA15, CortexR5, Swift
Evan Cheng3ef1c872010-09-10 01:29:16 +000035 };
36
Evan Cheng3ef1c872010-09-10 01:29:16 +000037 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
38 ARMProcFamilyEnum ARMProcFamily;
39
Evan Cheng39dfb0f2011-07-07 03:55:05 +000040 /// HasV4TOps, HasV5TOps, HasV5TEOps, HasV6Ops, HasV6T2Ops, HasV7Ops -
41 /// Specify whether target support specific ARM ISA variants.
42 bool HasV4TOps;
43 bool HasV5TOps;
44 bool HasV5TEOps;
45 bool HasV6Ops;
46 bool HasV6T2Ops;
47 bool HasV7Ops;
48
Evan Chengbee78fe2012-04-11 05:33:07 +000049 /// HasVFPv2, HasVFPv3, HasVFPv4, HasNEON - Specify what
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +000050 /// floating point ISAs are supported.
Evan Cheng39dfb0f2011-07-07 03:55:05 +000051 bool HasVFPv2;
52 bool HasVFPv3;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +000053 bool HasVFPv4;
Evan Cheng39dfb0f2011-07-07 03:55:05 +000054 bool HasNEON;
Evan Chenga8e29892007-01-19 07:51:42 +000055
David Goodwin1f0e4042009-08-05 16:01:19 +000056 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
57 /// specified. Use the method useNEONForSinglePrecisionFP() to
58 /// determine if NEON should actually be used.
David Goodwin42a83f22009-08-04 17:53:06 +000059 bool UseNEONForSinglePrecisionFP;
60
Bob Wilsoneb1641d2012-09-29 21:43:49 +000061 /// UseMulOps - True if non-microcoded fused integer multiply-add and
62 /// multiply-subtract instructions should be used.
63 bool UseMulOps;
64
Evan Cheng48575f62010-12-05 22:04:16 +000065 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
66 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
67 bool SlowFPVMLx;
Jim Grosbach26767372010-03-24 22:31:46 +000068
Evan Cheng463d3582011-03-31 19:38:48 +000069 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
70 /// forwarding to allow mul + mla being issued back to back.
71 bool HasVMLxForwarding;
72
Evan Cheng7a415992010-07-13 19:21:50 +000073 /// SlowFPBrcc - True if floating point compare + branch is slow.
74 bool SlowFPBrcc;
75
Evan Cheng4761a8d2011-07-07 19:09:06 +000076 /// InThumbMode - True if compiling for Thumb, false for ARM.
Evan Cheng963b03c2011-07-07 19:05:12 +000077 bool InThumbMode;
Anton Korobeynikov70459be2009-06-01 20:00:48 +000078
Evan Cheng94ca42f2011-07-07 00:08:19 +000079 /// HasThumb2 - True if Thumb2 instructions are supported.
80 bool HasThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000081
Andrew Trickd598bd32012-08-08 02:44:08 +000082 /// IsMClass - True if the subtarget belongs to the 'M' profile of CPUs -
James Molloyacad68d2011-09-28 14:21:38 +000083 /// v6m, v7m for example.
84 bool IsMClass;
85
Evan Cheng7b4d3112010-08-11 07:17:46 +000086 /// NoARM - True if subtarget does not support ARM mode execution.
87 bool NoARM;
88
David Goodwin0dad89f2009-09-30 00:10:16 +000089 /// PostRAScheduler - True if using post-register-allocation scheduler.
90 bool PostRAScheduler;
91
Evan Chenga8e29892007-01-19 07:51:42 +000092 /// IsR9Reserved - True if R9 is a not available as general purpose register.
93 bool IsR9Reserved;
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000094
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000095 /// UseMovt - True if MOVT / MOVW pairs are used for materialization of 32-bit
96 /// imms (including global addresses).
97 bool UseMovt;
98
Bob Wilson6d2f9ce2011-10-07 17:17:49 +000099 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
100 /// must be able to synthesize call stubs for interworking between ARM and
101 /// Thumb.
102 bool SupportsTailCall;
103
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000104 /// HasFP16 - True if subtarget supports half-precision FP (We support VFP+HF
105 /// only so far)
106 bool HasFP16;
107
Bob Wilson77f42b52010-10-12 16:22:47 +0000108 /// HasD16 - True if subtarget is limited to 16 double precision
109 /// FP registers for VFPv3.
110 bool HasD16;
111
Jim Grosbach29402132010-05-05 23:44:43 +0000112 /// HasHardwareDivide - True if subtarget supports [su]div
113 bool HasHardwareDivide;
114
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000115 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
116 bool HasHardwareDivideInARM;
117
Jim Grosbach29402132010-05-05 23:44:43 +0000118 /// HasT2ExtractPack - True if subtarget supports thumb2 extract/pack
119 /// instructions.
120 bool HasT2ExtractPack;
121
Evan Cheng11db0682010-08-11 06:22:01 +0000122 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
123 /// instructions.
124 bool HasDataBarrier;
125
Evan Chenge44be632010-08-09 18:35:19 +0000126 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
127 /// over 16-bit ones.
128 bool Pref32BitThumb;
129
Bob Wilson5dde8932011-04-19 18:11:49 +0000130 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
131 /// that partially update CPSR and add false dependency on the previous
132 /// CPSR setting instruction.
133 bool AvoidCPSRPartialUpdate;
134
Evan Cheng139e4072012-12-20 19:59:30 +0000135 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
136 /// movs with shifter operand (i.e. asr, lsl, lsr).
137 bool AvoidMOVsShifterOperand;
138
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000139 /// HasRAS - Some processors perform return stack prediction. CodeGen should
140 /// avoid issue "normal" call instructions to callees which do not return.
141 bool HasRAS;
142
Evan Chengdfed19f2010-11-03 06:34:55 +0000143 /// HasMPExtension - True if the subtarget supports Multiprocessing
144 /// extension (ARMv7 only).
145 bool HasMPExtension;
146
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000147 /// FPOnlySP - If true, the floating point unit only supports single
148 /// precision.
149 bool FPOnlySP;
150
Bob Wilson02aba732010-09-28 04:09:35 +0000151 /// AllowsUnalignedMem - If true, the subtarget allows unaligned memory
152 /// accesses for some types. For details, see
153 /// ARMTargetLowering::allowsUnalignedMemoryAccesses().
154 bool AllowsUnalignedMem;
155
Jim Grosbacha7603982011-07-01 21:12:19 +0000156 /// Thumb2DSP - If true, the subtarget supports the v7 DSP (saturating arith
157 /// and such) instructions in Thumb2 code.
158 bool Thumb2DSP;
159
Eli Bendersky0f156af2013-01-30 16:30:19 +0000160 /// NaCl TRAP instruction is generated instead of the regular TRAP.
161 bool UseNaClTrap;
162
Renato Golin3382a842013-03-21 18:47:47 +0000163 /// Target machine allowed unsafe FP math (such as use of NEON fp)
164 bool UnsafeFPMath;
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166 /// stackAlignment - The minimum alignment known to hold of the stack frame on
167 /// entry to the function and which must be maintained by every function.
168 unsigned stackAlignment;
169
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000170 /// CPUString - String name of used CPU.
171 std::string CPUString;
172
Evan Chengb72d2a92011-01-11 21:46:47 +0000173 /// TargetTriple - What processor and OS we're targeting.
174 Triple TargetTriple;
175
Andrew Trickd43b5c92012-08-08 02:44:16 +0000176 /// SchedModel - Processor specific instruction costs.
177 const MCSchedModel *SchedModel;
178
Evan Cheng8557c2b2009-06-19 01:51:50 +0000179 /// Selected instruction itineraries (one entry per itinerary class.)
180 InstrItineraryData InstrItins;
Jim Grosbach764ab522009-08-11 15:33:49 +0000181
Renato Golin3382a842013-03-21 18:47:47 +0000182 /// Options passed via command line that could influence the target
183 const TargetOptions &Options;
184
Evan Chenga8e29892007-01-19 07:51:42 +0000185 public:
Evan Cheng1a3771e2007-01-19 19:22:40 +0000186 enum {
187 isELF, isDarwin
188 } TargetType;
189
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000190 enum {
191 ARM_ABI_APCS,
192 ARM_ABI_AAPCS // ARM EABI
193 } TargetABI;
194
Evan Chenga8e29892007-01-19 07:51:42 +0000195 /// This constructor initializes the data members to match that
Daniel Dunbar3be03402009-08-02 22:11:08 +0000196 /// of the specified triple.
Evan Chenga8e29892007-01-19 07:51:42 +0000197 ///
Evan Cheng276365d2011-06-30 01:53:36 +0000198 ARMSubtarget(const std::string &TT, const std::string &CPU,
Renato Golin3382a842013-03-21 18:47:47 +0000199 const std::string &FS, const TargetOptions &Options);
Evan Chenga8e29892007-01-19 07:51:42 +0000200
Dan Gohman707e0182008-04-12 04:36:06 +0000201 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
202 /// that still makes it profitable to inline the call.
Rafael Espindolae0703c82007-10-31 14:39:58 +0000203 unsigned getMaxInlineSizeThreshold() const {
Bob Wilson4d6113e2010-03-11 00:20:49 +0000204 // FIXME: For now, we don't lower memcpy's to loads / stores for Thumb1.
205 // Change this once Thumb1 ldmia / stmia support is added.
206 return isThumb1Only() ? 0 : 64;
Rafael Espindolae0703c82007-10-31 14:39:58 +0000207 }
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000208 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Chenga8e29892007-01-19 07:51:42 +0000209 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng0ddff1b2011-07-07 07:07:08 +0000210 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Chenga8e29892007-01-19 07:51:42 +0000211
Renato Golinb26f98f2013-02-16 19:14:59 +0000212 /// \brief Reset the features for the ARM target.
Bill Wendling4788d142013-02-15 22:41:25 +0000213 virtual void resetSubtargetFeatures(const MachineFunction *MF);
Bill Wendling901d8002013-02-16 01:36:26 +0000214private:
215 void initializeEnvironment();
Bill Wendling4788d142013-02-15 22:41:25 +0000216 void resetSubtargetFeatures(StringRef CPU, StringRef FS);
Bill Wendling901d8002013-02-16 01:36:26 +0000217public:
Andrew Trick2da8bc82010-12-24 05:03:26 +0000218 void computeIssueWidth();
219
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000220 bool hasV4TOps() const { return HasV4TOps; }
221 bool hasV5TOps() const { return HasV5TOps; }
222 bool hasV5TEOps() const { return HasV5TEOps; }
223 bool hasV6Ops() const { return HasV6Ops; }
224 bool hasV6T2Ops() const { return HasV6T2Ops; }
225 bool hasV7Ops() const { return HasV7Ops; }
Evan Chenga8e29892007-01-19 07:51:42 +0000226
Quentin Colombet8facb9e2012-11-29 19:48:01 +0000227 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Evan Cheng3ef1c872010-09-10 01:29:16 +0000228 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
229 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Baranga616471d2012-09-13 15:05:10 +0000230 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000231 bool isSwift() const { return ARMProcFamily == Swift; }
Evan Cheng44ee4712011-11-09 01:57:03 +0000232 bool isCortexM3() const { return CPUString == "cortex-m3"; }
Silviu Baranga616471d2012-09-13 15:05:10 +0000233 bool isLikeA9() const { return isCortexA9() || isCortexA15(); }
Quentin Colombete0f1d712012-12-21 04:35:05 +0000234 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Evan Cheng3ef1c872010-09-10 01:29:16 +0000235
Evan Cheng7b4d3112010-08-11 07:17:46 +0000236 bool hasARMOps() const { return !NoARM; }
237
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000238 bool hasVFP2() const { return HasVFPv2; }
239 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000240 bool hasVFP4() const { return HasVFPv4; }
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000241 bool hasNEON() const { return HasNEON; }
Jim Grosbach764ab522009-08-11 15:33:49 +0000242 bool useNEONForSinglePrecisionFP() const {
David Goodwin42a83f22009-08-04 17:53:06 +0000243 return hasNEON() && UseNEONForSinglePrecisionFP; }
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000244
Shantonu Seneae216c2010-05-06 14:57:47 +0000245 bool hasDivide() const { return HasHardwareDivide; }
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000246 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Shantonu Seneae216c2010-05-06 14:57:47 +0000247 bool hasT2ExtractPack() const { return HasT2ExtractPack; }
Evan Cheng11db0682010-08-11 06:22:01 +0000248 bool hasDataBarrier() const { return HasDataBarrier; }
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000249 bool useMulOps() const { return UseMulOps; }
Evan Cheng48575f62010-12-05 22:04:16 +0000250 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng463d3582011-03-31 19:38:48 +0000251 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng7a415992010-07-13 19:21:50 +0000252 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000253 bool isFPOnlySP() const { return FPOnlySP; }
Evan Chenge44be632010-08-09 18:35:19 +0000254 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilson5dde8932011-04-19 18:11:49 +0000255 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Evan Cheng139e4072012-12-20 19:59:30 +0000256 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000257 bool hasRAS() const { return HasRAS; }
Evan Chengdfed19f2010-11-03 06:34:55 +0000258 bool hasMPExtension() const { return HasMPExtension; }
Jim Grosbacha7603982011-07-01 21:12:19 +0000259 bool hasThumb2DSP() const { return Thumb2DSP; }
Eli Bendersky0f156af2013-01-30 16:30:19 +0000260 bool useNaClTrap() const { return UseNaClTrap; }
Jim Grosbach764ab522009-08-11 15:33:49 +0000261
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000262 bool hasFP16() const { return HasFP16; }
Bob Wilson77f42b52010-10-12 16:22:47 +0000263 bool hasD16() const { return HasD16; }
Anton Korobeynikov631379e2010-03-14 18:42:38 +0000264
Evan Chengc8578942011-04-20 22:20:12 +0000265 const Triple &getTargetTriple() const { return TargetTriple; }
266
Evan Chengafff9412011-12-20 18:26:50 +0000267 bool isTargetIOS() const { return TargetTriple.getOS() == Triple::IOS; }
Daniel Dunbar912225e2011-04-19 21:14:45 +0000268 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000269 bool isTargetNaCl() const {
Eli Benderskyf659c0d2012-12-04 18:37:26 +0000270 return TargetTriple.getOS() == Triple::NaCl;
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000271 }
Evan Chengb72d2a92011-01-11 21:46:47 +0000272 bool isTargetELF() const { return !isTargetDarwin(); }
Evan Cheng1a3771e2007-01-19 19:22:40 +0000273
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000274 bool isAPCS_ABI() const { return TargetABI == ARM_ABI_APCS; }
275 bool isAAPCS_ABI() const { return TargetABI == ARM_ABI_AAPCS; }
276
Evan Cheng963b03c2011-07-07 19:05:12 +0000277 bool isThumb() const { return InThumbMode; }
278 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
279 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng94ca42f2011-07-07 00:08:19 +0000280 bool hasThumb2() const { return HasThumb2; }
James Molloyacad68d2011-09-28 14:21:38 +0000281 bool isMClass() const { return IsMClass; }
282 bool isARClass() const { return !IsMClass; }
Evan Chenga8e29892007-01-19 07:51:42 +0000283
Evan Chenga8e29892007-01-19 07:51:42 +0000284 bool isR9Reserved() const { return IsR9Reserved; }
285
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000286 bool useMovt() const { return UseMovt && hasV6T2Ops(); }
Bob Wilson6d2f9ce2011-10-07 17:17:49 +0000287 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000288
Bob Wilson02aba732010-09-28 04:09:35 +0000289 bool allowsUnalignedMem() const { return AllowsUnalignedMem; }
290
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000291 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000292
Owen Anderson654d5442010-09-28 21:57:50 +0000293 unsigned getMispredictionPenalty() const;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000294
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000295 /// enablePostRAScheduler - True at 'More' optimization.
David Goodwin4c3715c2009-10-22 23:19:17 +0000296 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000297 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000298 RegClassVector& CriticalPathRCs) const;
Anton Korobeynikov41a02432009-05-23 19:50:50 +0000299
Jim Grosbach764ab522009-08-11 15:33:49 +0000300 /// getInstrItins - Return the instruction itineraies based on subtarget
Evan Cheng8557c2b2009-06-19 01:51:50 +0000301 /// selection.
302 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
303
Evan Chenga8e29892007-01-19 07:51:42 +0000304 /// getStackAlignment - Returns the minimum alignment known to hold of the
305 /// stack frame on entry to the function and which must be maintained by every
306 /// function for this subtarget.
307 unsigned getStackAlignment() const { return stackAlignment; }
Evan Chenge4e4ed32009-08-28 23:18:09 +0000308
309 /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect
310 /// symbol.
Dan Gohman46510a72010-04-15 01:51:59 +0000311 bool GVIsIndirectSymbol(const GlobalValue *GV, Reloc::Model RelocM) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000312};
313} // End llvm namespace
314
315#endif // ARMSUBTARGET_H