blob: 14619b63927b214ed0ad1b05d374663e0b581c82 [file] [log] [blame]
Bill Wendlingd6434862010-12-04 23:57:24 +00001//===-- X86Subtarget.cpp - X86 Subtarget Information ----------------------===//
Nate Begemanfb5792f2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Nate Begemanfb5792f2005-07-12 01:41:54 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file implements the X86 specific subclass of TargetSubtargetInfo.
Nate Begemanfb5792f2005-07-12 01:41:54 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5b925c02009-01-03 04:04:46 +000014#define DEBUG_TYPE "subtarget"
Nate Begemanfb5792f2005-07-12 01:41:54 +000015#include "X86Subtarget.h"
Chris Lattnerd392bd92009-07-10 07:20:05 +000016#include "X86InstrInfo.h"
Bill Wendling789cb5d2013-02-15 22:31:27 +000017#include "llvm/IR/Attributes.h"
18#include "llvm/IR/Function.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000019#include "llvm/IR/GlobalValue.h"
Evan Cheng5b925c02009-01-03 04:04:46 +000020#include "llvm/Support/Debug.h"
Rafael Espindolaca592212011-09-07 16:10:57 +000021#include "llvm/Support/ErrorHandling.h"
Michael J. Spencer1f6efa32010-11-29 18:16:10 +000022#include "llvm/Support/Host.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +000024#include "llvm/Target/TargetMachine.h"
Rafael Espindolaca592212011-09-07 16:10:57 +000025#include "llvm/Target/TargetOptions.h"
Evan Cheng94214702011-07-01 20:45:01 +000026
Evan Cheng94214702011-07-01 20:45:01 +000027#define GET_SUBTARGETINFO_TARGET_DESC
Evan Chengebdeeab2011-07-08 01:53:10 +000028#define GET_SUBTARGETINFO_CTOR
Evan Cheng385e9302011-07-01 22:36:09 +000029#include "X86GenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000030
Nate Begemanfb5792f2005-07-12 01:41:54 +000031using namespace llvm;
32
Chris Lattnerbc583222009-04-25 18:27:23 +000033#if defined(_MSC_VER)
Bill Wendling0ea8bf32009-08-03 00:11:34 +000034#include <intrin.h>
Chris Lattnerbc583222009-04-25 18:27:23 +000035#endif
36
Dan Gohman29cbade2009-11-20 23:18:13 +000037/// ClassifyBlockAddressReference - Classify a blockaddress reference for the
38/// current subtarget according to how we should reference it in a non-pcrel
39/// context.
Eric Christopherf5ebc392013-04-02 23:06:40 +000040unsigned char X86Subtarget::ClassifyBlockAddressReference() const {
Dan Gohman29cbade2009-11-20 23:18:13 +000041 if (isPICStyleGOT()) // 32-bit ELF targets.
42 return X86II::MO_GOTOFF;
Chad Rosiera20e1e72012-08-01 18:39:17 +000043
Dan Gohman29cbade2009-11-20 23:18:13 +000044 if (isPICStyleStubPIC()) // Darwin/32 in PIC mode.
45 return X86II::MO_PIC_BASE_OFFSET;
Chad Rosiera20e1e72012-08-01 18:39:17 +000046
Dan Gohman29cbade2009-11-20 23:18:13 +000047 // Direct static reference to label.
48 return X86II::MO_NO_FLAG;
49}
50
Chris Lattnerd392bd92009-07-10 07:20:05 +000051/// ClassifyGlobalReference - Classify a global variable reference for the
52/// current subtarget according to how we should reference it in a non-pcrel
53/// context.
54unsigned char X86Subtarget::
55ClassifyGlobalReference(const GlobalValue *GV, const TargetMachine &TM) const {
56 // DLLImport only exists on windows, it is implemented as a load from a
57 // DLLIMPORT stub.
58 if (GV->hasDLLImportLinkage())
59 return X86II::MO_DLLIMPORT;
60
Chris Lattner6b601532010-06-14 20:11:56 +000061 // Determine whether this is a reference to a definition or a declaration.
62 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
63 // load from stub.
64 bool isDecl = GV->hasAvailableExternallyLinkage();
65 if (GV->isDeclaration() && !GV->isMaterializable())
66 isDecl = true;
Evan Chenga82b22c2009-07-16 22:53:10 +000067
Chris Lattnerd392bd92009-07-10 07:20:05 +000068 // X86-64 in PIC mode.
69 if (isPICStyleRIPRel()) {
70 // Large model never uses stubs.
71 if (TM.getCodeModel() == CodeModel::Large)
72 return X86II::MO_NO_FLAG;
Chad Rosiera20e1e72012-08-01 18:39:17 +000073
Chris Lattnerc7822322009-07-10 21:01:59 +000074 if (isTargetDarwin()) {
75 // If symbol visibility is hidden, the extra load is not needed if
76 // target is x86-64 or the symbol is definitely defined in the current
77 // translation unit.
78 if (GV->hasDefaultVisibility() &&
Evan Chenga82b22c2009-07-16 22:53:10 +000079 (isDecl || GV->isWeakForLinker()))
Chris Lattnerc7822322009-07-10 21:01:59 +000080 return X86II::MO_GOTPCREL;
Anton Korobeynikov699647c2010-08-21 17:21:11 +000081 } else if (!isTargetWin64()) {
Chris Lattnerc7822322009-07-10 21:01:59 +000082 assert(isTargetELF() && "Unknown rip-relative target");
Chris Lattnerd392bd92009-07-10 07:20:05 +000083
Chris Lattnerc7822322009-07-10 21:01:59 +000084 // Extra load is needed for all externally visible.
85 if (!GV->hasLocalLinkage() && GV->hasDefaultVisibility())
86 return X86II::MO_GOTPCREL;
87 }
Chris Lattnerd392bd92009-07-10 07:20:05 +000088
89 return X86II::MO_NO_FLAG;
90 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000091
Chris Lattnerd392bd92009-07-10 07:20:05 +000092 if (isPICStyleGOT()) { // 32-bit ELF targets.
93 // Extra load is needed for all externally visible.
94 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
95 return X86II::MO_GOTOFF;
96 return X86II::MO_GOT;
97 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000098
Chris Lattnere2c92082009-07-10 21:00:45 +000099 if (isPICStyleStubPIC()) { // Darwin/32 in PIC mode.
Chris Lattner84853a12009-07-10 20:53:38 +0000100 // Determine whether we have a stub reference and/or whether the reference
101 // is relative to the PIC base or not.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000102
Chris Lattnerd392bd92009-07-10 07:20:05 +0000103 // If this is a strong reference to a definition, it is definitely not
104 // through a stub.
Evan Chenga82b22c2009-07-16 22:53:10 +0000105 if (!isDecl && !GV->isWeakForLinker())
Chris Lattner84853a12009-07-10 20:53:38 +0000106 return X86II::MO_PIC_BASE_OFFSET;
Chris Lattnerd392bd92009-07-10 07:20:05 +0000107
108 // Unless we have a symbol with hidden visibility, we have to go through a
109 // normal $non_lazy_ptr stub because this symbol might be resolved late.
Chris Lattner84853a12009-07-10 20:53:38 +0000110 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
111 return X86II::MO_DARWIN_NONLAZY_PIC_BASE;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000112
Chris Lattnerd392bd92009-07-10 07:20:05 +0000113 // If symbol visibility is hidden, we have a stub for common symbol
114 // references and external declarations.
Evan Chenga82b22c2009-07-16 22:53:10 +0000115 if (isDecl || GV->hasCommonLinkage()) {
Chris Lattnerd392bd92009-07-10 07:20:05 +0000116 // Hidden $non_lazy_ptr reference.
Chris Lattner84853a12009-07-10 20:53:38 +0000117 return X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE;
Chris Lattnerd392bd92009-07-10 07:20:05 +0000118 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000119
Chris Lattnerd392bd92009-07-10 07:20:05 +0000120 // Otherwise, no stub.
Chris Lattner84853a12009-07-10 20:53:38 +0000121 return X86II::MO_PIC_BASE_OFFSET;
122 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000123
Chris Lattnere2c92082009-07-10 21:00:45 +0000124 if (isPICStyleStubNoDynamic()) { // Darwin/32 in -mdynamic-no-pic mode.
Chris Lattner84853a12009-07-10 20:53:38 +0000125 // Determine whether we have a stub reference.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000126
Chris Lattner84853a12009-07-10 20:53:38 +0000127 // If this is a strong reference to a definition, it is definitely not
128 // through a stub.
Evan Chenga82b22c2009-07-16 22:53:10 +0000129 if (!isDecl && !GV->isWeakForLinker())
Chris Lattner84853a12009-07-10 20:53:38 +0000130 return X86II::MO_NO_FLAG;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000131
Chris Lattner84853a12009-07-10 20:53:38 +0000132 // Unless we have a symbol with hidden visibility, we have to go through a
133 // normal $non_lazy_ptr stub because this symbol might be resolved late.
134 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
135 return X86II::MO_DARWIN_NONLAZY;
Evan Cheng63476a82009-09-03 07:04:02 +0000136
Chris Lattner84853a12009-07-10 20:53:38 +0000137 // Otherwise, no stub.
138 return X86II::MO_NO_FLAG;
Chris Lattnerd392bd92009-07-10 07:20:05 +0000139 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000140
Chris Lattnerd392bd92009-07-10 07:20:05 +0000141 // Direct static reference to global.
142 return X86II::MO_NO_FLAG;
143}
144
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +0000145
Bill Wendling6f287b22008-09-30 21:22:07 +0000146/// getBZeroEntry - This function returns the name of a function which has an
147/// interface like the non-standard bzero function, if such a function exists on
148/// the current subtarget and it is considered prefereable over memset with zero
149/// passed as the second argument. Otherwise it returns null.
Bill Wendling6e087382008-09-30 22:05:33 +0000150const char *X86Subtarget::getBZeroEntry() const {
Dan Gohman68d599d2008-04-01 20:38:36 +0000151 // Darwin 10 has a __bzero entry point for this purpose.
Daniel Dunbar558692f2011-04-20 00:14:25 +0000152 if (getTargetTriple().isMacOSX() &&
153 !getTargetTriple().isMacOSXVersionLT(10, 6))
Bill Wendling6e087382008-09-30 22:05:33 +0000154 return "__bzero";
Dan Gohman68d599d2008-04-01 20:38:36 +0000155
156 return 0;
157}
158
Evan Cheng8688a582013-01-29 02:32:37 +0000159bool X86Subtarget::hasSinCos() const {
160 return getTargetTriple().isMacOSX() &&
Evan Chenga66f40a2013-01-30 22:56:35 +0000161 !getTargetTriple().isMacOSXVersionLT(10, 9) &&
162 is64Bit();
Evan Cheng8688a582013-01-29 02:32:37 +0000163}
164
Evan Chengd7f666a2009-05-20 04:53:57 +0000165/// IsLegalToCallImmediateAddr - Return true if the subtarget allows calls
166/// to immediate address.
167bool X86Subtarget::IsLegalToCallImmediateAddr(const TargetMachine &TM) const {
Evan Cheng18fb1d32011-07-07 21:06:52 +0000168 if (In64BitMode)
Evan Chengd7f666a2009-05-20 04:53:57 +0000169 return false;
170 return isTargetELF() || TM.getRelocationModel() == Reloc::Static;
171}
172
Evan Chenga26eb5e2006-10-06 09:17:41 +0000173void X86Subtarget::AutoDetectSubtargetFeatures() {
Evan Chengb3a7e212006-01-27 19:30:30 +0000174 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
Craig Topper4145c492011-10-16 00:21:51 +0000175 unsigned MaxLevel;
Jeff Cohena3496402006-01-28 18:47:32 +0000176 union {
Jeff Cohen216d2812006-01-28 19:48:34 +0000177 unsigned u[3];
178 char c[12];
Jeff Cohena3496402006-01-28 18:47:32 +0000179 } text;
Craig Topper4145c492011-10-16 00:21:51 +0000180
181 if (X86_MC::GetCpuIDAndInfo(0, &MaxLevel, text.u+0, text.u+2, text.u+1) ||
182 MaxLevel < 1)
Evan Chengabc346c2006-10-06 08:21:07 +0000183 return;
Anton Korobeynikov3b5ee732007-03-23 23:46:48 +0000184
Evan Cheng18fb1d32011-07-07 21:06:52 +0000185 X86_MC::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
Craig Topper4145c492011-10-16 00:21:51 +0000186
Craig Topper1f104802011-10-10 05:34:02 +0000187 if ((EDX >> 15) & 1) { HasCMov = true; ToggleFeature(X86::FeatureCMOV); }
188 if ((EDX >> 23) & 1) { X86SSELevel = MMX; ToggleFeature(X86::FeatureMMX); }
189 if ((EDX >> 25) & 1) { X86SSELevel = SSE1; ToggleFeature(X86::FeatureSSE1); }
190 if ((EDX >> 26) & 1) { X86SSELevel = SSE2; ToggleFeature(X86::FeatureSSE2); }
191 if (ECX & 0x1) { X86SSELevel = SSE3; ToggleFeature(X86::FeatureSSE3); }
192 if ((ECX >> 9) & 1) { X86SSELevel = SSSE3; ToggleFeature(X86::FeatureSSSE3);}
193 if ((ECX >> 19) & 1) { X86SSELevel = SSE41; ToggleFeature(X86::FeatureSSE41);}
194 if ((ECX >> 20) & 1) { X86SSELevel = SSE42; ToggleFeature(X86::FeatureSSE42);}
Craig Topper1203f2f2012-04-26 06:40:15 +0000195 if ((ECX >> 28) & 1) { X86SSELevel = AVX; ToggleFeature(X86::FeatureAVX); }
Anton Korobeynikov3b5ee732007-03-23 23:46:48 +0000196
Evan Chengccb69762009-01-02 05:35:45 +0000197 bool IsIntel = memcmp(text.c, "GenuineIntel", 12) == 0;
198 bool IsAMD = !IsIntel && memcmp(text.c, "AuthenticAMD", 12) == 0;
David Greene343dadb2009-06-26 22:46:54 +0000199
Craig Topperc80e7d22012-05-01 07:10:32 +0000200 if ((ECX >> 1) & 0x1) {
Benjamin Kramerc8e340d2012-05-31 14:34:17 +0000201 HasPCLMUL = true;
202 ToggleFeature(X86::FeaturePCLMUL);
Craig Topper1f104802011-10-10 05:34:02 +0000203 }
Craig Topper14f094b2012-06-01 06:10:14 +0000204 if ((ECX >> 12) & 0x1) {
Craig Toppera15f9d52012-06-03 18:58:46 +0000205 HasFMA = true;
206 ToggleFeature(X86::FeatureFMA);
Craig Topper14f094b2012-06-01 06:10:14 +0000207 }
Craig Topper1f104802011-10-10 05:34:02 +0000208 if (IsIntel && ((ECX >> 22) & 0x1)) {
209 HasMOVBE = true;
210 ToggleFeature(X86::FeatureMOVBE);
211 }
Craig Topperc80e7d22012-05-01 07:10:32 +0000212 if ((ECX >> 23) & 0x1) {
Craig Topper1f104802011-10-10 05:34:02 +0000213 HasPOPCNT = true;
214 ToggleFeature(X86::FeaturePOPCNT);
215 }
Craig Topperc80e7d22012-05-01 07:10:32 +0000216 if ((ECX >> 25) & 0x1) {
Craig Topper1f104802011-10-10 05:34:02 +0000217 HasAES = true;
218 ToggleFeature(X86::FeatureAES);
219 }
Craig Topperc80e7d22012-05-01 07:10:32 +0000220 if ((ECX >> 29) & 0x1) {
Craig Topper1f104802011-10-10 05:34:02 +0000221 HasF16C = true;
222 ToggleFeature(X86::FeatureF16C);
223 }
224 if (IsIntel && ((ECX >> 30) & 0x1)) {
225 HasRDRAND = true;
226 ToggleFeature(X86::FeatureRDRAND);
227 }
228
229 if ((ECX >> 13) & 0x1) {
230 HasCmpxchg16b = true;
231 ToggleFeature(X86::FeatureCMPXCHG16B);
232 }
David Greene343dadb2009-06-26 22:46:54 +0000233
Evan Chengccb69762009-01-02 05:35:45 +0000234 if (IsIntel || IsAMD) {
235 // Determine if bit test memory instructions are slow.
236 unsigned Family = 0;
237 unsigned Model = 0;
Evan Cheng18fb1d32011-07-07 21:06:52 +0000238 X86_MC::DetectFamilyModel(EAX, Family, Model);
Evan Cheng59ee62d2011-07-11 03:57:24 +0000239 if (IsAMD || (Family == 6 && Model >= 13)) {
240 IsBTMemSlow = true;
241 ToggleFeature(X86::FeatureSlowBTMem);
242 }
Andrew Trick922d3142012-02-01 23:20:51 +0000243
Chandler Carruth9f3f40f2012-12-10 09:18:44 +0000244 // If it's an Intel chip since Nehalem and not an Atom chip, unaligned
245 // memory access is fast. We hard code model numbers here because they
246 // aren't strictly increasing for Intel chips it seems.
247 if (IsIntel &&
248 ((Family == 6 && Model == 0x1E) || // Nehalem: Clarksfield, Lynnfield,
249 // Jasper Froest
Chandler Carruth2c0575f2012-12-10 18:22:40 +0000250 (Family == 6 && Model == 0x1A) || // Nehalem: Bloomfield, Nehalem-EP
Chandler Carruth9f3f40f2012-12-10 09:18:44 +0000251 (Family == 6 && Model == 0x2E) || // Nehalem: Nehalem-EX
252 (Family == 6 && Model == 0x25) || // Westmere: Arrandale, Clarksdale
253 (Family == 6 && Model == 0x2C) || // Westmere: Gulftown, Westmere-EP
254 (Family == 6 && Model == 0x2F) || // Westmere: Westmere-EX
255 (Family == 6 && Model == 0x2A) || // SandyBridge
256 (Family == 6 && Model == 0x2D) || // SandyBridge: SandyBridge-E*
257 (Family == 6 && Model == 0x3A))) {// IvyBridge
Evan Cheng48c58bb2010-04-01 05:58:17 +0000258 IsUAMemFast = true;
Evan Cheng59ee62d2011-07-11 03:57:24 +0000259 ToggleFeature(X86::FeatureFastUAMem);
260 }
Evan Chengccb69762009-01-02 05:35:45 +0000261
Andrew Trick922d3142012-02-01 23:20:51 +0000262 // Set processor type. Currently only Atom is detected.
Preston Gurd79bbe852012-05-02 21:38:46 +0000263 if (Family == 6 &&
Preston Gurdd4d96162012-07-18 20:49:17 +0000264 (Model == 28 || Model == 38 || Model == 39
Preston Gurdfd012b22012-07-19 19:05:37 +0000265 || Model == 53 || Model == 54)) {
Andrew Trick922d3142012-02-01 23:20:51 +0000266 X86ProcFamily = IntelAtom;
Preston Gurdc573b1f2012-04-26 19:52:27 +0000267
268 UseLeaForSP = true;
Evan Chengde1df102012-02-07 22:50:41 +0000269 ToggleFeature(X86::FeatureLeaForSP);
Andrew Trick922d3142012-02-01 23:20:51 +0000270 }
271
Craig Topper4145c492011-10-16 00:21:51 +0000272 unsigned MaxExtLevel;
273 X86_MC::GetCpuIDAndInfo(0x80000000, &MaxExtLevel, &EBX, &ECX, &EDX);
274
275 if (MaxExtLevel >= 0x80000001) {
276 X86_MC::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
277 if ((EDX >> 29) & 0x1) {
278 HasX86_64 = true;
279 ToggleFeature(X86::Feature64Bit);
280 }
281 if ((ECX >> 5) & 0x1) {
282 HasLZCNT = true;
283 ToggleFeature(X86::FeatureLZCNT);
284 }
Michael Liao675eb3b2013-03-26 17:47:11 +0000285 if (IsIntel && ((ECX >> 8) & 0x1)) {
286 HasPRFCHW = true;
287 ToggleFeature(X86::FeaturePRFCHW);
288 }
Craig Topper5ebee442011-12-29 19:25:56 +0000289 if (IsAMD) {
290 if ((ECX >> 6) & 0x1) {
291 HasSSE4A = true;
292 ToggleFeature(X86::FeatureSSE4A);
293 }
294 if ((ECX >> 11) & 0x1) {
295 HasXOP = true;
296 ToggleFeature(X86::FeatureXOP);
297 }
298 if ((ECX >> 16) & 0x1) {
299 HasFMA4 = true;
300 ToggleFeature(X86::FeatureFMA4);
301 }
Craig Topper4145c492011-10-16 00:21:51 +0000302 }
Evan Cheng59ee62d2011-07-11 03:57:24 +0000303 }
Craig Topper4145c492011-10-16 00:21:51 +0000304 }
305
Craig Topperc80e7d22012-05-01 07:10:32 +0000306 if (MaxLevel >= 7) {
Craig Topper4b2dc742011-10-17 05:33:10 +0000307 if (!X86_MC::GetCpuIDAndInfoEx(0x7, 0x0, &EAX, &EBX, &ECX, &EDX)) {
Craig Topperc80e7d22012-05-01 07:10:32 +0000308 if (IsIntel && (EBX & 0x1)) {
Craig Toppere7b05502011-10-30 19:57:21 +0000309 HasFSGSBase = true;
310 ToggleFeature(X86::FeatureFSGSBase);
311 }
Craig Topper4b2dc742011-10-17 05:33:10 +0000312 if ((EBX >> 3) & 0x1) {
313 HasBMI = true;
314 ToggleFeature(X86::FeatureBMI);
315 }
Michael Liao0ca1a7f2013-03-26 22:46:02 +0000316 if ((EBX >> 4) & 0x1) {
317 HasHLE = true;
318 ToggleFeature(X86::FeatureHLE);
319 }
Craig Topperc80e7d22012-05-01 07:10:32 +0000320 if (IsIntel && ((EBX >> 5) & 0x1)) {
Craig Topper1203f2f2012-04-26 06:40:15 +0000321 X86SSELevel = AVX2;
322 ToggleFeature(X86::FeatureAVX2);
323 }
Craig Topperc80e7d22012-05-01 07:10:32 +0000324 if (IsIntel && ((EBX >> 8) & 0x1)) {
Craig Topper4b2dc742011-10-17 05:33:10 +0000325 HasBMI2 = true;
326 ToggleFeature(X86::FeatureBMI2);
327 }
Michael Liaobe02a902012-11-08 07:28:54 +0000328 if (IsIntel && ((EBX >> 11) & 0x1)) {
329 HasRTM = true;
330 ToggleFeature(X86::FeatureRTM);
331 }
Michael Liao5a8386e2013-03-28 22:29:53 +0000332 if (IsIntel && ((EBX >> 19) & 0x1)) {
333 HasADX = true;
334 ToggleFeature(X86::FeatureADX);
335 }
Michael Liaoc26392a2013-03-28 23:41:26 +0000336 if (IsIntel && ((EBX >> 18) & 0x1)) {
337 HasRDSEED = true;
338 ToggleFeature(X86::FeatureRDSEED);
339 }
Craig Topperb53fa8b2011-10-16 07:55:05 +0000340 }
Jeff Cohenc3987092007-04-16 21:59:44 +0000341 }
Evan Cheng559806f2006-01-27 08:10:46 +0000342}
Evan Cheng97c7fc32006-01-26 09:53:06 +0000343
Bill Wendling789cb5d2013-02-15 22:31:27 +0000344void X86Subtarget::resetSubtargetFeatures(const MachineFunction *MF) {
345 AttributeSet FnAttrs = MF->getFunction()->getAttributes();
346 Attribute CPUAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
347 "target-cpu");
348 Attribute FSAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
349 "target-features");
Nadav Rotemf8b80de2013-02-27 05:56:20 +0000350 std::string CPU =
351 !CPUAttr.hasAttribute(Attribute::None) ?CPUAttr.getValueAsString() : "";
352 std::string FS =
Bill Wendling789cb5d2013-02-15 22:31:27 +0000353 !FSAttr.hasAttribute(Attribute::None) ? FSAttr.getValueAsString() : "";
Bill Wendling901d8002013-02-16 01:36:26 +0000354 if (!FS.empty()) {
355 initializeEnvironment();
Bill Wendling789cb5d2013-02-15 22:31:27 +0000356 resetSubtargetFeatures(CPU, FS);
Bill Wendling901d8002013-02-16 01:36:26 +0000357 }
Bill Wendling789cb5d2013-02-15 22:31:27 +0000358}
359
360void X86Subtarget::resetSubtargetFeatures(StringRef CPU, StringRef FS) {
Nadav Rotemf8b80de2013-02-27 05:56:20 +0000361 std::string CPUName = CPU;
Evan Cheng4d1a8dd2011-07-08 22:30:25 +0000362 if (!FS.empty() || !CPU.empty()) {
Evan Chengcc0ddc72011-07-08 21:14:14 +0000363 if (CPUName.empty()) {
Evan Cheng893a0452012-01-30 23:10:32 +0000364#if defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)\
365 || defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
Evan Chengcc0ddc72011-07-08 21:14:14 +0000366 CPUName = sys::getHostCPUName();
367#else
368 CPUName = "generic";
369#endif
370 }
371
Eli Friedman439d05d2011-07-08 23:43:01 +0000372 // Make sure 64-bit features are available in 64-bit mode. (But make sure
373 // SSE2 can be turned off explicitly.)
374 std::string FullFS = FS;
375 if (In64BitMode) {
376 if (!FullFS.empty())
377 FullFS = "+64bit,+sse2," + FullFS;
378 else
379 FullFS = "+64bit,+sse2";
380 }
Evan Cheng4d1a8dd2011-07-08 22:30:25 +0000381
Eli Friedman439d05d2011-07-08 23:43:01 +0000382 // If feature string is not empty, parse features string.
383 ParseSubtargetFeatures(CPUName, FullFS);
Chris Lattner3b6f4972006-11-20 18:16:05 +0000384 } else {
Andrew Trick922d3142012-02-01 23:20:51 +0000385 if (CPUName.empty()) {
386#if defined (__x86_64__) || defined(__i386__)
387 CPUName = sys::getHostCPUName();
388#else
389 CPUName = "generic";
390#endif
391 }
Chris Lattner3b6f4972006-11-20 18:16:05 +0000392 // Otherwise, use CPUID to auto-detect feature set.
393 AutoDetectSubtargetFeatures();
Evan Cheng18fb1d32011-07-07 21:06:52 +0000394
Eli Friedman6dfef662011-07-08 23:07:42 +0000395 // Make sure 64-bit features are available in 64-bit mode.
396 if (In64BitMode) {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000397 HasX86_64 = true; ToggleFeature(X86::Feature64Bit);
398 HasCMov = true; ToggleFeature(X86::FeatureCMOV);
Eli Friedman6dfef662011-07-08 23:07:42 +0000399
Craig Topper16de4632012-01-09 09:02:13 +0000400 if (X86SSELevel < SSE2) {
Eli Friedman6dfef662011-07-08 23:07:42 +0000401 X86SSELevel = SSE2;
Evan Cheng59ee62d2011-07-11 03:57:24 +0000402 ToggleFeature(X86::FeatureSSE1);
403 ToggleFeature(X86::FeatureSSE2);
404 }
Eli Friedman6dfef662011-07-08 23:07:42 +0000405 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000406 }
Evan Cheng59ee62d2011-07-11 03:57:24 +0000407
Preston Gurdbfcb4aa2012-10-03 15:55:13 +0000408 // CPUName may have been set by the CPU detection code. Make sure the
409 // new MCSchedModel is used.
410 InitMCProcessorInfo(CPUName, FS);
411
Andrew Trickc42a7012012-08-07 00:25:30 +0000412 if (X86ProcFamily == IntelAtom)
Andrew Trick922d3142012-02-01 23:20:51 +0000413 PostRAScheduler = true;
Andrew Trickc42a7012012-08-07 00:25:30 +0000414
415 InstrItins = getInstrItineraryForCPU(CPUName);
Andrew Trick922d3142012-02-01 23:20:51 +0000416
Evan Cheng59ee62d2011-07-11 03:57:24 +0000417 // It's important to keep the MCSubtargetInfo feature bits in sync with
418 // target data structure which is shared with MC code emitter, etc.
419 if (In64BitMode)
420 ToggleFeature(X86::Mode64Bit);
421
David Greenebd7b8452010-01-05 01:29:13 +0000422 DEBUG(dbgs() << "Subtarget features: SSELevel " << X86SSELevel
Bill Wendling0ea8bf32009-08-03 00:11:34 +0000423 << ", 3DNowLevel " << X863DNowLevel
424 << ", 64bit " << HasX86_64 << "\n");
Evan Cheng18fb1d32011-07-07 21:06:52 +0000425 assert((!In64BitMode || HasX86_64) &&
Dan Gohmanf75e5b42009-02-03 00:04:43 +0000426 "64-bit code requested on a subtarget that doesn't support it!");
Evan Cheng25ab6902006-09-08 06:48:29 +0000427
Roman Divacky64f03672012-11-09 20:10:44 +0000428 // Stack alignment is 16 bytes on Darwin, Linux and Solaris (both
Roman Divacky4c3ab582011-02-22 17:30:05 +0000429 // 32 and 64 bit) and for all 64-bit targets.
Evan Chengef41ff62011-06-23 17:54:54 +0000430 if (StackAlignOverride)
431 stackAlignment = StackAlignOverride;
Roman Divacky64f03672012-11-09 20:10:44 +0000432 else if (isTargetDarwin() || isTargetLinux() || isTargetSolaris() ||
433 In64BitMode)
Nate Begemanfb5792f2005-07-12 01:41:54 +0000434 stackAlignment = 16;
Dan Gohman4d3d6e12010-05-27 18:43:40 +0000435}
Andrew Trick922d3142012-02-01 23:20:51 +0000436
Bill Wendling901d8002013-02-16 01:36:26 +0000437void X86Subtarget::initializeEnvironment() {
438 X86SSELevel = NoMMXSSE;
439 X863DNowLevel = NoThreeDNow;
440 HasCMov = false;
441 HasX86_64 = false;
442 HasPOPCNT = false;
443 HasSSE4A = false;
444 HasAES = false;
445 HasPCLMUL = false;
446 HasFMA = false;
447 HasFMA4 = false;
448 HasXOP = false;
449 HasMOVBE = false;
450 HasRDRAND = false;
451 HasF16C = false;
452 HasFSGSBase = false;
453 HasLZCNT = false;
454 HasBMI = false;
455 HasBMI2 = false;
456 HasRTM = false;
Michael Liao0ca1a7f2013-03-26 22:46:02 +0000457 HasHLE = false;
Bill Wendling901d8002013-02-16 01:36:26 +0000458 HasADX = false;
Michael Liao675eb3b2013-03-26 17:47:11 +0000459 HasPRFCHW = false;
Michael Liaoc26392a2013-03-28 23:41:26 +0000460 HasRDSEED = false;
Bill Wendling901d8002013-02-16 01:36:26 +0000461 IsBTMemSlow = false;
462 IsUAMemFast = false;
463 HasVectorUAMem = false;
464 HasCmpxchg16b = false;
465 UseLeaForSP = false;
466 HasSlowDivide = false;
467 PostRAScheduler = false;
468 PadShortFunctions = false;
Preston Gurd1edadea2013-03-27 19:14:02 +0000469 CallRegIndirect = false;
Bill Wendling901d8002013-02-16 01:36:26 +0000470 stackAlignment = 4;
471 // FIXME: this is a known good value for Yonah. How about others?
472 MaxInlineSizeThreshold = 128;
473}
474
Bill Wendling789cb5d2013-02-15 22:31:27 +0000475X86Subtarget::X86Subtarget(const std::string &TT, const std::string &CPU,
476 const std::string &FS,
477 unsigned StackAlignOverride, bool is64Bit)
478 : X86GenSubtargetInfo(TT, CPU, FS)
479 , X86ProcFamily(Others)
Bill Wendlingba6867d2013-02-15 23:22:32 +0000480 , PICStyle(PICStyles::None)
Bill Wendling789cb5d2013-02-15 22:31:27 +0000481 , TargetTriple(TT)
482 , StackAlignOverride(StackAlignOverride)
483 , In64BitMode(is64Bit) {
Bill Wendling901d8002013-02-16 01:36:26 +0000484 initializeEnvironment();
Bill Wendling789cb5d2013-02-15 22:31:27 +0000485 resetSubtargetFeatures(CPU, FS);
486}
487
Andrew Trick922d3142012-02-01 23:20:51 +0000488bool X86Subtarget::enablePostRAScheduler(
489 CodeGenOpt::Level OptLevel,
490 TargetSubtargetInfo::AntiDepBreakMode& Mode,
491 RegClassVector& CriticalPathRCs) const {
Preston Gurd6a8c7bf2012-04-23 21:39:35 +0000492 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
Andrew Trick922d3142012-02-01 23:20:51 +0000493 CriticalPathRCs.clear();
494 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
495}