blob: 0f68911fea4121e226c3fc5206b9ffaad953223e [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Misha Brukman5dfe3a92004-06-21 16:55:25 +000017let isTerminator = 1, isReturn = 1 in
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000018 def BLR : XLForm_2_ext<"blr", 19, 16, 20, 31, 1, 0, 0>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000019
20// Pseudo-instructions:
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000021def PHI : Pseudo<"PHI">; // PHI node...
22def ADJCALLSTACKDOWN : Pseudo<"ADJCALLSTACKDOWN">;
23def ADJCALLSTACKUP : Pseudo<"ADJCALLSTACKUP">;
Misha Brukman53f56782004-07-27 17:15:05 +000024let Defs = [LR] in
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000025 def MovePCtoLR : Pseudo<"MovePCtoLR">;
26def IMPLICIT_DEF : Pseudo<"IMPLICIT_DEF">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000027
Misha Brukman37dcae62004-08-02 21:58:52 +000028def LOADLoIndirect : DForm_2_r0 <"lwz", 14, 0, 0>;
29def LOADLoDirect : DForm_2_r0<"la", 14, 0, 0>;
30def LOADHiAddr : DForm_2_r0<"addis", 15, 0, 0>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000031
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000032def ADDI : DForm_2<"addi", 14, 0, 0>;
33def ADDIS : DForm_2<"addis", 15, 0, 0>;
34def SUBI : DForm_2<"subi", 14, 0, 0>;
35def LI : DForm_2_r0<"li", 14, 0, 0>;
36def LIS : DForm_2_r0<"lis", 15, 0, 0>;
37def ADDIC : DForm_2<"addic", 12, 0, 0>;
38def ADD : XOForm_1<"add", 31, 266, 0, 0, 0, 0>;
39def ADDC : XOForm_1<"addc", 31, 10, 0, 0, 0, 0>;
40def ADDE : XOForm_1<"adde", 31, 138, 0, 0, 0, 0>;
41def ADDZE : XOForm_3<"addze", 31, 202, 0, 0, 0, 0>;
42def ANDIo : DForm_4<"andi.", 28, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +000043def AND : XForm_6<"and", 31, 28, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +000044def ANDC : XForm_6<"andc", 31, 60, 0, 0, 0>;
Misha Brukmanb2edb442004-06-28 18:23:35 +000045
46let isBranch = 1, isTerminator = 1 in {
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000047 def COND_BRANCH : Pseudo<"COND_BRANCH">;
48 def B : IForm<"b", 18, 0, 0, 0, 0>;
49 // FIXME: 4*CR# needs to be added to the BI field!
50 // This will only work for CR0 as it stands now
51 def BLT : BForm_ext<"blt", 16, 0, 0, 12, 0, 0, 0>;
52 def BLE : BForm_ext<"ble", 16, 0, 0, 4, 1, 0, 0>;
53 def BEQ : BForm_ext<"beq", 16, 0, 0, 12, 2, 0, 0>;
54 def BGE : BForm_ext<"bge", 16, 0, 0, 4, 0, 0, 0>;
55 def BGT : BForm_ext<"bgt", 16, 0, 0, 12, 1, 0, 0>;
56 def BNE : BForm_ext<"bne", 16, 0, 0, 4, 2, 0, 0>;
Misha Brukmanb2edb442004-06-28 18:23:35 +000057}
58
Misha Brukman5fa2b022004-06-29 23:37:36 +000059let isBranch = 1, isTerminator = 1, isCall = 1,
60 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +000061 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
62 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
63 LR,XER,CTR,
64 CR0,CR1,CR5,CR6,CR7] in {
65 // Convenient aliases for call instructions
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000066 def CALLpcrel : IForm<"bl", 18, 0, 1, 0, 0>;
67 def CALLindirect : XLForm_2_ext<"bctrl", 19, 528, 20, 31, 1, 0, 0>;
Misha Brukman5fa2b022004-06-29 23:37:36 +000068}
69
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000070def CMPI : DForm_5<"cmpi", 11, 0, 0>;
71def CMPWI : DForm_5_ext<"cmpwi", 11, 0, 0>;
72def CMPW : XForm_16 <"cmpw", 31, 0, 0, 0>;
73def CMPLI : DForm_6<"cmpli", 10, 0, 0>;
74def CMPLWI : DForm_6_ext<"cmplwi", 10, 0, 0>;
75def CMPL : XForm_16<"cmpl", 31, 32, 0, 0>;
76def CMPLW : XForm_16_ext<"cmplw", 31, 32, 0, 0>;
77def CRAND : XLForm_1<"crand", 19, 257, 0, 0>;
78def CRANDC : XLForm_1<"crandc", 19, 129, 0, 0>;
79def CRNOR : XLForm_1<"crnor", 19, 33, 0, 0>;
80def CROR : XLForm_1<"cror", 19, 449, 0, 0>;
81def DIVW : XOForm_1<"divw", 31, 491, 0, 0, 0, 0>;
82def DIVWU : XOForm_1<"divwu", 31, 459, 0, 0, 0, 0>;
83def EXTSB : XForm_11<"extsb", 31, 954, 0, 0, 0>;
84def EXTSH : XForm_11<"extsh", 31, 922, 0, 0, 0>;
85def FADD : AForm_2<"fadd", 63, 21, 0, 0, 0>;
86def FADDS : AForm_2<"fadds", 59, 21, 0, 0, 0>;
87def FSUB : AForm_2<"fsub", 63, 20, 0, 0, 0>;
88def FSUBS : AForm_2<"fsubs", 59, 20, 0, 0, 0>;
89def FMUL : AForm_3<"fmul", 63, 25, 0, 0, 0>;
90def FMULS : AForm_3<"fmuls", 59, 25, 0, 0, 0>;
91def FDIV : AForm_2<"fdiv", 63, 18, 0, 0, 0>;
92def FDIVS : AForm_2<"fdivs", 59, 18, 0, 0, 0>;
93def FMR : XForm_26<"fmr", 63, 72, 0, 0, 0>;
94def FNEG : XForm_26<"fneg", 63, 80, 0, 0, 0>;
95def FRSP : XForm_26<"frsp", 63, 12, 0, 0, 0>;
96def FSEL : AForm_1<"fsel", 63, 23, 0, 0, 0>;
97def FCTIW : XForm_26<"fctiw", 63, 14, 0, 0, 0>;
98def FCTIWZ : XForm_26<"fctiwz", 63, 15, 0, 0, 0>;
99def FCMPU : XForm_17<"fcmpu", 63, 0, 0, 0>;
100def LBZ : DForm_1<"lbz", 35, 0, 0>;
101def LBZX : XForm_1<"lbzx", 31, 87, 0, 0>;
102def LHZ : DForm_1<"lhz", 40, 0, 0>;
103def LHZX : XForm_1<"lhzx", 31, 279, 0, 0>;
104def LHA : DForm_1<"lha", 42, 0, 0>;
105def LHAX : XForm_1<"lhax", 31, 343, 0, 0>;
106def LWZ : DForm_1<"lwz", 32, 0, 0>;
107def LWZX : XForm_1<"lwzx", 31, 23, 0, 0>;
108def LMW : DForm_1<"lmw", 46, 0, 0>;
109def STMW : DForm_3<"stmw", 47, 0, 0>;
110def LFS : DForm_8<"lfs", 48, 0, 0>;
111def LFSX : XForm_25<"lfsx", 31, 535, 0, 0>;
112def LFD : DForm_8<"lfd", 50, 0, 0>;
113def LFDX : XForm_25<"lfdx", 31, 599, 0, 0>;
114def MFCR : XForm_5<"mfcr", 31, 19, 0, 0>;
115def MFLR : XFXForm_1_ext<"mflr", 31, 399, 8, 0, 0>;
116def MFCTR : XFXForm_1_ext<"mfctr", 31, 399, 9, 0, 0>;
117def MTLR : XFXForm_7_ext<"mtlr", 31, 467, 8, 0, 0>;
118def MTCTR : XFXForm_7_ext<"mtctr", 31, 467, 9, 0, 0>;
119def MULLW : XOForm_1<"mullw", 31, 235, 0, 0, 0, 0>;
120def MULHWU : XOForm_2<"mulhwu", 31, 11, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000121def NAND : XForm_6<"nand", 31, 476, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000122def NEG : XOForm_3<"neg", 31, 104, 0, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000123def NOR : XForm_6<"nor", 31, 124, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000124def NOP : DForm_4_zero<"nop", 24, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000125def ORI : DForm_4<"ori", 24, 0, 0>;
126def ORIS : DForm_4<"oris", 25, 0, 0>;
127def OR : XForm_6<"or", 31, 444, 0, 0, 0>;
128def ORo : XForm_6<"or.", 31, 444, 1, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000129def RLWINM : MForm_2<"rlwinm", 21, 0, 0, 0>;
130def RLWNM : MForm_1<"rlwnm", 23, 0, 0, 0>;
131def RLWIMI : MForm_2<"rlwimi", 20, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000132def SLW : XForm_6<"slw", 31, 24, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000133def SRW : XForm_6<"srw", 31, 24, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000134def SRAWI : XForm_10<"srawi", 31, 824, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000135def SRAW : XForm_6<"sraw", 31, 280, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000136def STB : DForm_3<"stb", 38, 0, 0>;
137def STBU : DForm_3<"stbu", 39, 0, 0>;
138def STBX : XForm_8<"stbx", 31, 215, 0, 0>;
139def STH : DForm_3<"sth", 44, 0, 0>;
140def STHU : DForm_3<"sthu", 45, 0, 0>;
141def STHX : XForm_8<"sthx", 31, 407, 0, 0>;
142def STW : DForm_3<"stw", 36, 0, 0>;
143def STWU : DForm_3<"stwu", 37, 0, 0>;
144def STWX : XForm_8<"stwx", 31, 151, 0, 0>;
145def STWUX : XForm_8<"stwux", 31, 183, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000146def STFS : DForm_9<"stfs", 52, 0, 0>;
Nate Begemanb64af912004-08-10 20:42:36 +0000147def STFSX : XForm_28<"stfsx", 31, 663, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000148def STFD : DForm_9<"stfd", 54, 0, 0>;
Nate Begemanb64af912004-08-10 20:42:36 +0000149def STFDX : XForm_28<"stfdx", 31, 727, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000150def SUBFIC : DForm_2<"subfic", 8, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000151def SUB : XOForm_1_rev<"sub", 31, 40, 0, 0, 0, 0>;
152def SUBF : XOForm_1<"subf", 31, 40, 0, 0, 0, 0>;
153def SUBC : XOForm_1_rev<"subc", 31, 8, 0, 0, 0, 0>;
154def SUBFC : XOForm_1<"subfc", 31, 8, 0, 0, 0, 0>;
155def SUBFE : XOForm_1<"subfe", 31, 136, 0, 0, 0, 0>;
156def SUBFZE : XOForm_3<"subfze", 31, 200, 0, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000157def XORI : DForm_4<"xori", 26, 0, 0>;
158def XORIS : DForm_4<"xoris", 27, 0, 0>;
159def XOR : XForm_6<"xor", 31, 316, 0, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000160def MULLI : DForm_2 <"mulli", 7, 0, 0>;