blob: 005165eed69d26b84b01b570a4f4a398feb6c38b [file] [log] [blame]
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +000016#include "AllocationOrder.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000017#include "LiveIntervalUnion.h"
18#include "RegAllocBase.h"
19#include "Spiller.h"
20#include "VirtRegMap.h"
21#include "VirtRegRewriter.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000022#include "llvm/Analysis/AliasAnalysis.h"
23#include "llvm/Function.h"
24#include "llvm/PassAnalysisSupport.h"
25#include "llvm/CodeGen/CalcSpillWeights.h"
26#include "llvm/CodeGen/LiveIntervalAnalysis.h"
27#include "llvm/CodeGen/LiveStackAnalysis.h"
28#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000029#include "llvm/CodeGen/MachineLoopInfo.h"
30#include "llvm/CodeGen/MachineRegisterInfo.h"
31#include "llvm/CodeGen/Passes.h"
32#include "llvm/CodeGen/RegAllocRegistry.h"
33#include "llvm/CodeGen/RegisterCoalescer.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000034#include "llvm/Target/TargetOptions.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000035#include "llvm/Support/Debug.h"
36#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +000038#include "llvm/Support/Timer.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000039
40using namespace llvm;
41
42static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
43 createGreedyRegisterAllocator);
44
45namespace {
46class RAGreedy : public MachineFunctionPass, public RegAllocBase {
47 // context
48 MachineFunction *MF;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000049 BitVector ReservedRegs;
50
51 // analyses
52 LiveStacks *LS;
53
54 // state
55 std::auto_ptr<Spiller> SpillerInstance;
56
57public:
58 RAGreedy();
59
60 /// Return the pass name.
61 virtual const char* getPassName() const {
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +000062 return "Greedy Register Allocator";
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000063 }
64
65 /// RAGreedy analysis usage.
66 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
67
68 virtual void releaseMemory();
69
70 virtual Spiller &spiller() { return *SpillerInstance; }
71
Jakob Stoklund Olesen90c1d7d2010-12-08 22:57:16 +000072 virtual float getPriority(LiveInterval *LI);
Jakob Stoklund Olesend0bec3e2010-12-08 22:22:41 +000073
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000074 virtual unsigned selectOrSplit(LiveInterval &VirtReg,
75 SmallVectorImpl<LiveInterval*> &SplitVRegs);
76
77 /// Perform register allocation.
78 virtual bool runOnMachineFunction(MachineFunction &mf);
79
80 static char ID;
Andrew Trickb853e6c2010-12-09 18:15:21 +000081
82private:
Jakob Stoklund Olesen6ce219e2010-12-10 20:45:04 +000083 bool checkUncachedInterference(LiveInterval &, unsigned);
Andrew Trickb853e6c2010-12-09 18:15:21 +000084 bool reassignVReg(LiveInterval &InterferingVReg, unsigned OldPhysReg);
85 bool reassignInterferences(LiveInterval &VirtReg, unsigned PhysReg);
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +000086
87 unsigned trySplit(LiveInterval&, AllocationOrder&,
88 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000089};
90} // end anonymous namespace
91
92char RAGreedy::ID = 0;
93
94FunctionPass* llvm::createGreedyRegisterAllocator() {
95 return new RAGreedy();
96}
97
98RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
99 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
100 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
101 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
102 initializeRegisterCoalescerAnalysisGroup(*PassRegistry::getPassRegistry());
103 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
104 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
105 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
106 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
107 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
108}
109
110void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
111 AU.setPreservesCFG();
112 AU.addRequired<AliasAnalysis>();
113 AU.addPreserved<AliasAnalysis>();
114 AU.addRequired<LiveIntervals>();
115 AU.addPreserved<SlotIndexes>();
116 if (StrongPHIElim)
117 AU.addRequiredID(StrongPHIEliminationID);
118 AU.addRequiredTransitive<RegisterCoalescer>();
119 AU.addRequired<CalculateSpillWeights>();
120 AU.addRequired<LiveStacks>();
121 AU.addPreserved<LiveStacks>();
122 AU.addRequiredID(MachineDominatorsID);
123 AU.addPreservedID(MachineDominatorsID);
124 AU.addRequired<MachineLoopInfo>();
125 AU.addPreserved<MachineLoopInfo>();
126 AU.addRequired<VirtRegMap>();
127 AU.addPreserved<VirtRegMap>();
128 MachineFunctionPass::getAnalysisUsage(AU);
129}
130
131void RAGreedy::releaseMemory() {
132 SpillerInstance.reset(0);
133 RegAllocBase::releaseMemory();
134}
135
Jakob Stoklund Olesen90c1d7d2010-12-08 22:57:16 +0000136float RAGreedy::getPriority(LiveInterval *LI) {
137 float Priority = LI->weight;
138
139 // Prioritize hinted registers so they are allocated first.
140 std::pair<unsigned, unsigned> Hint;
141 if (Hint.first || Hint.second) {
142 // The hint can be target specific, a virtual register, or a physreg.
143 Priority *= 2;
144
145 // Prefer physreg hints above anything else.
146 if (Hint.first == 0 && TargetRegisterInfo::isPhysicalRegister(Hint.second))
147 Priority *= 2;
148 }
149 return Priority;
150}
151
Jakob Stoklund Olesen6ce219e2010-12-10 20:45:04 +0000152// Check interference without using the cache.
153bool RAGreedy::checkUncachedInterference(LiveInterval &VirtReg,
154 unsigned PhysReg) {
155 LiveIntervalUnion::Query subQ(&VirtReg, &PhysReg2LiveUnion[PhysReg]);
156 if (subQ.checkInterference())
157 return true;
158 for (const unsigned *AliasI = TRI->getAliasSet(PhysReg); *AliasI; ++AliasI) {
159 subQ.init(&VirtReg, &PhysReg2LiveUnion[*AliasI]);
160 if (subQ.checkInterference())
161 return true;
162 }
163 return false;
164}
165
Andrew Trickb853e6c2010-12-09 18:15:21 +0000166// Attempt to reassign this virtual register to a different physical register.
167//
168// FIXME: we are not yet caching these "second-level" interferences discovered
169// in the sub-queries. These interferences can change with each call to
170// selectOrSplit. However, we could implement a "may-interfere" cache that
171// could be conservatively dirtied when we reassign or split.
172//
173// FIXME: This may result in a lot of alias queries. We could summarize alias
174// live intervals in their parent register's live union, but it's messy.
175bool RAGreedy::reassignVReg(LiveInterval &InterferingVReg,
176 unsigned OldPhysReg) {
177 assert(OldPhysReg == VRM->getPhys(InterferingVReg.reg) &&
178 "inconsistent phys reg assigment");
179
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +0000180 AllocationOrder Order(InterferingVReg.reg, *VRM, ReservedRegs);
181 while (unsigned PhysReg = Order.next()) {
182 if (PhysReg == OldPhysReg)
Andrew Trickb853e6c2010-12-09 18:15:21 +0000183 continue;
184
Jakob Stoklund Olesen6ce219e2010-12-10 20:45:04 +0000185 if (checkUncachedInterference(InterferingVReg, PhysReg))
Andrew Trickb853e6c2010-12-09 18:15:21 +0000186 continue;
187
Andrew Trickb853e6c2010-12-09 18:15:21 +0000188 DEBUG(dbgs() << "reassigning: " << InterferingVReg << " from " <<
189 TRI->getName(OldPhysReg) << " to " << TRI->getName(PhysReg) << '\n');
190
191 // Reassign the interfering virtual reg to this physical reg.
192 PhysReg2LiveUnion[OldPhysReg].extract(InterferingVReg);
193 VRM->clearVirt(InterferingVReg.reg);
194 VRM->assignVirt2Phys(InterferingVReg.reg, PhysReg);
195 PhysReg2LiveUnion[PhysReg].unify(InterferingVReg);
196
197 return true;
198 }
199 return false;
200}
201
202// Collect all virtual regs currently assigned to PhysReg that interfere with
203// VirtReg.
204//
205// Currently, for simplicity, we only attempt to reassign a single interference
206// within the same register class.
207bool RAGreedy::reassignInterferences(LiveInterval &VirtReg, unsigned PhysReg) {
208 LiveIntervalUnion::Query &Q = query(VirtReg, PhysReg);
209
210 // Limit the interference search to one interference.
211 Q.collectInterferingVRegs(1);
212 assert(Q.interferingVRegs().size() == 1 &&
213 "expected at least one interference");
214
215 // Do not attempt reassignment unless we find only a single interference.
216 if (!Q.seenAllInterferences())
217 return false;
218
219 // Don't allow any interferences on aliases.
220 for (const unsigned *AliasI = TRI->getAliasSet(PhysReg); *AliasI; ++AliasI) {
221 if (query(VirtReg, *AliasI).checkInterference())
222 return false;
223 }
224
225 return reassignVReg(*Q.interferingVRegs()[0], PhysReg);
226}
227
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +0000228/// trySplit - Try to split VirtReg or one of its interferences, making it
229/// assignable.
230/// @return Physreg when VirtReg may be assigned and/or new SplitVRegs.
231unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
232 SmallVectorImpl<LiveInterval*>&SplitVRegs) {
233 NamedRegionTimer T("Splitter", TimerGroupName, TimePassesIsEnabled);
234 return 0;
235}
236
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000237unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
238 SmallVectorImpl<LiveInterval*> &SplitVRegs) {
239 // Populate a list of physical register spill candidates.
Andrew Trickb853e6c2010-12-09 18:15:21 +0000240 SmallVector<unsigned, 8> PhysRegSpillCands, ReassignCands;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000241
242 // Check for an available register in this class.
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +0000243 AllocationOrder Order(VirtReg.reg, *VRM, ReservedRegs);
244 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000245 // Check interference and as a side effect, intialize queries for this
246 // VirtReg and its aliases.
Andrew Trickb853e6c2010-12-09 18:15:21 +0000247 unsigned InterfReg = checkPhysRegInterference(VirtReg, PhysReg);
248 if (InterfReg == 0) {
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000249 // Found an available register.
250 return PhysReg;
251 }
Jakob Stoklund Olesen9b0c4f82010-12-08 23:51:35 +0000252 assert(!VirtReg.empty() && "Empty VirtReg has interference");
Andrew Trickb853e6c2010-12-09 18:15:21 +0000253 LiveInterval *InterferingVirtReg =
254 Queries[InterfReg].firstInterference().liveUnionPos().value();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000255
Andrew Trickb853e6c2010-12-09 18:15:21 +0000256 // The current VirtReg must either be spillable, or one of its interferences
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000257 // must have less spill weight.
Andrew Trickb853e6c2010-12-09 18:15:21 +0000258 if (InterferingVirtReg->weight < VirtReg.weight ) {
259 // For simplicity, only consider reassigning registers in the same class.
260 if (InterfReg == PhysReg)
261 ReassignCands.push_back(PhysReg);
262 else
263 PhysRegSpillCands.push_back(PhysReg);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000264 }
265 }
Andrew Trickb853e6c2010-12-09 18:15:21 +0000266
267 // Try to reassign interfering physical register. Priority among
268 // PhysRegSpillCands does not matter yet, because the reassigned virtual
269 // registers will still be assigned to physical registers.
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +0000270 {
271 NamedRegionTimer T("Reassign", TimerGroupName, TimePassesIsEnabled);
272 for (SmallVectorImpl<unsigned>::iterator PhysRegI = ReassignCands.begin(),
273 PhysRegE = ReassignCands.end(); PhysRegI != PhysRegE; ++PhysRegI)
274 if (reassignInterferences(VirtReg, *PhysRegI))
275 // Reassignment successfull. Allocate now to this PhysReg.
276 return *PhysRegI;
Andrew Trickb853e6c2010-12-09 18:15:21 +0000277 }
Andrew Trickb853e6c2010-12-09 18:15:21 +0000278 PhysRegSpillCands.insert(PhysRegSpillCands.end(), ReassignCands.begin(),
279 ReassignCands.end());
280
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +0000281 unsigned PhysReg = trySplit(VirtReg, Order, SplitVRegs);
282 if (PhysReg || !SplitVRegs.empty())
283 return PhysReg;
284
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000285 // Try to spill another interfering reg with less spill weight.
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +0000286 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000287 //
Andrew Trickb853e6c2010-12-09 18:15:21 +0000288 // FIXME: do this in two steps: (1) check for unspillable interferences while
289 // accumulating spill weight; (2) spill the interferences with lowest
290 // aggregate spill weight.
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000291 for (SmallVectorImpl<unsigned>::iterator PhysRegI = PhysRegSpillCands.begin(),
292 PhysRegE = PhysRegSpillCands.end(); PhysRegI != PhysRegE; ++PhysRegI) {
293
294 if (!spillInterferences(VirtReg, *PhysRegI, SplitVRegs)) continue;
295
296 assert(checkPhysRegInterference(VirtReg, *PhysRegI) == 0 &&
297 "Interference after spill.");
298 // Tell the caller to allocate to this newly freed physical register.
299 return *PhysRegI;
300 }
Andrew Trickb853e6c2010-12-09 18:15:21 +0000301
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000302 // No other spill candidates were found, so spill the current VirtReg.
303 DEBUG(dbgs() << "spilling: " << VirtReg << '\n');
304 SmallVector<LiveInterval*, 1> pendingSpills;
305
306 spiller().spill(&VirtReg, SplitVRegs, pendingSpills);
307
308 // The live virtual register requesting allocation was spilled, so tell
309 // the caller not to allocate anything during this round.
310 return 0;
311}
312
313bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
314 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
315 << "********** Function: "
316 << ((Value*)mf.getFunction())->getName() << '\n');
317
318 MF = &mf;
Jakob Stoklund Olesen4680dec2010-12-10 23:49:00 +0000319 RegAllocBase::init(getAnalysis<VirtRegMap>(), getAnalysis<LiveIntervals>());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000320
321 ReservedRegs = TRI->getReservedRegs(*MF);
Jakob Stoklund Olesenf6dff842010-12-10 22:54:44 +0000322 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000323 allocatePhysRegs();
324 addMBBLiveIns(MF);
325
326 // Run rewriter
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +0000327 {
328 NamedRegionTimer T("Rewriter", TimerGroupName, TimePassesIsEnabled);
329 std::auto_ptr<VirtRegRewriter> rewriter(createVirtRegRewriter());
330 rewriter->runOnMachineFunction(*MF, *VRM, LIS);
331 }
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000332
333 // The pass output is in VirtRegMap. Release all the transient data.
334 releaseMemory();
335
336 return true;
337}