blob: 0275a505e85e5bbe86dd09769d5155e017212957 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
Jim Grosbach7032f922010-10-14 22:57:13 +000019#include "ARMAddressingModes.h"
Evan Chengb9803a82009-11-06 23:52:48 +000020#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000021#include "ARMBaseRegisterInfo.h"
22#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000023#include "ARMRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000027#include "llvm/Target/TargetRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000028#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000029using namespace llvm;
30
31namespace {
32 class ARMExpandPseudo : public MachineFunctionPass {
33 public:
34 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000035 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000036
Jim Grosbache4ad3872010-10-19 23:27:08 +000037 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000038 const TargetRegisterInfo *TRI;
Evan Chengb9803a82009-11-06 23:52:48 +000039
40 virtual bool runOnMachineFunction(MachineFunction &Fn);
41
42 virtual const char *getPassName() const {
43 return "ARM pseudo instruction expansion pass";
44 }
45
46 private:
Evan Cheng43130072010-05-12 23:13:12 +000047 void TransferImpOps(MachineInstr &OldMI,
48 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb9803a82009-11-06 23:52:48 +000049 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000050 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
51 void ExpandVST(MachineBasicBlock::iterator &MBBI);
52 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000053 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
54 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Chengb9803a82009-11-06 23:52:48 +000055 };
56 char ARMExpandPseudo::ID = 0;
57}
58
Evan Cheng43130072010-05-12 23:13:12 +000059/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
60/// the instructions created from the expansion.
61void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
62 MachineInstrBuilder &UseMI,
63 MachineInstrBuilder &DefMI) {
64 const TargetInstrDesc &Desc = OldMI.getDesc();
65 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
66 i != e; ++i) {
67 const MachineOperand &MO = OldMI.getOperand(i);
68 assert(MO.isReg() && MO.getReg());
69 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000070 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000071 else
Bob Wilson63569c92010-09-09 00:15:32 +000072 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000073 }
74}
75
Bob Wilson8466fa12010-09-13 23:01:35 +000076namespace {
77 // Constants for register spacing in NEON load/store instructions.
78 // For quad-register load-lane and store-lane pseudo instructors, the
79 // spacing is initially assumed to be EvenDblSpc, and that is changed to
80 // OddDblSpc depending on the lane number operand.
81 enum NEONRegSpacing {
82 SingleSpc,
83 EvenDblSpc,
84 OddDblSpc
85 };
86
87 // Entries for NEON load/store information table. The table is sorted by
88 // PseudoOpc for fast binary-search lookups.
89 struct NEONLdStTableEntry {
90 unsigned PseudoOpc;
91 unsigned RealOpc;
92 bool IsLoad;
93 bool HasWriteBack;
94 NEONRegSpacing RegSpacing;
95 unsigned char NumRegs; // D registers loaded or stored
96 unsigned char RegElts; // elements per D register; used for lane ops
97
98 // Comparison methods for binary search of the table.
99 bool operator<(const NEONLdStTableEntry &TE) const {
100 return PseudoOpc < TE.PseudoOpc;
101 }
102 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
103 return TE.PseudoOpc < PseudoOpc;
104 }
105 friend bool ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
106 const NEONLdStTableEntry &TE) {
107 return PseudoOpc < TE.PseudoOpc;
108 }
109 };
110}
111
112static const NEONLdStTableEntry NEONLdStTable[] = {
113{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 },
114{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 },
115{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 },
116{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 },
117
118{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 },
119{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 },
120{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 },
121{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 },
122{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 },
123{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 },
124{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 },
125{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 },
126
127{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 },
128{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 },
129{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 },
130{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 },
131{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 },
132{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 },
133{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 },
134{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 },
135{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 },
136{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 },
137
138{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 },
139{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 },
140{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 },
141{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 },
142{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 },
143{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 },
144
145{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 },
146{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 },
147{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 },
148{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 },
149{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 },
150{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 },
151
152{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 },
153{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 },
154{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 },
155{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 },
156{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 },
157{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 },
158{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 },
159{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 },
160{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 },
161{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 },
162
163{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 },
164{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 },
165{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 },
166{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 },
167{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 },
168{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 },
169
170{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 },
171{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 },
172{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 },
173{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 },
174{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 },
175{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 },
176
177{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 },
178{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 },
179{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 },
180{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 },
181{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 },
182{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 },
183{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 },
184{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 },
185{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 },
186{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 },
187
188{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 },
189{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 },
190{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 },
191{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 },
192{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 },
193{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 },
194
195{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 },
196{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 },
197{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 },
198{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 },
199{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 },
200{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 },
201
202{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 },
203{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 },
204{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 },
205{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 },
206
207{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 },
208{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 },
209{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 },
210{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 },
211{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 },
212{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 },
213{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 },
214{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 },
215
216{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 },
217{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 },
218{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 },
219{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 },
220{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 },
221{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 },
222{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4},
223{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4},
224{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2},
225{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2},
226
227{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 },
228{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 },
229{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 },
230{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 },
231{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 },
232{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 },
233
234{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 },
235{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 },
236{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 },
237{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 },
238{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 },
239{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 },
240
241{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 },
242{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 },
243{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 },
244{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 },
245{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 },
246{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 },
247{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4},
248{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4},
249{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2},
250{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2},
251
252{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 },
253{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 },
254{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 },
255{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 },
256{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 },
257{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 },
258
259{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 },
260{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 },
261{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 },
262{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 },
263{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 },
264{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 },
265
266{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 },
267{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 },
268{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 },
269{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 },
270{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 },
271{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 },
272{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4},
273{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4},
274{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2},
275{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2},
276
277{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 },
278{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 },
279{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 },
280{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 },
281{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 },
282{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 },
283
284{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 },
285{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 },
286{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 },
287{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 },
288{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 },
289{ ARM::VST4q8oddPseudo_UPD , ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 }
290};
291
292/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
293/// load or store pseudo instruction.
294static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
295 unsigned NumEntries = array_lengthof(NEONLdStTable);
296
297#ifndef NDEBUG
298 // Make sure the table is sorted.
299 static bool TableChecked = false;
300 if (!TableChecked) {
301 for (unsigned i = 0; i != NumEntries-1; ++i)
302 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
303 "NEONLdStTable is not sorted!");
304 TableChecked = true;
305 }
306#endif
307
308 const NEONLdStTableEntry *I =
309 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
310 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
311 return I;
312 return NULL;
313}
314
315/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
316/// corresponding to the specified register spacing. Not all of the results
317/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
318static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
319 const TargetRegisterInfo *TRI, unsigned &D0,
320 unsigned &D1, unsigned &D2, unsigned &D3) {
321 if (RegSpc == SingleSpc) {
322 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
323 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
324 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
325 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
326 } else if (RegSpc == EvenDblSpc) {
327 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
328 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
329 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
330 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
331 } else {
332 assert(RegSpc == OddDblSpc && "unknown register spacing");
333 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
334 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
335 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
336 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000337 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000338}
339
Bob Wilson82a9c842010-09-02 16:17:29 +0000340/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
341/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000342void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000343 MachineInstr &MI = *MBBI;
344 MachineBasicBlock &MBB = *MI.getParent();
345
Bob Wilson8466fa12010-09-13 23:01:35 +0000346 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
347 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
348 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
349 unsigned NumRegs = TableEntry->NumRegs;
350
351 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
352 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000353 unsigned OpIdx = 0;
354
355 bool DstIsDead = MI.getOperand(OpIdx).isDead();
356 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
357 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000358 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonf5721912010-09-03 18:16:02 +0000359 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
360 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000361 if (NumRegs > 2)
Bob Wilsonf5721912010-09-03 18:16:02 +0000362 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000363 if (NumRegs > 3)
Bob Wilsonf5721912010-09-03 18:16:02 +0000364 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000365
Bob Wilson8466fa12010-09-13 23:01:35 +0000366 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000367 MIB.addOperand(MI.getOperand(OpIdx++));
368
Bob Wilsonffde0802010-09-02 16:00:54 +0000369 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000370 MIB.addOperand(MI.getOperand(OpIdx++));
371 MIB.addOperand(MI.getOperand(OpIdx++));
372 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000373 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000374 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000375
Bob Wilson19d644d2010-09-09 00:38:32 +0000376 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000377 // has an extra operand that is a use of the super-register. Record the
378 // operand index and skip over it.
379 unsigned SrcOpIdx = 0;
380 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
381 SrcOpIdx = OpIdx++;
382
383 // Copy the predicate operands.
384 MIB.addOperand(MI.getOperand(OpIdx++));
385 MIB.addOperand(MI.getOperand(OpIdx++));
386
387 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000388 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000389 if (SrcOpIdx != 0) {
390 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000391 MO.setImplicit(true);
392 MIB.addOperand(MO);
393 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000394 // Add an implicit def for the super-register.
395 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000396 TransferImpOps(MI, MIB, MIB);
Bob Wilsonffde0802010-09-02 16:00:54 +0000397 MI.eraseFromParent();
398}
399
Bob Wilson01ba4612010-08-26 18:51:29 +0000400/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
401/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000402void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000403 MachineInstr &MI = *MBBI;
404 MachineBasicBlock &MBB = *MI.getParent();
405
Bob Wilson8466fa12010-09-13 23:01:35 +0000406 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
407 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
408 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
409 unsigned NumRegs = TableEntry->NumRegs;
410
411 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
412 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000413 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000414 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000415 MIB.addOperand(MI.getOperand(OpIdx++));
416
Bob Wilson709d5922010-08-25 23:27:42 +0000417 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000418 MIB.addOperand(MI.getOperand(OpIdx++));
419 MIB.addOperand(MI.getOperand(OpIdx++));
420 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000421 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000422 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000423
424 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000425 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000426 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000427 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000428 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000429 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000430 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000431 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000432 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000433
434 // Copy the predicate operands.
435 MIB.addOperand(MI.getOperand(OpIdx++));
436 MIB.addOperand(MI.getOperand(OpIdx++));
437
Bob Wilson7e701972010-08-30 18:10:48 +0000438 if (SrcIsKill)
439 // Add an implicit kill for the super-reg.
440 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000441 TransferImpOps(MI, MIB, MIB);
Bob Wilson709d5922010-08-25 23:27:42 +0000442 MI.eraseFromParent();
443}
444
Bob Wilson8466fa12010-09-13 23:01:35 +0000445/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
446/// register operands to real instructions with D register operands.
447void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
448 MachineInstr &MI = *MBBI;
449 MachineBasicBlock &MBB = *MI.getParent();
450
451 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
452 assert(TableEntry && "NEONLdStTable lookup failed");
453 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
454 unsigned NumRegs = TableEntry->NumRegs;
455 unsigned RegElts = TableEntry->RegElts;
456
457 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
458 TII->get(TableEntry->RealOpc));
459 unsigned OpIdx = 0;
460 // The lane operand is always the 3rd from last operand, before the 2
461 // predicate operands.
462 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
463
464 // Adjust the lane and spacing as needed for Q registers.
465 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
466 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
467 RegSpc = OddDblSpc;
468 Lane -= RegElts;
469 }
470 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
471
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000472 unsigned D0, D1, D2, D3;
473 unsigned DstReg = 0;
474 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000475 if (TableEntry->IsLoad) {
476 DstIsDead = MI.getOperand(OpIdx).isDead();
477 DstReg = MI.getOperand(OpIdx++).getReg();
478 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
479 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
480 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
481 if (NumRegs > 2)
482 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
483 if (NumRegs > 3)
484 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
485 }
486
487 if (TableEntry->HasWriteBack)
488 MIB.addOperand(MI.getOperand(OpIdx++));
489
490 // Copy the addrmode6 operands.
491 MIB.addOperand(MI.getOperand(OpIdx++));
492 MIB.addOperand(MI.getOperand(OpIdx++));
493 // Copy the am6offset operand.
494 if (TableEntry->HasWriteBack)
495 MIB.addOperand(MI.getOperand(OpIdx++));
496
497 // Grab the super-register source.
498 MachineOperand MO = MI.getOperand(OpIdx++);
499 if (!TableEntry->IsLoad)
500 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
501
502 // Add the subregs as sources of the new instruction.
503 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
504 getKillRegState(MO.isKill()));
505 MIB.addReg(D0, SrcFlags).addReg(D1, SrcFlags);
506 if (NumRegs > 2)
507 MIB.addReg(D2, SrcFlags);
508 if (NumRegs > 3)
509 MIB.addReg(D3, SrcFlags);
510
511 // Add the lane number operand.
512 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000513 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000514
Bob Wilson823611b2010-09-16 04:25:37 +0000515 // Copy the predicate operands.
516 MIB.addOperand(MI.getOperand(OpIdx++));
517 MIB.addOperand(MI.getOperand(OpIdx++));
518
Bob Wilson8466fa12010-09-13 23:01:35 +0000519 // Copy the super-register source to be an implicit source.
520 MO.setImplicit(true);
521 MIB.addOperand(MO);
522 if (TableEntry->IsLoad)
523 // Add an implicit def for the super-register.
524 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
525 TransferImpOps(MI, MIB, MIB);
526 MI.eraseFromParent();
527}
528
Bob Wilsonbd916c52010-09-13 23:55:10 +0000529/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
530/// register operands to real instructions with D register operands.
531void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
532 unsigned Opc, bool IsExt, unsigned NumRegs) {
533 MachineInstr &MI = *MBBI;
534 MachineBasicBlock &MBB = *MI.getParent();
535
536 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
537 unsigned OpIdx = 0;
538
539 // Transfer the destination register operand.
540 MIB.addOperand(MI.getOperand(OpIdx++));
541 if (IsExt)
542 MIB.addOperand(MI.getOperand(OpIdx++));
543
544 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
545 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
546 unsigned D0, D1, D2, D3;
547 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
548 MIB.addReg(D0).addReg(D1);
549 if (NumRegs > 2)
550 MIB.addReg(D2);
551 if (NumRegs > 3)
552 MIB.addReg(D3);
553
554 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000555 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000556
Bob Wilson823611b2010-09-16 04:25:37 +0000557 // Copy the predicate operands.
558 MIB.addOperand(MI.getOperand(OpIdx++));
559 MIB.addOperand(MI.getOperand(OpIdx++));
560
Bob Wilsonbd916c52010-09-13 23:55:10 +0000561 if (SrcIsKill)
562 // Add an implicit kill for the super-reg.
563 (*MIB).addRegisterKilled(SrcReg, TRI, true);
564 TransferImpOps(MI, MIB, MIB);
565 MI.eraseFromParent();
566}
567
Evan Chengb9803a82009-11-06 23:52:48 +0000568bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
569 bool Modified = false;
570
571 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
572 while (MBBI != E) {
573 MachineInstr &MI = *MBBI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000574 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +0000575
Bob Wilson709d5922010-08-25 23:27:42 +0000576 bool ModifiedOp = true;
Evan Chengb9803a82009-11-06 23:52:48 +0000577 unsigned Opcode = MI.getOpcode();
578 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000579 default:
580 ModifiedOp = false;
581 break;
582
Jim Grosbache4ad3872010-10-19 23:27:08 +0000583 case ARM::Int_eh_sjlj_dispatchsetup: {
584 MachineFunction &MF = *MI.getParent()->getParent();
585 const ARMBaseInstrInfo *AII =
586 static_cast<const ARMBaseInstrInfo*>(TII);
587 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
588 // For functions using a base pointer, we rematerialize it (via the frame
589 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
590 // for us. Otherwise, expand to nothing.
591 if (RI.hasBasePointer(MF)) {
592 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
593 int32_t NumBytes = AFI->getFramePtrSpillOffset();
594 unsigned FramePtr = RI.getFrameRegister(MF);
595 assert (RI.hasFP(MF) && "base pointer without frame pointer?");
596
597 if (AFI->isThumb2Function()) {
598 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
599 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
600 } else if (AFI->isThumbFunction()) {
601 llvm::emitThumbRegPlusImmediate(MBB, MBBI, ARM::R6,
602 FramePtr, -NumBytes,
603 *TII, RI, MI.getDebugLoc());
604 } else {
605 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
606 FramePtr, -NumBytes, ARMCC::AL, 0,
607 *TII);
608 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000609 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000610 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000611 MachineFrameInfo *MFI = MF.getFrameInfo();
612 unsigned MaxAlign = MFI->getMaxAlignment();
613 assert (!AFI->isThumb1OnlyFunction());
614 // Emit bic r6, r6, MaxAlign
615 unsigned bicOpc = AFI->isThumbFunction() ?
616 ARM::t2BICri : ARM::BICri;
617 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
618 TII->get(bicOpc), ARM::R6)
619 .addReg(ARM::R6, RegState::Kill)
620 .addImm(MaxAlign-1)));
621 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000622
623 }
624 MI.eraseFromParent();
625 break;
626 }
627
Jim Grosbach7032f922010-10-14 22:57:13 +0000628 case ARM::MOVsrl_flag:
629 case ARM::MOVsra_flag: {
630 // These are just fancy MOVs insructions.
631 MachineInstrBuilder MIB =
632 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
633 MI.getOperand(0).getReg())
634 .addOperand(MI.getOperand(1))
635 .addReg(0)
636 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr
637 : ARM_AM::asr), 1)))
Bob Wilson01b35c22010-10-15 18:25:59 +0000638 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000639 MI.eraseFromParent();
640 break;
641 }
642 case ARM::RRX: {
643 // This encodes as "MOVs Rd, Rm, rrx
644 MachineInstrBuilder MIB =
645 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
646 MI.getOperand(0).getReg())
647 .addOperand(MI.getOperand(1))
648 .addOperand(MI.getOperand(1))
649 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
650 .addReg(0);
651 TransferImpOps(MI, MIB, MIB);
652 MI.eraseFromParent();
653 break;
654 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000655 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000656 case ARM::t2LDRpci_pic: {
657 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
658 ? ARM::tLDRpci : ARM::t2LDRpci;
659 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000660 bool DstIsDead = MI.getOperand(0).isDead();
661 MachineInstrBuilder MIB1 =
662 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
663 TII->get(NewLdOpc), DstReg)
664 .addOperand(MI.getOperand(1)));
665 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
666 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
667 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000668 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000669 .addReg(DstReg)
670 .addOperand(MI.getOperand(2));
671 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000672 MI.eraseFromParent();
Evan Chengb9803a82009-11-06 23:52:48 +0000673 break;
674 }
Evan Cheng43130072010-05-12 23:13:12 +0000675
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000676 case ARM::MOVi32imm:
Evan Chengb9803a82009-11-06 23:52:48 +0000677 case ARM::t2MOVi32imm: {
Evan Cheng43130072010-05-12 23:13:12 +0000678 unsigned PredReg = 0;
679 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000680 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000681 bool DstIsDead = MI.getOperand(0).isDead();
682 const MachineOperand &MO = MI.getOperand(1);
683 MachineInstrBuilder LO16, HI16;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000684
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000685 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
686 TII->get(Opcode == ARM::MOVi32imm ?
687 ARM::MOVi16 : ARM::t2MOVi16),
Evan Cheng43130072010-05-12 23:13:12 +0000688 DstReg);
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000689 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
690 TII->get(Opcode == ARM::MOVi32imm ?
691 ARM::MOVTi16 : ARM::t2MOVTi16))
Bob Wilson01b35c22010-10-15 18:25:59 +0000692 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000693 .addReg(DstReg);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000694
Evan Cheng43130072010-05-12 23:13:12 +0000695 if (MO.isImm()) {
696 unsigned Imm = MO.getImm();
697 unsigned Lo16 = Imm & 0xffff;
698 unsigned Hi16 = (Imm >> 16) & 0xffff;
699 LO16 = LO16.addImm(Lo16);
700 HI16 = HI16.addImm(Hi16);
701 } else {
702 const GlobalValue *GV = MO.getGlobal();
703 unsigned TF = MO.getTargetFlags();
704 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
705 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000706 }
Evan Cheng43130072010-05-12 23:13:12 +0000707 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
708 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
709 LO16.addImm(Pred).addReg(PredReg);
710 HI16.addImm(Pred).addReg(PredReg);
711 TransferImpOps(MI, LO16, HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000712 MI.eraseFromParent();
Evan Chengd929f772010-05-13 00:17:02 +0000713 break;
714 }
715
716 case ARM::VMOVQQ: {
717 unsigned DstReg = MI.getOperand(0).getReg();
718 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000719 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
720 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000721 unsigned SrcReg = MI.getOperand(1).getReg();
722 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000723 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
724 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000725 MachineInstrBuilder Even =
726 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
727 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000728 .addReg(EvenDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000729 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000730 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000731 MachineInstrBuilder Odd =
732 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
733 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000734 .addReg(OddDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000735 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000736 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000737 TransferImpOps(MI, Even, Odd);
738 MI.eraseFromParent();
Bob Wilsonea606bb2010-09-16 00:31:32 +0000739 break;
Bob Wilson709d5922010-08-25 23:27:42 +0000740 }
741
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000742 case ARM::VLDMQ: {
743 MachineInstrBuilder MIB =
744 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::VLDMD));
745 unsigned OpIdx = 0;
746 // Grab the Q register destination.
747 bool DstIsDead = MI.getOperand(OpIdx).isDead();
748 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
749 // Copy the addrmode4 operands.
750 MIB.addOperand(MI.getOperand(OpIdx++));
751 MIB.addOperand(MI.getOperand(OpIdx++));
752 // Copy the predicate operands.
753 MIB.addOperand(MI.getOperand(OpIdx++));
754 MIB.addOperand(MI.getOperand(OpIdx++));
755 // Add the destination operands (D subregs).
756 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
757 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
758 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
759 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
760 // Add an implicit def for the super-register.
761 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
762 TransferImpOps(MI, MIB, MIB);
763 MI.eraseFromParent();
764 break;
765 }
766
767 case ARM::VSTMQ: {
768 MachineInstrBuilder MIB =
769 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::VSTMD));
770 unsigned OpIdx = 0;
771 // Grab the Q register source.
772 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
773 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
774 // Copy the addrmode4 operands.
775 MIB.addOperand(MI.getOperand(OpIdx++));
776 MIB.addOperand(MI.getOperand(OpIdx++));
777 // Copy the predicate operands.
778 MIB.addOperand(MI.getOperand(OpIdx++));
779 MIB.addOperand(MI.getOperand(OpIdx++));
780 // Add the source operands (D subregs).
781 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
782 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
783 MIB.addReg(D0).addReg(D1);
784 if (SrcIsKill)
785 // Add an implicit kill for the Q register.
786 (*MIB).addRegisterKilled(SrcReg, TRI, true);
787 TransferImpOps(MI, MIB, MIB);
788 MI.eraseFromParent();
789 break;
790 }
Jim Grosbach65dc3032010-10-06 21:16:16 +0000791 case ARM::VDUPfqf:
792 case ARM::VDUPfdf:{
793 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLNfq : ARM::VDUPLNfd;
794 MachineInstrBuilder MIB =
795 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
796 unsigned OpIdx = 0;
797 unsigned SrcReg = MI.getOperand(1).getReg();
798 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
799 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
800 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
801 // The lane is [0,1] for the containing DReg superregister.
802 // Copy the dst/src register operands.
803 MIB.addOperand(MI.getOperand(OpIdx++));
804 MIB.addReg(DReg);
805 ++OpIdx;
806 // Add the lane select operand.
807 MIB.addImm(Lane);
808 // Add the predicate operands.
809 MIB.addOperand(MI.getOperand(OpIdx++));
810 MIB.addOperand(MI.getOperand(OpIdx++));
811
812 TransferImpOps(MI, MIB, MIB);
813 MI.eraseFromParent();
814 break;
815 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000816
Bob Wilsonffde0802010-09-02 16:00:54 +0000817 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000818 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000819 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000820 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000821 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000822 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000823 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000824 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000825 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000826 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000827 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000828 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000829 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000830 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000831 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000832 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000833 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000834 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000835 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000836 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000837 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000838 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000839 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000840 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000841 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000842 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000843 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000844 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000845 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000846 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000847 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000848 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000849 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000850 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000851 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000852 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000853 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000854 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000855 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000856 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000857 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000858 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000859 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000860 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000861 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000862 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000863 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000864 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000865 ExpandVLD(MBBI);
866 break;
Bob Wilsonffde0802010-09-02 16:00:54 +0000867
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000868 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000869 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000870 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000871 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000872 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000873 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000874 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000875 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000876 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000877 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000878 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000879 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000880 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000881 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000882 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000883 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000884 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000885 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000886 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000887 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000888 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000889 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000890 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000891 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000892 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000893 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000894 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000895 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000896 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000897 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000898 case ARM::VST3q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000899 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000900 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000901 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000902 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000903 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000904 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +0000905 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000906 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000907 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000908 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +0000909 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000910 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000911 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000912 case ARM::VST4q32Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000913 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000914 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000915 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000916 ExpandVST(MBBI);
917 break;
918
919 case ARM::VLD2LNd8Pseudo:
920 case ARM::VLD2LNd16Pseudo:
921 case ARM::VLD2LNd32Pseudo:
922 case ARM::VLD2LNq16Pseudo:
923 case ARM::VLD2LNq32Pseudo:
924 case ARM::VLD2LNd8Pseudo_UPD:
925 case ARM::VLD2LNd16Pseudo_UPD:
926 case ARM::VLD2LNd32Pseudo_UPD:
927 case ARM::VLD2LNq16Pseudo_UPD:
928 case ARM::VLD2LNq32Pseudo_UPD:
929 case ARM::VLD3LNd8Pseudo:
930 case ARM::VLD3LNd16Pseudo:
931 case ARM::VLD3LNd32Pseudo:
932 case ARM::VLD3LNq16Pseudo:
933 case ARM::VLD3LNq32Pseudo:
934 case ARM::VLD3LNd8Pseudo_UPD:
935 case ARM::VLD3LNd16Pseudo_UPD:
936 case ARM::VLD3LNd32Pseudo_UPD:
937 case ARM::VLD3LNq16Pseudo_UPD:
938 case ARM::VLD3LNq32Pseudo_UPD:
939 case ARM::VLD4LNd8Pseudo:
940 case ARM::VLD4LNd16Pseudo:
941 case ARM::VLD4LNd32Pseudo:
942 case ARM::VLD4LNq16Pseudo:
943 case ARM::VLD4LNq32Pseudo:
944 case ARM::VLD4LNd8Pseudo_UPD:
945 case ARM::VLD4LNd16Pseudo_UPD:
946 case ARM::VLD4LNd32Pseudo_UPD:
947 case ARM::VLD4LNq16Pseudo_UPD:
948 case ARM::VLD4LNq32Pseudo_UPD:
949 case ARM::VST2LNd8Pseudo:
950 case ARM::VST2LNd16Pseudo:
951 case ARM::VST2LNd32Pseudo:
952 case ARM::VST2LNq16Pseudo:
953 case ARM::VST2LNq32Pseudo:
954 case ARM::VST2LNd8Pseudo_UPD:
955 case ARM::VST2LNd16Pseudo_UPD:
956 case ARM::VST2LNd32Pseudo_UPD:
957 case ARM::VST2LNq16Pseudo_UPD:
958 case ARM::VST2LNq32Pseudo_UPD:
959 case ARM::VST3LNd8Pseudo:
960 case ARM::VST3LNd16Pseudo:
961 case ARM::VST3LNd32Pseudo:
962 case ARM::VST3LNq16Pseudo:
963 case ARM::VST3LNq32Pseudo:
964 case ARM::VST3LNd8Pseudo_UPD:
965 case ARM::VST3LNd16Pseudo_UPD:
966 case ARM::VST3LNd32Pseudo_UPD:
967 case ARM::VST3LNq16Pseudo_UPD:
968 case ARM::VST3LNq32Pseudo_UPD:
969 case ARM::VST4LNd8Pseudo:
970 case ARM::VST4LNd16Pseudo:
971 case ARM::VST4LNd32Pseudo:
972 case ARM::VST4LNq16Pseudo:
973 case ARM::VST4LNq32Pseudo:
974 case ARM::VST4LNd8Pseudo_UPD:
975 case ARM::VST4LNd16Pseudo_UPD:
976 case ARM::VST4LNd32Pseudo_UPD:
977 case ARM::VST4LNq16Pseudo_UPD:
978 case ARM::VST4LNq32Pseudo_UPD:
979 ExpandLaneOp(MBBI);
980 break;
Bob Wilsonbd916c52010-09-13 23:55:10 +0000981
982 case ARM::VTBL2Pseudo:
983 ExpandVTBL(MBBI, ARM::VTBL2, false, 2); break;
984 case ARM::VTBL3Pseudo:
985 ExpandVTBL(MBBI, ARM::VTBL3, false, 3); break;
986 case ARM::VTBL4Pseudo:
987 ExpandVTBL(MBBI, ARM::VTBL4, false, 4); break;
988 case ARM::VTBX2Pseudo:
989 ExpandVTBL(MBBI, ARM::VTBX2, true, 2); break;
990 case ARM::VTBX3Pseudo:
991 ExpandVTBL(MBBI, ARM::VTBX3, true, 3); break;
992 case ARM::VTBX4Pseudo:
993 ExpandVTBL(MBBI, ARM::VTBX4, true, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +0000994 }
995
996 if (ModifiedOp)
Evan Chengd929f772010-05-13 00:17:02 +0000997 Modified = true;
Evan Chengb9803a82009-11-06 23:52:48 +0000998 MBBI = NMBBI;
999 }
1000
1001 return Modified;
1002}
1003
1004bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Jim Grosbache4ad3872010-10-19 23:27:08 +00001005 TII = static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
Evan Chengd929f772010-05-13 00:17:02 +00001006 TRI = MF.getTarget().getRegisterInfo();
Evan Chengb9803a82009-11-06 23:52:48 +00001007
1008 bool Modified = false;
1009 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1010 ++MFI)
1011 Modified |= ExpandMBB(*MFI);
1012 return Modified;
1013}
1014
1015/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1016/// expansion pass.
1017FunctionPass *llvm::createARMExpandPseudoPass() {
1018 return new ARMExpandPseudo();
1019}