blob: 89a99a447ddf7ca6697ce820ddc8856796566459 [file] [log] [blame]
Chris Lattner762fb5f2003-08-03 15:47:49 +00001//===- X86.td - Target definition file for the Intel X86 arch ---*- C++ -*-===//
John Criswell856ba762003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner762fb5f2003-08-03 15:47:49 +00009//
10// This is a target description file for the Intel i386 architecture, refered to
11// here as the "X86" architecture.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerc8f45872003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner762fb5f2003-08-03 15:47:49 +000016//
17include "../Target.td"
18
19//===----------------------------------------------------------------------===//
Evan Chenga26eb5e2006-10-06 09:17:41 +000020// X86 Subtarget features.
Bill Wendling4222d802007-05-04 20:38:40 +000021//===----------------------------------------------------------------------===//
Evan Chenga26eb5e2006-10-06 09:17:41 +000022
Bill Wendling4222d802007-05-04 20:38:40 +000023def FeatureMMX : SubtargetFeature<"mmx","X86SSELevel", "MMX",
24 "Enable MMX instructions">;
25def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
26 "Enable SSE instructions",
27 [FeatureMMX]>;
28def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
29 "Enable SSE2 instructions",
30 [FeatureSSE1]>;
31def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
32 "Enable SSE3 instructions",
33 [FeatureSSE2]>;
34def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
35 "Enable SSSE3 instructions",
36 [FeatureSSE3]>;
37def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
38 "Enable 3DNow! instructions">;
39def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Bill Wendling11d8fda2007-05-06 07:56:19 +000040 "Enable 3DNow! Athlon instructions",
41 [Feature3DNow]>;
42def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
43 "Support 64-bit instructions",
44 [FeatureMMX, FeatureSSE1, FeatureSSE2]>;
Evan Chenga26eb5e2006-10-06 09:17:41 +000045
46//===----------------------------------------------------------------------===//
47// X86 processors supported.
48//===----------------------------------------------------------------------===//
49
50class Proc<string Name, list<SubtargetFeature> Features>
51 : Processor<Name, NoItineraries, Features>;
52
53def : Proc<"generic", []>;
54def : Proc<"i386", []>;
55def : Proc<"i486", []>;
56def : Proc<"pentium", []>;
57def : Proc<"pentium-mmx", [FeatureMMX]>;
58def : Proc<"i686", []>;
59def : Proc<"pentiumpro", []>;
60def : Proc<"pentium2", [FeatureMMX]>;
61def : Proc<"pentium3", [FeatureMMX, FeatureSSE1]>;
62def : Proc<"pentium-m", [FeatureMMX, FeatureSSE1, FeatureSSE2]>;
63def : Proc<"pentium4", [FeatureMMX, FeatureSSE1, FeatureSSE2]>;
64def : Proc<"x86-64", [FeatureMMX, FeatureSSE1, FeatureSSE2,
65 Feature64Bit]>;
66def : Proc<"yonah", [FeatureMMX, FeatureSSE1, FeatureSSE2,
67 FeatureSSE3]>;
68def : Proc<"prescott", [FeatureMMX, FeatureSSE1, FeatureSSE2,
69 FeatureSSE3]>;
70def : Proc<"nocona", [FeatureMMX, FeatureSSE1, FeatureSSE2,
71 FeatureSSE3, Feature64Bit]>;
72def : Proc<"core2", [FeatureMMX, FeatureSSE1, FeatureSSE2,
Bill Wendling3f3a17d2007-04-25 21:31:48 +000073 FeatureSSE3, FeatureSSSE3, Feature64Bit]>;
Evan Chenga26eb5e2006-10-06 09:17:41 +000074
75def : Proc<"k6", [FeatureMMX]>;
76def : Proc<"k6-2", [FeatureMMX, Feature3DNow]>;
77def : Proc<"k6-3", [FeatureMMX, Feature3DNow]>;
78def : Proc<"athlon", [FeatureMMX, Feature3DNow, Feature3DNowA]>;
79def : Proc<"athlon-tbird", [FeatureMMX, Feature3DNow, Feature3DNowA]>;
80def : Proc<"athlon-4", [FeatureMMX, FeatureSSE1, Feature3DNow,
81 Feature3DNowA]>;
82def : Proc<"athlon-xp", [FeatureMMX, FeatureSSE1, Feature3DNow,
83 Feature3DNowA]>;
84def : Proc<"athlon-mp", [FeatureMMX, FeatureSSE1, Feature3DNow,
85 Feature3DNowA]>;
86def : Proc<"k8", [FeatureMMX, FeatureSSE1, FeatureSSE2,
87 Feature3DNow, Feature3DNowA, Feature64Bit]>;
88def : Proc<"opteron", [FeatureMMX, FeatureSSE1, FeatureSSE2,
89 Feature3DNow, Feature3DNowA, Feature64Bit]>;
90def : Proc<"athlon64", [FeatureMMX, FeatureSSE1, FeatureSSE2,
91 Feature3DNow, Feature3DNowA, Feature64Bit]>;
92def : Proc<"athlon-fx", [FeatureMMX, FeatureSSE1, FeatureSSE2,
93 Feature3DNow, Feature3DNowA, Feature64Bit]>;
94
95def : Proc<"winchip-c6", [FeatureMMX]>;
96def : Proc<"winchip2", [FeatureMMX, Feature3DNow]>;
97def : Proc<"c3", [FeatureMMX, Feature3DNow]>;
98def : Proc<"c3-2", [FeatureMMX, FeatureSSE1]>;
99
100//===----------------------------------------------------------------------===//
Chris Lattner762fb5f2003-08-03 15:47:49 +0000101// Register File Description
102//===----------------------------------------------------------------------===//
103
104include "X86RegisterInfo.td"
105
Chris Lattnerb77eb782003-08-03 18:19:37 +0000106//===----------------------------------------------------------------------===//
107// Instruction Descriptions
108//===----------------------------------------------------------------------===//
109
Chris Lattner1cca5e32003-08-03 21:54:21 +0000110include "X86InstrInfo.td"
111
Chris Lattnerb77eb782003-08-03 18:19:37 +0000112def X86InstrInfo : InstrInfo {
Chris Lattner1cca5e32003-08-03 21:54:21 +0000113
114 // Define how we want to layout our TargetSpecific information field... This
115 // should be kept up-to-date with the fields in the X86InstrInfo.h file.
John Criswell4ffff9e2004-04-08 20:31:47 +0000116 let TSFlagsFields = ["FormBits",
117 "hasOpSizePrefix",
Evan Cheng25ab6902006-09-08 06:48:29 +0000118 "hasAdSizePrefix",
John Criswell4ffff9e2004-04-08 20:31:47 +0000119 "Prefix",
Evan Cheng25ab6902006-09-08 06:48:29 +0000120 "hasREX_WPrefix",
John Criswell4ffff9e2004-04-08 20:31:47 +0000121 "ImmTypeBits",
122 "FPFormBits",
John Criswell4ffff9e2004-04-08 20:31:47 +0000123 "Opcode"];
124 let TSFlagsShifts = [0,
John Criswell4ffff9e2004-04-08 20:31:47 +0000125 6,
Evan Cheng3c55c542006-02-01 06:13:50 +0000126 7,
Evan Cheng25ab6902006-09-08 06:48:29 +0000127 8,
128 12,
Evan Cheng3c55c542006-02-01 06:13:50 +0000129 13,
Evan Cheng25ab6902006-09-08 06:48:29 +0000130 16,
131 24];
Chris Lattnerb77eb782003-08-03 18:19:37 +0000132}
133
Chris Lattner31c8a6d2007-02-26 18:17:14 +0000134//===----------------------------------------------------------------------===//
135// Calling Conventions
136//===----------------------------------------------------------------------===//
137
138include "X86CallingConv.td"
139
140
141//===----------------------------------------------------------------------===//
142// Assembly Printers
143//===----------------------------------------------------------------------===//
144
Chris Lattner9a3e49a2004-10-03 20:36:57 +0000145// The X86 target supports two different syntaxes for emitting machine code.
146// This is controlled by the -x86-asm-syntax={att|intel}
147def ATTAsmWriter : AsmWriter {
148 string AsmWriterClassName = "ATTAsmPrinter";
149 int Variant = 0;
150}
151def IntelAsmWriter : AsmWriter {
152 string AsmWriterClassName = "IntelAsmPrinter";
153 int Variant = 1;
154}
155
156
Chris Lattnerb77eb782003-08-03 18:19:37 +0000157def X86 : Target {
Chris Lattnerb77eb782003-08-03 18:19:37 +0000158 // Information about the instructions...
Chris Lattnerc8f45872003-08-04 04:59:56 +0000159 let InstructionSet = X86InstrInfo;
Chris Lattner9a3e49a2004-10-03 20:36:57 +0000160
161 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Chris Lattnerb77eb782003-08-03 18:19:37 +0000162}