blob: 65753e534461e93606c006bd7ba4998264d19d43 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "llvm/ADT/BitVector.h"
16#include "llvm/Analysis/AliasAnalysis.h"
17#include "llvm/CodeGen/SelectionDAGISel.h"
18#include "llvm/CodeGen/ScheduleDAG.h"
19#include "llvm/Constants.h"
20#include "llvm/CallingConv.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/InlineAsm.h"
25#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
27#include "llvm/IntrinsicInst.h"
28#include "llvm/ParameterAttributes.h"
Gordon Henriksendf87fdc2008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
37#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
44#include "llvm/Target/TargetOptions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045#include "llvm/Support/Compiler.h"
Evan Cheng34fd4f32008-06-30 20:45:06 +000046#include "llvm/Support/Debug.h"
47#include "llvm/Support/MathExtras.h"
48#include "llvm/Support/Timer.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000049#include <algorithm>
50using namespace llvm;
51
Chris Lattner68068cc2008-06-17 06:09:18 +000052static cl::opt<bool>
Chris Lattnerb29a6a42008-07-10 23:37:50 +000053EnableValueProp("enable-value-prop", cl::Hidden);
54static cl::opt<bool>
Duncan Sands31ddf4c2008-07-17 17:06:03 +000055EnableLegalizeTypes("enable-legalize-types", cl::Hidden);
Chris Lattner68068cc2008-06-17 06:09:18 +000056
57
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058#ifndef NDEBUG
59static cl::opt<bool>
Dan Gohmanb552df72008-07-21 20:00:07 +000060ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
61 cl::desc("Pop up a window to show dags before the first "
62 "dag combine pass"));
63static cl::opt<bool>
64ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
65 cl::desc("Pop up a window to show dags before legalize types"));
66static cl::opt<bool>
67ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
68 cl::desc("Pop up a window to show dags before legalize"));
69static cl::opt<bool>
70ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
71 cl::desc("Pop up a window to show dags before the second "
72 "dag combine pass"));
73static cl::opt<bool>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074ViewISelDAGs("view-isel-dags", cl::Hidden,
75 cl::desc("Pop up a window to show isel dags as they are selected"));
76static cl::opt<bool>
77ViewSchedDAGs("view-sched-dags", cl::Hidden,
78 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman134c5b62007-08-28 20:32:58 +000079static cl::opt<bool>
80ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner2f69f132008-01-25 17:24:52 +000081 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082#else
Dan Gohmanb552df72008-07-21 20:00:07 +000083static const bool ViewDAGCombine1 = false,
84 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
85 ViewDAGCombine2 = false,
86 ViewISelDAGs = false, ViewSchedDAGs = false,
87 ViewSUnitDAGs = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088#endif
89
90//===---------------------------------------------------------------------===//
91///
92/// RegisterScheduler class - Track the registration of instruction schedulers.
93///
94//===---------------------------------------------------------------------===//
95MachinePassRegistry RegisterScheduler::Registry;
96
97//===---------------------------------------------------------------------===//
98///
99/// ISHeuristic command line option for instruction schedulers.
100///
101//===---------------------------------------------------------------------===//
Dan Gohman089efff2008-05-13 00:00:25 +0000102static cl::opt<RegisterScheduler::FunctionPassCtor, false,
103 RegisterPassParser<RegisterScheduler> >
104ISHeuristic("pre-RA-sched",
105 cl::init(&createDefaultScheduler),
106 cl::desc("Instruction schedulers available (before register"
107 " allocation):"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
Dan Gohman089efff2008-05-13 00:00:25 +0000109static RegisterScheduler
110defaultListDAGScheduler("default", " Best scheduler for the target",
111 createDefaultScheduler);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112
Evan Chengbcd66442008-02-26 02:33:44 +0000113namespace { struct SDISelAsmOperandInfo; }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114
Dan Gohman012bf582008-06-07 02:02:36 +0000115/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
116/// insertvalue or extractvalue indices that identify a member, return
117/// the linearized index of the start of the member.
118///
119static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
120 const unsigned *Indices,
121 const unsigned *IndicesEnd,
122 unsigned CurIndex = 0) {
123 // Base case: We're done.
Dan Gohmanb23f4f12008-06-20 00:53:00 +0000124 if (Indices && Indices == IndicesEnd)
Dan Gohman012bf582008-06-07 02:02:36 +0000125 return CurIndex;
126
Chris Lattner5f2006e2008-04-27 23:48:12 +0000127 // Given a struct type, recursively traverse the elements.
128 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
Dan Gohmanb23f4f12008-06-20 00:53:00 +0000129 for (StructType::element_iterator EB = STy->element_begin(),
130 EI = EB,
Dan Gohman012bf582008-06-07 02:02:36 +0000131 EE = STy->element_end();
132 EI != EE; ++EI) {
Dan Gohmanb23f4f12008-06-20 00:53:00 +0000133 if (Indices && *Indices == unsigned(EI - EB))
134 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
135 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
Dan Gohman012bf582008-06-07 02:02:36 +0000136 }
137 }
138 // Given an array type, recursively traverse the elements.
139 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
140 const Type *EltTy = ATy->getElementType();
141 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
Dan Gohmanb23f4f12008-06-20 00:53:00 +0000142 if (Indices && *Indices == i)
143 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
144 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
Dan Gohman012bf582008-06-07 02:02:36 +0000145 }
146 }
147 // We haven't found the type we're looking for, so keep searching.
Dan Gohmanb23f4f12008-06-20 00:53:00 +0000148 return CurIndex + 1;
Dan Gohman012bf582008-06-07 02:02:36 +0000149}
150
151/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
152/// MVTs that represent all the individual underlying
153/// non-aggregate types that comprise it.
154///
155/// If Offsets is non-null, it points to a vector to be filled in
156/// with the in-memory offsets of each of the individual values.
157///
158static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
159 SmallVectorImpl<MVT> &ValueVTs,
160 SmallVectorImpl<uint64_t> *Offsets = 0,
161 uint64_t StartingOffset = 0) {
162 // Given a struct type, recursively traverse the elements.
163 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
164 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
165 for (StructType::element_iterator EB = STy->element_begin(),
166 EI = EB,
167 EE = STy->element_end();
168 EI != EE; ++EI)
169 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
170 StartingOffset + SL->getElementOffset(EI - EB));
Chris Lattner5f2006e2008-04-27 23:48:12 +0000171 return;
Dan Gohman30a71f52008-04-25 18:27:55 +0000172 }
Chris Lattner5f2006e2008-04-27 23:48:12 +0000173 // Given an array type, recursively traverse the elements.
174 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
175 const Type *EltTy = ATy->getElementType();
Dan Gohman012bf582008-06-07 02:02:36 +0000176 uint64_t EltSize = TLI.getTargetData()->getABITypeSize(EltTy);
Chris Lattner5f2006e2008-04-27 23:48:12 +0000177 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
Dan Gohman012bf582008-06-07 02:02:36 +0000178 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
179 StartingOffset + i * EltSize);
Chris Lattner5f2006e2008-04-27 23:48:12 +0000180 return;
181 }
Duncan Sands92c43912008-06-06 12:08:01 +0000182 // Base case: we can get an MVT for this LLVM IR type.
Chris Lattner5f2006e2008-04-27 23:48:12 +0000183 ValueVTs.push_back(TLI.getValueType(Ty));
Dan Gohman012bf582008-06-07 02:02:36 +0000184 if (Offsets)
185 Offsets->push_back(StartingOffset);
Chris Lattner5f2006e2008-04-27 23:48:12 +0000186}
Dan Gohman30a71f52008-04-25 18:27:55 +0000187
Chris Lattner5f2006e2008-04-27 23:48:12 +0000188namespace {
Dan Gohman65b2f4c2008-04-28 18:10:39 +0000189 /// RegsForValue - This struct represents the registers (physical or virtual)
190 /// that a particular set of values is assigned, and the type information about
191 /// the value. The most common situation is to represent one value at a time,
192 /// but struct or array values are handled element-wise as multiple values.
193 /// The splitting of aggregates is performed recursively, so that we never
194 /// have aggregate-typed registers. The values at this point do not necessarily
195 /// have legal types, so each value may require one or more registers of some
196 /// legal type.
197 ///
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohman30a71f52008-04-25 18:27:55 +0000199 /// TLI - The TargetLowering object.
Dan Gohman65b2f4c2008-04-28 18:10:39 +0000200 ///
Dan Gohman30a71f52008-04-25 18:27:55 +0000201 const TargetLowering *TLI;
202
Dan Gohman65b2f4c2008-04-28 18:10:39 +0000203 /// ValueVTs - The value types of the values, which may not be legal, and
204 /// may need be promoted or synthesized from one or more registers.
205 ///
Duncan Sands92c43912008-06-06 12:08:01 +0000206 SmallVector<MVT, 4> ValueVTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207
Dan Gohman65b2f4c2008-04-28 18:10:39 +0000208 /// RegVTs - The value types of the registers. This is the same size as
209 /// ValueVTs and it records, for each value, what the type of the assigned
210 /// register or registers are. (Individual values are never synthesized
211 /// from more than one type of register.)
212 ///
213 /// With virtual registers, the contents of RegVTs is redundant with TLI's
214 /// getRegisterType member function, however when with physical registers
215 /// it is necessary to have a separate record of the types.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 ///
Duncan Sands92c43912008-06-06 12:08:01 +0000217 SmallVector<MVT, 4> RegVTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218
Dan Gohman65b2f4c2008-04-28 18:10:39 +0000219 /// Regs - This list holds the registers assigned to the values.
220 /// Each legal or promoted value requires one register, and each
221 /// expanded value requires multiple registers.
222 ///
223 SmallVector<unsigned, 4> Regs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224
Dan Gohman30a71f52008-04-25 18:27:55 +0000225 RegsForValue() : TLI(0) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226
Dan Gohman30a71f52008-04-25 18:27:55 +0000227 RegsForValue(const TargetLowering &tli,
Chris Lattner622811e2008-04-28 06:44:42 +0000228 const SmallVector<unsigned, 4> &regs,
Duncan Sands92c43912008-06-06 12:08:01 +0000229 MVT regvt, MVT valuevt)
Dan Gohman65b2f4c2008-04-28 18:10:39 +0000230 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman30a71f52008-04-25 18:27:55 +0000231 RegsForValue(const TargetLowering &tli,
Chris Lattner622811e2008-04-28 06:44:42 +0000232 const SmallVector<unsigned, 4> &regs,
Duncan Sands92c43912008-06-06 12:08:01 +0000233 const SmallVector<MVT, 4> &regvts,
234 const SmallVector<MVT, 4> &valuevts)
Dan Gohman65b2f4c2008-04-28 18:10:39 +0000235 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Dan Gohman30a71f52008-04-25 18:27:55 +0000236 RegsForValue(const TargetLowering &tli,
237 unsigned Reg, const Type *Ty) : TLI(&tli) {
238 ComputeValueVTs(tli, Ty, ValueVTs);
239
Dan Gohman3a163d22008-04-28 17:42:03 +0000240 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands92c43912008-06-06 12:08:01 +0000241 MVT ValueVT = ValueVTs[Value];
Dan Gohman30a71f52008-04-25 18:27:55 +0000242 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
Duncan Sands92c43912008-06-06 12:08:01 +0000243 MVT RegisterVT = TLI->getRegisterType(ValueVT);
Dan Gohman30a71f52008-04-25 18:27:55 +0000244 for (unsigned i = 0; i != NumRegs; ++i)
245 Regs.push_back(Reg + i);
246 RegVTs.push_back(RegisterVT);
247 Reg += NumRegs;
248 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 }
250
Chris Lattner08bbcb82008-04-29 04:29:54 +0000251 /// append - Add the specified values to this one.
252 void append(const RegsForValue &RHS) {
253 TLI = RHS.TLI;
254 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
255 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
256 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
257 }
258
259
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Dan Gohman30a71f52008-04-25 18:27:55 +0000261 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 /// Chain/Flag as the input and updates them for the output Chain/Flag.
263 /// If the Flag pointer is NULL, no flag is used.
Dan Gohman8181bd12008-07-27 21:46:04 +0000264 SDValue getCopyFromRegs(SelectionDAG &DAG,
265 SDValue &Chain, SDValue *Flag) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266
267 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
268 /// specified value into the registers specified by this object. This uses
269 /// Chain/Flag as the input and updates them for the output Chain/Flag.
270 /// If the Flag pointer is NULL, no flag is used.
Dan Gohman8181bd12008-07-27 21:46:04 +0000271 void getCopyToRegs(SDValue Val, SelectionDAG &DAG,
272 SDValue &Chain, SDValue *Flag) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273
274 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
275 /// operand list. This adds the code marker and includes the number of
276 /// values added into it.
277 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +0000278 std::vector<SDValue> &Ops) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 };
280}
281
282namespace llvm {
283 //===--------------------------------------------------------------------===//
284 /// createDefaultScheduler - This creates an instruction scheduler appropriate
285 /// for the target.
286 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
287 SelectionDAG *DAG,
Evan Cheng9b77cae2008-07-01 18:05:03 +0000288 MachineBasicBlock *BB,
289 bool Fast) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 TargetLowering &TLI = IS->getTargetLowering();
291
292 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng9b77cae2008-07-01 18:05:03 +0000293 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 } else {
295 assert(TLI.getSchedulingPreference() ==
296 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng9b77cae2008-07-01 18:05:03 +0000297 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 }
299 }
300
301
302 //===--------------------------------------------------------------------===//
303 /// FunctionLoweringInfo - This contains information that is global to a
304 /// function that is used when lowering a region of the function.
305 class FunctionLoweringInfo {
306 public:
307 TargetLowering &TLI;
308 Function &Fn;
309 MachineFunction &MF;
Chris Lattner1b989192007-12-31 04:13:23 +0000310 MachineRegisterInfo &RegInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311
312 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
313
314 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
315 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
316
317 /// ValueMap - Since we emit code for the function a basic block at a time,
318 /// we must remember which virtual registers hold the values for
319 /// cross-basic-block values.
320 DenseMap<const Value*, unsigned> ValueMap;
321
322 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
323 /// the entry block. This allows the allocas to be efficiently referenced
324 /// anywhere in the function.
325 std::map<const AllocaInst*, int> StaticAllocaMap;
326
327#ifndef NDEBUG
328 SmallSet<Instruction*, 8> CatchInfoLost;
329 SmallSet<Instruction*, 8> CatchInfoFound;
330#endif
331
Duncan Sands92c43912008-06-06 12:08:01 +0000332 unsigned MakeReg(MVT VT) {
Chris Lattner1b989192007-12-31 04:13:23 +0000333 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 }
335
336 /// isExportedInst - Return true if the specified value is an instruction
337 /// exported from its block.
338 bool isExportedInst(const Value *V) {
339 return ValueMap.count(V);
340 }
341
342 unsigned CreateRegForValue(const Value *V);
343
344 unsigned InitializeRegForValue(const Value *V) {
345 unsigned &R = ValueMap[V];
346 assert(R == 0 && "Already initialized this value register!");
347 return R = CreateRegForValue(V);
348 }
Chris Lattner68068cc2008-06-17 06:09:18 +0000349
350 struct LiveOutInfo {
351 unsigned NumSignBits;
352 APInt KnownOne, KnownZero;
353 LiveOutInfo() : NumSignBits(0) {}
354 };
355
356 /// LiveOutRegInfo - Information about live out vregs, indexed by their
357 /// register number offset by 'FirstVirtualRegister'.
358 std::vector<LiveOutInfo> LiveOutRegInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 };
360}
361
362/// isSelector - Return true if this instruction is a call to the
363/// eh.selector intrinsic.
364static bool isSelector(Instruction *I) {
365 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov94c46a02007-09-07 11:39:35 +0000366 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
367 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 return false;
369}
370
371/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
372/// PHI nodes or outside of the basic block that defines it, or used by a
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000373/// switch or atomic instruction, which may expand to multiple basic blocks.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
375 if (isa<PHINode>(I)) return true;
376 BasicBlock *BB = I->getParent();
377 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
378 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
379 // FIXME: Remove switchinst special case.
380 isa<SwitchInst>(*UI))
381 return true;
382 return false;
383}
384
385/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
386/// entry block, return true. This includes arguments used by switches, since
387/// the switch may expand into multiple basic blocks.
388static bool isOnlyUsedInEntryBlock(Argument *A) {
389 BasicBlock *Entry = A->getParent()->begin();
390 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
391 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
392 return false; // Use not in entry block.
393 return true;
394}
395
396FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
397 Function &fn, MachineFunction &mf)
Chris Lattner1b989192007-12-31 04:13:23 +0000398 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399
400 // Create a vreg for each argument register that is not dead and is used
401 // outside of the entry block for the function.
402 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
403 AI != E; ++AI)
404 if (!isOnlyUsedInEntryBlock(AI))
405 InitializeRegForValue(AI);
406
407 // Initialize the mapping of values to registers. This is only set up for
408 // instruction values that are used outside of the block that defines
409 // them.
410 Function::iterator BB = Fn.begin(), EB = Fn.end();
411 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
412 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
413 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
414 const Type *Ty = AI->getAllocatedType();
Duncan Sandsf99fdc62007-11-01 20:53:16 +0000415 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416 unsigned Align =
417 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
418 AI->getAlignment());
419
420 TySize *= CUI->getZExtValue(); // Get total allocated size.
421 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
422 StaticAllocaMap[AI] =
423 MF.getFrameInfo()->CreateStackObject(TySize, Align);
424 }
425
426 for (; BB != EB; ++BB)
427 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
428 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
429 if (!isa<AllocaInst>(I) ||
430 !StaticAllocaMap.count(cast<AllocaInst>(I)))
431 InitializeRegForValue(I);
432
433 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
434 // also creates the initial PHI MachineInstrs, though none of the input
435 // operands are populated.
436 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Dan Gohmaned825d12008-07-07 23:02:41 +0000437 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 MBBMap[BB] = MBB;
Dan Gohmaned825d12008-07-07 23:02:41 +0000439 MF.push_back(MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440
441 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
442 // appropriate.
443 PHINode *PN;
444 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
445 if (PN->use_empty()) continue;
446
Duncan Sands92c43912008-06-06 12:08:01 +0000447 MVT VT = TLI.getValueType(PN->getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 unsigned NumRegisters = TLI.getNumRegisters(VT);
449 unsigned PHIReg = ValueMap[PN];
450 assert(PHIReg && "PHI node does not have an assigned virtual register!");
451 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
452 for (unsigned i = 0; i != NumRegisters; ++i)
453 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
454 }
455 }
456}
457
458/// CreateRegForValue - Allocate the appropriate number of virtual registers of
459/// the correctly promoted or expanded types. Assign these registers
460/// consecutive vreg numbers and return the first assigned number.
Dan Gohmanb9018812008-04-28 18:19:43 +0000461///
462/// In the case that the given value has struct or array type, this function
463/// will assign registers for each member or element.
464///
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
Duncan Sands92c43912008-06-06 12:08:01 +0000466 SmallVector<MVT, 4> ValueVTs;
Chris Lattner622811e2008-04-28 06:44:42 +0000467 ComputeValueVTs(TLI, V->getType(), ValueVTs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468
Dan Gohman30a71f52008-04-25 18:27:55 +0000469 unsigned FirstReg = 0;
Dan Gohman3a163d22008-04-28 17:42:03 +0000470 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands92c43912008-06-06 12:08:01 +0000471 MVT ValueVT = ValueVTs[Value];
472 MVT RegisterVT = TLI.getRegisterType(ValueVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473
Chris Lattner622811e2008-04-28 06:44:42 +0000474 unsigned NumRegs = TLI.getNumRegisters(ValueVT);
Dan Gohman30a71f52008-04-25 18:27:55 +0000475 for (unsigned i = 0; i != NumRegs; ++i) {
476 unsigned R = MakeReg(RegisterVT);
477 if (!FirstReg) FirstReg = R;
478 }
479 }
480 return FirstReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481}
482
483//===----------------------------------------------------------------------===//
484/// SelectionDAGLowering - This is the common target-independent lowering
485/// implementation that is parameterized by a TargetLowering object.
486/// Also, targets can overload any lowering method.
487///
488namespace llvm {
489class SelectionDAGLowering {
490 MachineBasicBlock *CurMBB;
491
Dan Gohman8181bd12008-07-27 21:46:04 +0000492 DenseMap<const Value*, SDValue> NodeMap;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493
494 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
495 /// them up and then emit token factor nodes when possible. This allows us to
496 /// get simple disambiguation between loads without worrying about alias
497 /// analysis.
Dan Gohman8181bd12008-07-27 21:46:04 +0000498 SmallVector<SDValue, 8> PendingLoads;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499
Dan Gohman9fe5bd62008-03-27 19:56:19 +0000500 /// PendingExports - CopyToReg nodes that copy values to virtual registers
501 /// for export to other blocks need to be emitted before any terminator
502 /// instruction, but they have no other ordering requirements. We bunch them
503 /// up and the emit a single tokenfactor for them just before terminator
504 /// instructions.
Dan Gohman8181bd12008-07-27 21:46:04 +0000505 std::vector<SDValue> PendingExports;
Dan Gohman9fe5bd62008-03-27 19:56:19 +0000506
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 /// Case - A struct to record the Value for a switch case, and the
508 /// case's target basic block.
509 struct Case {
510 Constant* Low;
511 Constant* High;
512 MachineBasicBlock* BB;
513
514 Case() : Low(0), High(0), BB(0) { }
515 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
516 Low(low), High(high), BB(bb) { }
517 uint64_t size() const {
518 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
519 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
520 return (rHigh - rLow + 1ULL);
521 }
522 };
523
524 struct CaseBits {
525 uint64_t Mask;
526 MachineBasicBlock* BB;
527 unsigned Bits;
528
529 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
530 Mask(mask), BB(bb), Bits(bits) { }
531 };
532
533 typedef std::vector<Case> CaseVector;
534 typedef std::vector<CaseBits> CaseBitsVector;
535 typedef CaseVector::iterator CaseItr;
536 typedef std::pair<CaseItr, CaseItr> CaseRange;
537
538 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
539 /// of conditional branches.
540 struct CaseRec {
541 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
542 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
543
544 /// CaseBB - The MBB in which to emit the compare and branch
545 MachineBasicBlock *CaseBB;
546 /// LT, GE - If nonzero, we know the current case value must be less-than or
547 /// greater-than-or-equal-to these Constants.
548 Constant *LT;
549 Constant *GE;
550 /// Range - A pair of iterators representing the range of case values to be
551 /// processed at this point in the binary search tree.
552 CaseRange Range;
553 };
554
555 typedef std::vector<CaseRec> CaseRecVector;
556
557 /// The comparison function for sorting the switch case values in the vector.
558 /// WARNING: Case ranges should be disjoint!
559 struct CaseCmp {
560 bool operator () (const Case& C1, const Case& C2) {
561 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
562 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
563 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
564 return CI1->getValue().slt(CI2->getValue());
565 }
566 };
567
568 struct CaseBitsCmp {
569 bool operator () (const CaseBits& C1, const CaseBits& C2) {
570 return C1.Bits > C2.Bits;
571 }
572 };
573
574 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
575
576public:
577 // TLI - This is information that describes the available target features we
578 // need for lowering. This indicates when operations are unavailable,
579 // implemented with a libcall, etc.
580 TargetLowering &TLI;
581 SelectionDAG &DAG;
582 const TargetData *TD;
Dan Gohmancc863aa2007-08-27 16:26:13 +0000583 AliasAnalysis &AA;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584
585 /// SwitchCases - Vector of CaseBlock structures used to communicate
586 /// SwitchInst code generation information.
587 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
588 /// JTCases - Vector of JumpTable structures used to communicate
589 /// SwitchInst code generation information.
590 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
591 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
592
593 /// FuncInfo - Information about the function as a whole.
594 ///
595 FunctionLoweringInfo &FuncInfo;
Gordon Henriksendf87fdc2008-01-07 01:30:38 +0000596
597 /// GCI - Garbage collection metadata for the function.
598 CollectorMetadata *GCI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599
600 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohmancc863aa2007-08-27 16:26:13 +0000601 AliasAnalysis &aa,
Gordon Henriksendf87fdc2008-01-07 01:30:38 +0000602 FunctionLoweringInfo &funcinfo,
603 CollectorMetadata *gci)
Dan Gohmancc863aa2007-08-27 16:26:13 +0000604 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksendf87fdc2008-01-07 01:30:38 +0000605 FuncInfo(funcinfo), GCI(gci) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 }
607
Dan Gohman9fe5bd62008-03-27 19:56:19 +0000608 /// getRoot - Return the current virtual root of the Selection DAG,
609 /// flushing any PendingLoad items. This must be done before emitting
610 /// a store or any other node that may need to be ordered after any
611 /// prior load instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 ///
Dan Gohman8181bd12008-07-27 21:46:04 +0000613 SDValue getRoot() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 if (PendingLoads.empty())
615 return DAG.getRoot();
616
617 if (PendingLoads.size() == 1) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000618 SDValue Root = PendingLoads[0];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 DAG.setRoot(Root);
620 PendingLoads.clear();
621 return Root;
622 }
623
624 // Otherwise, we have to make a token factor node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000625 SDValue Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 &PendingLoads[0], PendingLoads.size());
627 PendingLoads.clear();
628 DAG.setRoot(Root);
629 return Root;
630 }
631
Dan Gohman9fe5bd62008-03-27 19:56:19 +0000632 /// getControlRoot - Similar to getRoot, but instead of flushing all the
633 /// PendingLoad items, flush all the PendingExports items. It is necessary
634 /// to do this before emitting a terminator instruction.
635 ///
Dan Gohman8181bd12008-07-27 21:46:04 +0000636 SDValue getControlRoot() {
637 SDValue Root = DAG.getRoot();
Dan Gohman9fe5bd62008-03-27 19:56:19 +0000638
639 if (PendingExports.empty())
640 return Root;
641
642 // Turn all of the CopyToReg chains into one factored node.
643 if (Root.getOpcode() != ISD::EntryToken) {
644 unsigned i = 0, e = PendingExports.size();
645 for (; i != e; ++i) {
646 assert(PendingExports[i].Val->getNumOperands() > 1);
647 if (PendingExports[i].Val->getOperand(0) == Root)
648 break; // Don't add the root if we already indirectly depend on it.
649 }
650
651 if (i == e)
652 PendingExports.push_back(Root);
653 }
654
655 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
656 &PendingExports[0],
657 PendingExports.size());
658 PendingExports.clear();
659 DAG.setRoot(Root);
660 return Root;
661 }
662
663 void CopyValueToVirtualRegister(Value *V, unsigned Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000664
665 void visit(Instruction &I) { visit(I.getOpcode(), I); }
666
667 void visit(unsigned Opcode, User &I) {
668 // Note: this doesn't use InstVisitor, because it has to work with
669 // ConstantExpr's in addition to instructions.
670 switch (Opcode) {
671 default: assert(0 && "Unknown instruction type encountered!");
672 abort();
673 // Build the switch statement using the Instruction.def file.
674#define HANDLE_INST(NUM, OPCODE, CLASS) \
675 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
676#include "llvm/Instruction.def"
677 }
678 }
679
680 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
681
Dan Gohman8181bd12008-07-27 21:46:04 +0000682 SDValue getValue(const Value *V);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683
Dan Gohman8181bd12008-07-27 21:46:04 +0000684 void setValue(const Value *V, SDValue NewN) {
685 SDValue &N = NodeMap[V];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 assert(N.Val == 0 && "Already set a value for this node!");
687 N = NewN;
688 }
689
Evan Chengbcd66442008-02-26 02:33:44 +0000690 void GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 std::set<unsigned> &OutputRegs,
692 std::set<unsigned> &InputRegs);
693
694 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
695 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
696 unsigned Opc);
697 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
698 void ExportFromCurrentBlock(Value *V);
Dan Gohman8181bd12008-07-27 21:46:04 +0000699 void LowerCallTo(CallSite CS, SDValue Callee, bool IsTailCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsf5588dc2007-11-27 13:23:08 +0000701
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 // Terminator instructions.
703 void visitRet(ReturnInst &I);
704 void visitBr(BranchInst &I);
705 void visitSwitch(SwitchInst &I);
706 void visitUnreachable(UnreachableInst &I) { /* noop */ }
707
708 // Helpers for visitSwitch
709 bool handleSmallSwitchRange(CaseRec& CR,
710 CaseRecVector& WorkList,
711 Value* SV,
712 MachineBasicBlock* Default);
713 bool handleJTSwitchCase(CaseRec& CR,
714 CaseRecVector& WorkList,
715 Value* SV,
716 MachineBasicBlock* Default);
717 bool handleBTSplitSwitchCase(CaseRec& CR,
718 CaseRecVector& WorkList,
719 Value* SV,
720 MachineBasicBlock* Default);
721 bool handleBitTestsSwitchCase(CaseRec& CR,
722 CaseRecVector& WorkList,
723 Value* SV,
724 MachineBasicBlock* Default);
725 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
726 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
727 void visitBitTestCase(MachineBasicBlock* NextMBB,
728 unsigned Reg,
729 SelectionDAGISel::BitTestCase &B);
730 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
731 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
732 SelectionDAGISel::JumpTableHeader &JTH);
733
734 // These all get lowered before this pass.
735 void visitInvoke(InvokeInst &I);
736 void visitUnwind(UnwindInst &I);
737
738 void visitBinary(User &I, unsigned OpCode);
739 void visitShift(User &I, unsigned Opcode);
740 void visitAdd(User &I) {
741 if (I.getType()->isFPOrFPVector())
742 visitBinary(I, ISD::FADD);
743 else
744 visitBinary(I, ISD::ADD);
745 }
746 void visitSub(User &I);
747 void visitMul(User &I) {
748 if (I.getType()->isFPOrFPVector())
749 visitBinary(I, ISD::FMUL);
750 else
751 visitBinary(I, ISD::MUL);
752 }
753 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
754 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
755 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
756 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
757 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
758 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
759 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
760 void visitOr (User &I) { visitBinary(I, ISD::OR); }
761 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
762 void visitShl (User &I) { visitShift(I, ISD::SHL); }
763 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
764 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
765 void visitICmp(User &I);
766 void visitFCmp(User &I);
Nate Begeman9a1ce152008-05-12 19:40:03 +0000767 void visitVICmp(User &I);
768 void visitVFCmp(User &I);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769 // Visit the conversion instructions
770 void visitTrunc(User &I);
771 void visitZExt(User &I);
772 void visitSExt(User &I);
773 void visitFPTrunc(User &I);
774 void visitFPExt(User &I);
775 void visitFPToUI(User &I);
776 void visitFPToSI(User &I);
777 void visitUIToFP(User &I);
778 void visitSIToFP(User &I);
779 void visitPtrToInt(User &I);
780 void visitIntToPtr(User &I);
781 void visitBitCast(User &I);
782
783 void visitExtractElement(User &I);
784 void visitInsertElement(User &I);
785 void visitShuffleVector(User &I);
786
Dan Gohman012bf582008-06-07 02:02:36 +0000787 void visitExtractValue(ExtractValueInst &I);
788 void visitInsertValue(InsertValueInst &I);
Dan Gohman8055f772008-05-15 19:50:34 +0000789
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790 void visitGetElementPtr(User &I);
791 void visitSelect(User &I);
792
793 void visitMalloc(MallocInst &I);
794 void visitFree(FreeInst &I);
795 void visitAlloca(AllocaInst &I);
796 void visitLoad(LoadInst &I);
797 void visitStore(StoreInst &I);
798 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
799 void visitCall(CallInst &I);
Duncan Sands1c5526c2007-12-17 18:08:19 +0000800 void visitInlineAsm(CallSite CS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000801 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
802 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
803
804 void visitVAStart(CallInst &I);
805 void visitVAArg(VAArgInst &I);
806 void visitVAEnd(CallInst &I);
807 void visitVACopy(CallInst &I);
808
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809 void visitUserOp1(Instruction &I) {
810 assert(0 && "UserOp1 should not exist at instruction selection time!");
811 abort();
812 }
813 void visitUserOp2(Instruction &I) {
814 assert(0 && "UserOp2 should not exist at instruction selection time!");
815 abort();
816 }
Mon P Wang078a62d2008-05-05 19:05:59 +0000817
818private:
819 inline const char *implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op);
820
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821};
822} // end namespace llvm
823
824
Duncan Sandse111ce82008-02-11 20:58:28 +0000825/// getCopyFromParts - Create a value that contains the specified legal parts
826/// combined into the value they represent. If the parts combine to a type
827/// larger then ValueVT then AssertOp can be used to specify whether the extra
828/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
Chris Lattnera7355b62008-03-09 09:38:46 +0000829/// (ISD::AssertSext).
Dan Gohman8181bd12008-07-27 21:46:04 +0000830static SDValue getCopyFromParts(SelectionDAG &DAG,
831 const SDValue *Parts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832 unsigned NumParts,
Duncan Sands92c43912008-06-06 12:08:01 +0000833 MVT PartVT,
834 MVT ValueVT,
Chris Lattnera7355b62008-03-09 09:38:46 +0000835 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000836 assert(NumParts > 0 && "No parts to assemble!");
837 TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +0000838 SDValue Val = Parts[0];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000840 if (NumParts > 1) {
841 // Assemble the value from multiple parts.
Duncan Sands92c43912008-06-06 12:08:01 +0000842 if (!ValueVT.isVector()) {
843 unsigned PartBits = PartVT.getSizeInBits();
844 unsigned ValueBits = ValueVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000846 // Assemble the power of 2 part.
847 unsigned RoundParts = NumParts & (NumParts - 1) ?
848 1 << Log2_32(NumParts) : NumParts;
849 unsigned RoundBits = PartBits * RoundParts;
Duncan Sands92c43912008-06-06 12:08:01 +0000850 MVT RoundVT = RoundBits == ValueBits ?
851 ValueVT : MVT::getIntegerVT(RoundBits);
Dan Gohman8181bd12008-07-27 21:46:04 +0000852 SDValue Lo, Hi;
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000853
854 if (RoundParts > 2) {
Duncan Sands92c43912008-06-06 12:08:01 +0000855 MVT HalfVT = MVT::getIntegerVT(RoundBits/2);
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000856 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
857 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
858 PartVT, HalfVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 } else {
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000860 Lo = Parts[0];
861 Hi = Parts[1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 }
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000863 if (TLI.isBigEndian())
864 std::swap(Lo, Hi);
865 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
866
867 if (RoundParts < NumParts) {
868 // Assemble the trailing non-power-of-2 part.
869 unsigned OddParts = NumParts - RoundParts;
Duncan Sands92c43912008-06-06 12:08:01 +0000870 MVT OddVT = MVT::getIntegerVT(OddParts * PartBits);
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000871 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
872
873 // Combine the round and odd parts.
874 Lo = Val;
875 if (TLI.isBigEndian())
876 std::swap(Lo, Hi);
Duncan Sands92c43912008-06-06 12:08:01 +0000877 MVT TotalVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000878 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
879 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
Duncan Sands92c43912008-06-06 12:08:01 +0000880 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000881 TLI.getShiftAmountTy()));
882 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
883 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
884 }
885 } else {
886 // Handle a multi-element vector.
Duncan Sands92c43912008-06-06 12:08:01 +0000887 MVT IntermediateVT, RegisterVT;
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000888 unsigned NumIntermediates;
889 unsigned NumRegs =
890 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
891 RegisterVT);
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000892 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
Evan Cheng11193be2008-05-14 20:29:30 +0000893 NumParts = NumRegs; // Silence a compiler warning.
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000894 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
895 assert(RegisterVT == Parts[0].getValueType() &&
896 "Part type doesn't match part!");
897
898 // Assemble the parts into intermediate operands.
Dan Gohman8181bd12008-07-27 21:46:04 +0000899 SmallVector<SDValue, 8> Ops(NumIntermediates);
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000900 if (NumIntermediates == NumParts) {
901 // If the register was not expanded, truncate or copy the value,
902 // as appropriate.
903 for (unsigned i = 0; i != NumParts; ++i)
904 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
905 PartVT, IntermediateVT);
906 } else if (NumParts > 0) {
907 // If the intermediate type was expanded, build the intermediate operands
908 // from the parts.
909 assert(NumParts % NumIntermediates == 0 &&
910 "Must expand into a divisible number of parts!");
911 unsigned Factor = NumParts / NumIntermediates;
912 for (unsigned i = 0; i != NumIntermediates; ++i)
913 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
914 PartVT, IntermediateVT);
915 }
916
917 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
918 // operands.
Duncan Sands92c43912008-06-06 12:08:01 +0000919 Val = DAG.getNode(IntermediateVT.isVector() ?
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000920 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
921 ValueVT, &Ops[0], NumIntermediates);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 }
924
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000925 // There is now one part, held in Val. Correct it to match ValueVT.
926 PartVT = Val.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000928 if (PartVT == ValueVT)
929 return Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930
Duncan Sands92c43912008-06-06 12:08:01 +0000931 if (PartVT.isVector()) {
932 assert(ValueVT.isVector() && "Unknown vector conversion!");
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000933 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 }
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000935
Duncan Sands92c43912008-06-06 12:08:01 +0000936 if (ValueVT.isVector()) {
937 assert(ValueVT.getVectorElementType() == PartVT &&
938 ValueVT.getVectorNumElements() == 1 &&
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000939 "Only trivial scalar-to-vector conversions should get here!");
940 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
941 }
942
Duncan Sands92c43912008-06-06 12:08:01 +0000943 if (PartVT.isInteger() &&
944 ValueVT.isInteger()) {
Duncan Sandsec142ee2008-06-08 20:54:56 +0000945 if (ValueVT.bitsLT(PartVT)) {
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000946 // For a truncate, see if we have any information to
947 // indicate whether the truncated bits will always be
948 // zero or sign-extension.
949 if (AssertOp != ISD::DELETED_NODE)
950 Val = DAG.getNode(AssertOp, PartVT, Val,
951 DAG.getValueType(ValueVT));
952 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
953 } else {
954 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
955 }
956 }
957
Duncan Sands92c43912008-06-06 12:08:01 +0000958 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Duncan Sandsec142ee2008-06-08 20:54:56 +0000959 if (ValueVT.bitsLT(Val.getValueType()))
Chris Lattnera7355b62008-03-09 09:38:46 +0000960 // FP_ROUND's are always exact here.
Chris Lattnerf8eb9e82008-03-09 07:47:22 +0000961 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
Chris Lattnera7355b62008-03-09 09:38:46 +0000962 DAG.getIntPtrConstant(1));
Chris Lattnerf8eb9e82008-03-09 07:47:22 +0000963 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
964 }
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000965
Duncan Sands92c43912008-06-06 12:08:01 +0000966 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000967 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
968
969 assert(0 && "Unknown mismatch!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000970 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971}
972
Duncan Sandse111ce82008-02-11 20:58:28 +0000973/// getCopyToParts - Create a series of nodes that contain the specified value
974/// split into legal parts. If the parts contain more bits than Val, then, for
975/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976static void getCopyToParts(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +0000977 SDValue Val,
978 SDValue *Parts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 unsigned NumParts,
Duncan Sands92c43912008-06-06 12:08:01 +0000980 MVT PartVT,
Duncan Sandse111ce82008-02-11 20:58:28 +0000981 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmanf7b05132007-08-10 14:59:38 +0000982 TargetLowering &TLI = DAG.getTargetLoweringInfo();
Duncan Sands92c43912008-06-06 12:08:01 +0000983 MVT PtrVT = TLI.getPointerTy();
984 MVT ValueVT = Val.getValueType();
985 unsigned PartBits = PartVT.getSizeInBits();
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000986 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000988 if (!NumParts)
989 return;
990
Duncan Sands92c43912008-06-06 12:08:01 +0000991 if (!ValueVT.isVector()) {
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000992 if (PartVT == ValueVT) {
993 assert(NumParts == 1 && "No-op copy with multiple parts!");
994 Parts[0] = Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995 return;
996 }
997
Duncan Sands92c43912008-06-06 12:08:01 +0000998 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
Duncan Sands94f9e9a2008-02-12 20:46:31 +0000999 // If the parts cover more bits than the value has, promote the value.
Duncan Sands92c43912008-06-06 12:08:01 +00001000 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001001 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands92c43912008-06-06 12:08:01 +00001003 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
1004 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001005 Val = DAG.getNode(ExtendKind, ValueVT, Val);
1006 } else {
1007 assert(0 && "Unknown mismatch!");
1008 }
Duncan Sands92c43912008-06-06 12:08:01 +00001009 } else if (PartBits == ValueVT.getSizeInBits()) {
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001010 // Different types of the same size.
1011 assert(NumParts == 1 && PartVT != ValueVT);
1012 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
Duncan Sands92c43912008-06-06 12:08:01 +00001013 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001014 // If the parts cover less bits than value has, truncate the value.
Duncan Sands92c43912008-06-06 12:08:01 +00001015 if (PartVT.isInteger() && ValueVT.isInteger()) {
1016 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001017 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 } else {
1019 assert(0 && "Unknown mismatch!");
1020 }
1021 }
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001022
1023 // The value may have changed - recompute ValueVT.
1024 ValueVT = Val.getValueType();
Duncan Sands92c43912008-06-06 12:08:01 +00001025 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001026 "Failed to tile the value with PartVT!");
1027
1028 if (NumParts == 1) {
1029 assert(PartVT == ValueVT && "Type conversion failed!");
1030 Parts[0] = Val;
1031 return;
1032 }
1033
1034 // Expand the value into multiple parts.
1035 if (NumParts & (NumParts - 1)) {
1036 // The number of parts is not a power of 2. Split off and copy the tail.
Duncan Sands92c43912008-06-06 12:08:01 +00001037 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001038 "Do not know what to expand to!");
1039 unsigned RoundParts = 1 << Log2_32(NumParts);
1040 unsigned RoundBits = RoundParts * PartBits;
1041 unsigned OddParts = NumParts - RoundParts;
Dan Gohman8181bd12008-07-27 21:46:04 +00001042 SDValue OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001043 DAG.getConstant(RoundBits,
1044 TLI.getShiftAmountTy()));
1045 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
1046 if (TLI.isBigEndian())
1047 // The odd parts were reversed by getCopyToParts - unreverse them.
1048 std::reverse(Parts + RoundParts, Parts + NumParts);
1049 NumParts = RoundParts;
Duncan Sands92c43912008-06-06 12:08:01 +00001050 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001051 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
1052 }
1053
1054 // The number of parts is a power of 2. Repeatedly bisect the value using
1055 // EXTRACT_ELEMENT.
Duncan Sandsc4d85172008-03-12 20:30:08 +00001056 Parts[0] = DAG.getNode(ISD::BIT_CONVERT,
Duncan Sands92c43912008-06-06 12:08:01 +00001057 MVT::getIntegerVT(ValueVT.getSizeInBits()),
Duncan Sandsc4d85172008-03-12 20:30:08 +00001058 Val);
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001059 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
1060 for (unsigned i = 0; i < NumParts; i += StepSize) {
1061 unsigned ThisBits = StepSize * PartBits / 2;
Duncan Sands92c43912008-06-06 12:08:01 +00001062 MVT ThisVT = MVT::getIntegerVT (ThisBits);
Dan Gohman8181bd12008-07-27 21:46:04 +00001063 SDValue &Part0 = Parts[i];
1064 SDValue &Part1 = Parts[i+StepSize/2];
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001065
Duncan Sandsc4d85172008-03-12 20:30:08 +00001066 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
1067 DAG.getConstant(1, PtrVT));
1068 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
1069 DAG.getConstant(0, PtrVT));
1070
1071 if (ThisBits == PartBits && ThisVT != PartVT) {
1072 Part0 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part0);
1073 Part1 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part1);
1074 }
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001075 }
1076 }
1077
1078 if (TLI.isBigEndian())
1079 std::reverse(Parts, Parts + NumParts);
1080
1081 return;
1082 }
1083
1084 // Vector ValueVT.
1085 if (NumParts == 1) {
1086 if (PartVT != ValueVT) {
Duncan Sands92c43912008-06-06 12:08:01 +00001087 if (PartVT.isVector()) {
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001088 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
1089 } else {
Duncan Sands92c43912008-06-06 12:08:01 +00001090 assert(ValueVT.getVectorElementType() == PartVT &&
1091 ValueVT.getVectorNumElements() == 1 &&
Duncan Sands94f9e9a2008-02-12 20:46:31 +00001092 "Only trivial vector-to-scalar conversions should get here!");
1093 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
1094 DAG.getConstant(0, PtrVT));
1095 }
1096 }
1097
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098 Parts[0] = Val;
1099 return;
1100 }
1101
1102 // Handle a multi-element vector.
Duncan Sands92c43912008-06-06 12:08:01 +00001103 MVT IntermediateVT, RegisterVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 unsigned NumIntermediates;
1105 unsigned NumRegs =
1106 DAG.getTargetLoweringInfo()
1107 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
1108 RegisterVT);
Duncan Sands92c43912008-06-06 12:08:01 +00001109 unsigned NumElements = ValueVT.getVectorNumElements();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110
1111 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
Evan Cheng11193be2008-05-14 20:29:30 +00001112 NumParts = NumRegs; // Silence a compiler warning.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
1114
1115 // Split the vector into intermediate operands.
Dan Gohman8181bd12008-07-27 21:46:04 +00001116 SmallVector<SDValue, 8> Ops(NumIntermediates);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001117 for (unsigned i = 0; i != NumIntermediates; ++i)
Duncan Sands92c43912008-06-06 12:08:01 +00001118 if (IntermediateVT.isVector())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
1120 IntermediateVT, Val,
1121 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohmanf7b05132007-08-10 14:59:38 +00001122 PtrVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001123 else
1124 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
1125 IntermediateVT, Val,
Dan Gohmanf7b05132007-08-10 14:59:38 +00001126 DAG.getConstant(i, PtrVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001127
1128 // Split the intermediate operands into legal parts.
1129 if (NumParts == NumIntermediates) {
1130 // If the register was not expanded, promote or copy the value,
1131 // as appropriate.
1132 for (unsigned i = 0; i != NumParts; ++i)
1133 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
1134 } else if (NumParts > 0) {
1135 // If the intermediate type was expanded, split each the value into
1136 // legal parts.
1137 assert(NumParts % NumIntermediates == 0 &&
1138 "Must expand into a divisible number of parts!");
1139 unsigned Factor = NumParts / NumIntermediates;
1140 for (unsigned i = 0; i != NumIntermediates; ++i)
1141 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
1142 }
1143}
1144
1145
Dan Gohman8181bd12008-07-27 21:46:04 +00001146SDValue SelectionDAGLowering::getValue(const Value *V) {
1147 SDValue &N = NodeMap[V];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 if (N.Val) return N;
1149
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Duncan Sands92c43912008-06-06 12:08:01 +00001151 MVT VT = TLI.getValueType(V->getType(), true);
Chris Lattner622811e2008-04-28 06:44:42 +00001152
1153 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
1154 return N = DAG.getConstant(CI->getValue(), VT);
1155
1156 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157 return N = DAG.getGlobalAddress(GV, VT);
Chris Lattner622811e2008-04-28 06:44:42 +00001158
1159 if (isa<ConstantPointerNull>(C))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160 return N = DAG.getConstant(0, TLI.getPointerTy());
Chris Lattner622811e2008-04-28 06:44:42 +00001161
1162 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1163 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
1164
Dan Gohman012bf582008-06-07 02:02:36 +00001165 if (isa<UndefValue>(C) && !isa<VectorType>(V->getType()) &&
1166 !V->getType()->isAggregateType())
Chris Lattner02d73b32008-04-28 07:16:35 +00001167 return N = DAG.getNode(ISD::UNDEF, VT);
Chris Lattner622811e2008-04-28 06:44:42 +00001168
1169 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1170 visit(CE->getOpcode(), *CE);
Dan Gohman8181bd12008-07-27 21:46:04 +00001171 SDValue N1 = NodeMap[V];
Chris Lattner622811e2008-04-28 06:44:42 +00001172 assert(N1.Val && "visit didn't populate the ValueMap!");
1173 return N1;
1174 }
1175
Dan Gohman012bf582008-06-07 02:02:36 +00001176 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001177 SmallVector<SDValue, 4> Constants;
Dan Gohman012bf582008-06-07 02:02:36 +00001178 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1179 OI != OE; ++OI) {
1180 SDNode *Val = getValue(*OI).Val;
Duncan Sands698842f2008-07-02 17:40:58 +00001181 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
Dan Gohman8181bd12008-07-27 21:46:04 +00001182 Constants.push_back(SDValue(Val, i));
Dan Gohman012bf582008-06-07 02:02:36 +00001183 }
Duncan Sands698842f2008-07-02 17:40:58 +00001184 return DAG.getMergeValues(&Constants[0], Constants.size());
Dan Gohman012bf582008-06-07 02:02:36 +00001185 }
1186
1187 if (const ArrayType *ATy = dyn_cast<ArrayType>(C->getType())) {
1188 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1189 "Unknown array constant!");
1190 unsigned NumElts = ATy->getNumElements();
Dan Gohman9115c7e2008-06-09 15:21:47 +00001191 if (NumElts == 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00001192 return SDValue(); // empty array
Dan Gohman012bf582008-06-07 02:02:36 +00001193 MVT EltVT = TLI.getValueType(ATy->getElementType());
Dan Gohman8181bd12008-07-27 21:46:04 +00001194 SmallVector<SDValue, 4> Constants(NumElts);
Dan Gohman012bf582008-06-07 02:02:36 +00001195 for (unsigned i = 0, e = NumElts; i != e; ++i) {
1196 if (isa<UndefValue>(C))
1197 Constants[i] = DAG.getNode(ISD::UNDEF, EltVT);
1198 else if (EltVT.isFloatingPoint())
1199 Constants[i] = DAG.getConstantFP(0, EltVT);
1200 else
1201 Constants[i] = DAG.getConstant(0, EltVT);
1202 }
Duncan Sands698842f2008-07-02 17:40:58 +00001203 return DAG.getMergeValues(&Constants[0], Constants.size());
Dan Gohman012bf582008-06-07 02:02:36 +00001204 }
1205
1206 if (const StructType *STy = dyn_cast<StructType>(C->getType())) {
1207 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1208 "Unknown struct constant!");
1209 unsigned NumElts = STy->getNumElements();
Dan Gohman9115c7e2008-06-09 15:21:47 +00001210 if (NumElts == 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00001211 return SDValue(); // empty struct
1212 SmallVector<SDValue, 4> Constants(NumElts);
Dan Gohman012bf582008-06-07 02:02:36 +00001213 for (unsigned i = 0, e = NumElts; i != e; ++i) {
1214 MVT EltVT = TLI.getValueType(STy->getElementType(i));
Dan Gohman012bf582008-06-07 02:02:36 +00001215 if (isa<UndefValue>(C))
1216 Constants[i] = DAG.getNode(ISD::UNDEF, EltVT);
1217 else if (EltVT.isFloatingPoint())
1218 Constants[i] = DAG.getConstantFP(0, EltVT);
1219 else
1220 Constants[i] = DAG.getConstant(0, EltVT);
1221 }
Duncan Sands698842f2008-07-02 17:40:58 +00001222 return DAG.getMergeValues(&Constants[0], Constants.size());
Dan Gohman012bf582008-06-07 02:02:36 +00001223 }
1224
Chris Lattner02d73b32008-04-28 07:16:35 +00001225 const VectorType *VecTy = cast<VectorType>(V->getType());
Chris Lattner622811e2008-04-28 06:44:42 +00001226 unsigned NumElements = VecTy->getNumElements();
Chris Lattner622811e2008-04-28 06:44:42 +00001227
Chris Lattner02d73b32008-04-28 07:16:35 +00001228 // Now that we know the number and type of the elements, get that number of
1229 // elements into the Ops array based on what kind of constant it is.
Dan Gohman8181bd12008-07-27 21:46:04 +00001230 SmallVector<SDValue, 16> Ops;
Chris Lattner622811e2008-04-28 06:44:42 +00001231 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
1232 for (unsigned i = 0; i != NumElements; ++i)
1233 Ops.push_back(getValue(CP->getOperand(i)));
1234 } else {
Chris Lattner02d73b32008-04-28 07:16:35 +00001235 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1236 "Unknown vector constant!");
Duncan Sands92c43912008-06-06 12:08:01 +00001237 MVT EltVT = TLI.getValueType(VecTy->getElementType());
Chris Lattner02d73b32008-04-28 07:16:35 +00001238
Dan Gohman8181bd12008-07-27 21:46:04 +00001239 SDValue Op;
Chris Lattner02d73b32008-04-28 07:16:35 +00001240 if (isa<UndefValue>(C))
1241 Op = DAG.getNode(ISD::UNDEF, EltVT);
Duncan Sands92c43912008-06-06 12:08:01 +00001242 else if (EltVT.isFloatingPoint())
Chris Lattner02d73b32008-04-28 07:16:35 +00001243 Op = DAG.getConstantFP(0, EltVT);
Chris Lattner622811e2008-04-28 06:44:42 +00001244 else
Chris Lattner02d73b32008-04-28 07:16:35 +00001245 Op = DAG.getConstant(0, EltVT);
Chris Lattner622811e2008-04-28 06:44:42 +00001246 Ops.assign(NumElements, Op);
1247 }
1248
1249 // Create a BUILD_VECTOR node.
1250 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 }
1252
Chris Lattner622811e2008-04-28 06:44:42 +00001253 // If this is a static alloca, generate it as the frameindex instead of
1254 // computation.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1256 std::map<const AllocaInst*, int>::iterator SI =
Chris Lattner622811e2008-04-28 06:44:42 +00001257 FuncInfo.StaticAllocaMap.find(AI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258 if (SI != FuncInfo.StaticAllocaMap.end())
1259 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1260 }
1261
1262 unsigned InReg = FuncInfo.ValueMap[V];
1263 assert(InReg && "Value not in map!");
1264
Chris Lattner02d73b32008-04-28 07:16:35 +00001265 RegsForValue RFV(TLI, InReg, V->getType());
Dan Gohman8181bd12008-07-27 21:46:04 +00001266 SDValue Chain = DAG.getEntryNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 return RFV.getCopyFromRegs(DAG, Chain, NULL);
1268}
1269
1270
1271void SelectionDAGLowering::visitRet(ReturnInst &I) {
1272 if (I.getNumOperands() == 0) {
Dan Gohman9fe5bd62008-03-27 19:56:19 +00001273 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getControlRoot()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274 return;
1275 }
Chris Lattner622811e2008-04-28 06:44:42 +00001276
Dan Gohman8181bd12008-07-27 21:46:04 +00001277 SmallVector<SDValue, 8> NewValues;
Dan Gohman9fe5bd62008-03-27 19:56:19 +00001278 NewValues.push_back(getControlRoot());
1279 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001280 SDValue RetOp = getValue(I.getOperand(i));
Duncan Sandse111ce82008-02-11 20:58:28 +00001281
Dan Gohman4f4a3492008-06-20 01:29:26 +00001282 SmallVector<MVT, 4> ValueVTs;
1283 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
1284 for (unsigned j = 0, f = ValueVTs.size(); j != f; ++j) {
1285 MVT VT = ValueVTs[j];
Duncan Sandse111ce82008-02-11 20:58:28 +00001286
Dan Gohman4f4a3492008-06-20 01:29:26 +00001287 // FIXME: C calling convention requires the return type to be promoted to
1288 // at least 32-bit. But this is not necessary for non-C calling conventions.
1289 if (VT.isInteger()) {
1290 MVT MinVT = TLI.getRegisterType(MVT::i32);
1291 if (VT.bitsLT(MinVT))
1292 VT = MinVT;
1293 }
Duncan Sandse111ce82008-02-11 20:58:28 +00001294
Dan Gohman4f4a3492008-06-20 01:29:26 +00001295 unsigned NumParts = TLI.getNumRegisters(VT);
1296 MVT PartVT = TLI.getRegisterType(VT);
Dan Gohman8181bd12008-07-27 21:46:04 +00001297 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohman4f4a3492008-06-20 01:29:26 +00001298 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1299
1300 const Function *F = I.getParent()->getParent();
1301 if (F->paramHasAttr(0, ParamAttr::SExt))
1302 ExtendKind = ISD::SIGN_EXTEND;
1303 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1304 ExtendKind = ISD::ZERO_EXTEND;
Duncan Sandse111ce82008-02-11 20:58:28 +00001305
Dan Gohman8181bd12008-07-27 21:46:04 +00001306 getCopyToParts(DAG, SDValue(RetOp.Val, RetOp.ResNo + j),
Dan Gohman4f4a3492008-06-20 01:29:26 +00001307 &Parts[0], NumParts, PartVT, ExtendKind);
Duncan Sandse111ce82008-02-11 20:58:28 +00001308
Dan Gohman4f4a3492008-06-20 01:29:26 +00001309 for (unsigned i = 0; i < NumParts; ++i) {
1310 NewValues.push_back(Parts[i]);
1311 NewValues.push_back(DAG.getArgFlags(ISD::ArgFlagsTy()));
1312 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 }
1314 }
1315 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1316 &NewValues[0], NewValues.size()));
1317}
1318
1319/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1320/// the current basic block, add it to ValueMap now so that we'll get a
1321/// CopyTo/FromReg.
1322void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1323 // No need to export constants.
1324 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1325
1326 // Already exported?
1327 if (FuncInfo.isExportedInst(V)) return;
1328
1329 unsigned Reg = FuncInfo.InitializeRegForValue(V);
Dan Gohman9fe5bd62008-03-27 19:56:19 +00001330 CopyValueToVirtualRegister(V, Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331}
1332
1333bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1334 const BasicBlock *FromBB) {
1335 // The operands of the setcc have to be in this block. We don't know
1336 // how to export them from some other block.
1337 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1338 // Can export from current BB.
1339 if (VI->getParent() == FromBB)
1340 return true;
1341
1342 // Is already exported, noop.
1343 return FuncInfo.isExportedInst(V);
1344 }
1345
1346 // If this is an argument, we can export it if the BB is the entry block or
1347 // if it is already exported.
1348 if (isa<Argument>(V)) {
1349 if (FromBB == &FromBB->getParent()->getEntryBlock())
1350 return true;
1351
1352 // Otherwise, can only export this if it is already exported.
1353 return FuncInfo.isExportedInst(V);
1354 }
1355
1356 // Otherwise, constants can always be exported.
1357 return true;
1358}
1359
1360static bool InBlock(const Value *V, const BasicBlock *BB) {
1361 if (const Instruction *I = dyn_cast<Instruction>(V))
1362 return I->getParent() == BB;
1363 return true;
1364}
1365
1366/// FindMergedConditions - If Cond is an expression like
1367void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1368 MachineBasicBlock *TBB,
1369 MachineBasicBlock *FBB,
1370 MachineBasicBlock *CurBB,
1371 unsigned Opc) {
1372 // If this node is not part of the or/and tree, emit it as a branch.
1373 Instruction *BOp = dyn_cast<Instruction>(Cond);
1374
1375 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1376 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1377 BOp->getParent() != CurBB->getBasicBlock() ||
1378 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1379 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1380 const BasicBlock *BB = CurBB->getBasicBlock();
1381
1382 // If the leaf of the tree is a comparison, merge the condition into
1383 // the caseblock.
1384 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1385 // The operands of the cmp have to be in this block. We don't know
1386 // how to export them from some other block. If this is the first block
1387 // of the sequence, no exporting is needed.
1388 (CurBB == CurMBB ||
1389 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1390 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
1391 BOp = cast<Instruction>(Cond);
1392 ISD::CondCode Condition;
1393 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1394 switch (IC->getPredicate()) {
1395 default: assert(0 && "Unknown icmp predicate opcode!");
1396 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1397 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1398 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1399 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1400 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1401 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1402 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1403 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1404 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1405 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1406 }
1407 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1408 ISD::CondCode FPC, FOC;
1409 switch (FC->getPredicate()) {
1410 default: assert(0 && "Unknown fcmp predicate opcode!");
1411 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1412 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1413 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1414 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1415 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1416 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1417 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
Chris Lattner98deeca2008-05-01 07:26:11 +00001418 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1419 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1421 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1422 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1423 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1424 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1425 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1426 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1427 }
1428 if (FiniteOnlyFPMath())
1429 Condition = FOC;
1430 else
1431 Condition = FPC;
1432 } else {
1433 Condition = ISD::SETEQ; // silence warning.
1434 assert(0 && "Unknown compare instruction");
1435 }
1436
1437 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
1438 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1439 SwitchCases.push_back(CB);
1440 return;
1441 }
1442
1443 // Create a CaseBlock record representing this branch.
1444 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
1445 NULL, TBB, FBB, CurBB);
1446 SwitchCases.push_back(CB);
1447 return;
1448 }
1449
1450
1451 // Create TmpBB after CurBB.
1452 MachineFunction::iterator BBI = CurBB;
Dan Gohmaned825d12008-07-07 23:02:41 +00001453 MachineFunction &MF = DAG.getMachineFunction();
1454 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1455 CurBB->getParent()->insert(++BBI, TmpBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456
1457 if (Opc == Instruction::Or) {
1458 // Codegen X | Y as:
1459 // jmp_if_X TBB
1460 // jmp TmpBB
1461 // TmpBB:
1462 // jmp_if_Y TBB
1463 // jmp FBB
1464 //
1465
1466 // Emit the LHS condition.
1467 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1468
1469 // Emit the RHS condition into TmpBB.
1470 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1471 } else {
1472 assert(Opc == Instruction::And && "Unknown merge op!");
1473 // Codegen X & Y as:
1474 // jmp_if_X TmpBB
1475 // jmp FBB
1476 // TmpBB:
1477 // jmp_if_Y TBB
1478 // jmp FBB
1479 //
1480 // This requires creation of TmpBB after CurBB.
1481
1482 // Emit the LHS condition.
1483 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1484
1485 // Emit the RHS condition into TmpBB.
1486 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1487 }
1488}
1489
1490/// If the set of cases should be emitted as a series of branches, return true.
1491/// If we should emit this as a bunch of and/or'd together conditions, return
1492/// false.
1493static bool
1494ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1495 if (Cases.size() != 2) return true;
1496
1497 // If this is two comparisons of the same values or'd or and'd together, they
1498 // will get folded into a single comparison, so don't emit two blocks.
1499 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1500 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1501 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1502 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1503 return false;
1504 }
1505
1506 return true;
1507}
1508
1509void SelectionDAGLowering::visitBr(BranchInst &I) {
1510 // Update machine-CFG edges.
1511 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1512
1513 // Figure out which block is immediately after the current one.
1514 MachineBasicBlock *NextBlock = 0;
1515 MachineFunction::iterator BBI = CurMBB;
1516 if (++BBI != CurMBB->getParent()->end())
1517 NextBlock = BBI;
1518
1519 if (I.isUnconditional()) {
Owen Anderson451a1122008-06-07 00:00:23 +00001520 // Update machine-CFG edges.
1521 CurMBB->addSuccessor(Succ0MBB);
1522
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 // If this is not a fall-through branch, emit the branch.
1524 if (Succ0MBB != NextBlock)
Dan Gohman9fe5bd62008-03-27 19:56:19 +00001525 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 DAG.getBasicBlock(Succ0MBB)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527 return;
1528 }
1529
1530 // If this condition is one of the special cases we handle, do special stuff
1531 // now.
1532 Value *CondVal = I.getCondition();
1533 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1534
1535 // If this is a series of conditions that are or'd or and'd together, emit
1536 // this as a sequence of branches instead of setcc's with and/or operations.
1537 // For example, instead of something like:
1538 // cmp A, B
1539 // C = seteq
1540 // cmp D, E
1541 // F = setle
1542 // or C, F
1543 // jnz foo
1544 // Emit:
1545 // cmp A, B
1546 // je foo
1547 // cmp D, E
1548 // jle foo
1549 //
1550 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1551 if (BOp->hasOneUse() &&
1552 (BOp->getOpcode() == Instruction::And ||
1553 BOp->getOpcode() == Instruction::Or)) {
1554 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1555 // If the compares in later blocks need to use values not currently
1556 // exported from this block, export them now. This block should always
1557 // be the first entry.
1558 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1559
1560 // Allow some cases to be rejected.
1561 if (ShouldEmitAsBranches(SwitchCases)) {
1562 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1563 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1564 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1565 }
1566
1567 // Emit the branch for this block.
1568 visitSwitchCase(SwitchCases[0]);
1569 SwitchCases.erase(SwitchCases.begin());
1570 return;
1571 }
1572
1573 // Okay, we decided not to do this, remove any inserted MBB's and clear
1574 // SwitchCases.
1575 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmaned825d12008-07-07 23:02:41 +00001576 CurMBB->getParent()->erase(SwitchCases[i].ThisBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001577
1578 SwitchCases.clear();
1579 }
1580 }
1581
1582 // Create a CaseBlock record representing this branch.
1583 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
1584 NULL, Succ0MBB, Succ1MBB, CurMBB);
1585 // Use visitSwitchCase to actually insert the fast branch sequence for this
1586 // cond branch.
1587 visitSwitchCase(CB);
1588}
1589
1590/// visitSwitchCase - Emits the necessary code to represent a single node in
1591/// the binary search tree resulting from lowering a switch instruction.
1592void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001593 SDValue Cond;
1594 SDValue CondLHS = getValue(CB.CmpLHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001595
1596 // Build the setcc now.
1597 if (CB.CmpMHS == NULL) {
1598 // Fold "(X == true)" to X and "(X == false)" to !X to
1599 // handle common cases produced by branch lowering.
1600 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1601 Cond = CondLHS;
1602 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001603 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001604 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1605 } else
1606 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1607 } else {
1608 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1609
1610 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1611 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1612
Dan Gohman8181bd12008-07-27 21:46:04 +00001613 SDValue CmpOp = getValue(CB.CmpMHS);
Duncan Sands92c43912008-06-06 12:08:01 +00001614 MVT VT = CmpOp.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001615
1616 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1617 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1618 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +00001619 SDValue SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620 Cond = DAG.getSetCC(MVT::i1, SUB,
1621 DAG.getConstant(High-Low, VT), ISD::SETULE);
1622 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623 }
1624
Owen Anderson451a1122008-06-07 00:00:23 +00001625 // Update successor info
1626 CurMBB->addSuccessor(CB.TrueBB);
1627 CurMBB->addSuccessor(CB.FalseBB);
1628
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629 // Set NextBlock to be the MBB immediately after the current one, if any.
1630 // This is used to avoid emitting unnecessary branches to the next block.
1631 MachineBasicBlock *NextBlock = 0;
1632 MachineFunction::iterator BBI = CurMBB;
1633 if (++BBI != CurMBB->getParent()->end())
1634 NextBlock = BBI;
1635
1636 // If the lhs block is the next block, invert the condition so that we can
1637 // fall through to the lhs instead of the rhs block.
1638 if (CB.TrueBB == NextBlock) {
1639 std::swap(CB.TrueBB, CB.FalseBB);
Dan Gohman8181bd12008-07-27 21:46:04 +00001640 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1642 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001643 SDValue BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(), Cond,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644 DAG.getBasicBlock(CB.TrueBB));
1645 if (CB.FalseBB == NextBlock)
1646 DAG.setRoot(BrCond);
1647 else
1648 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
1649 DAG.getBasicBlock(CB.FalseBB)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001650}
1651
1652/// visitJumpTable - Emit JumpTable node in the current MBB
1653void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
1654 // Emit the code for the jump table
1655 assert(JT.Reg != -1U && "Should lower JT Header first!");
Duncan Sands92c43912008-06-06 12:08:01 +00001656 MVT PTy = TLI.getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00001657 SDValue Index = DAG.getCopyFromReg(getControlRoot(), JT.Reg, PTy);
1658 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1660 Table, Index));
1661 return;
1662}
1663
1664/// visitJumpTableHeader - This function emits necessary code to produce index
1665/// in the JumpTable from switch case.
1666void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1667 SelectionDAGISel::JumpTableHeader &JTH) {
1668 // Subtract the lowest switch case value from the value being switched on
1669 // and conditional branch to default mbb if the result is greater than the
1670 // difference between smallest and largest cases.
Dan Gohman8181bd12008-07-27 21:46:04 +00001671 SDValue SwitchOp = getValue(JTH.SValue);
Duncan Sands92c43912008-06-06 12:08:01 +00001672 MVT VT = SwitchOp.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001673 SDValue SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001674 DAG.getConstant(JTH.First, VT));
1675
1676 // The SDNode we just created, which holds the value being switched on
1677 // minus the the smallest case value, needs to be copied to a virtual
1678 // register so it can be used as an index into the jump table in a
1679 // subsequent basic block. This value may be smaller or larger than the
1680 // target's pointer type, and therefore require extension or truncating.
Duncan Sandsec142ee2008-06-08 20:54:56 +00001681 if (VT.bitsGT(TLI.getPointerTy()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001682 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1683 else
1684 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1685
1686 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman8181bd12008-07-27 21:46:04 +00001687 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), JumpTableReg, SwitchOp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 JT.Reg = JumpTableReg;
1689
1690 // Emit the range check for the jump table, and branch to the default
1691 // block for the switch statement if the value being switched on exceeds
1692 // the largest case in the switch.
Dan Gohman8181bd12008-07-27 21:46:04 +00001693 SDValue CMP = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694 DAG.getConstant(JTH.Last-JTH.First,VT),
1695 ISD::SETUGT);
1696
1697 // Set NextBlock to be the MBB immediately after the current one, if any.
1698 // This is used to avoid emitting unnecessary branches to the next block.
1699 MachineBasicBlock *NextBlock = 0;
1700 MachineFunction::iterator BBI = CurMBB;
1701 if (++BBI != CurMBB->getParent()->end())
1702 NextBlock = BBI;
1703
Dan Gohman8181bd12008-07-27 21:46:04 +00001704 SDValue BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705 DAG.getBasicBlock(JT.Default));
1706
1707 if (JT.MBB == NextBlock)
1708 DAG.setRoot(BrCond);
1709 else
1710 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
1711 DAG.getBasicBlock(JT.MBB)));
1712
1713 return;
1714}
1715
1716/// visitBitTestHeader - This function emits necessary code to produce value
1717/// suitable for "bit tests"
1718void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1719 // Subtract the minimum value
Dan Gohman8181bd12008-07-27 21:46:04 +00001720 SDValue SwitchOp = getValue(B.SValue);
Duncan Sands92c43912008-06-06 12:08:01 +00001721 MVT VT = SwitchOp.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001722 SDValue SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723 DAG.getConstant(B.First, VT));
1724
1725 // Check range
Dan Gohman8181bd12008-07-27 21:46:04 +00001726 SDValue RangeCmp = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727 DAG.getConstant(B.Range, VT),
1728 ISD::SETUGT);
1729
Dan Gohman8181bd12008-07-27 21:46:04 +00001730 SDValue ShiftOp;
Duncan Sandsec142ee2008-06-08 20:54:56 +00001731 if (VT.bitsGT(TLI.getShiftAmountTy()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1733 else
1734 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1735
1736 // Make desired shift
Dan Gohman8181bd12008-07-27 21:46:04 +00001737 SDValue SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001738 DAG.getConstant(1, TLI.getPointerTy()),
1739 ShiftOp);
1740
1741 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman8181bd12008-07-27 21:46:04 +00001742 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), SwitchReg, SwitchVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001743 B.Reg = SwitchReg;
1744
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745 // Set NextBlock to be the MBB immediately after the current one, if any.
1746 // This is used to avoid emitting unnecessary branches to the next block.
1747 MachineBasicBlock *NextBlock = 0;
1748 MachineFunction::iterator BBI = CurMBB;
1749 if (++BBI != CurMBB->getParent()->end())
1750 NextBlock = BBI;
1751
1752 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
Owen Anderson451a1122008-06-07 00:00:23 +00001753
1754 CurMBB->addSuccessor(B.Default);
1755 CurMBB->addSuccessor(MBB);
1756
Dan Gohman8181bd12008-07-27 21:46:04 +00001757 SDValue BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
Owen Anderson451a1122008-06-07 00:00:23 +00001758 DAG.getBasicBlock(B.Default));
1759
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760 if (MBB == NextBlock)
1761 DAG.setRoot(BrRange);
1762 else
1763 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1764 DAG.getBasicBlock(MBB)));
1765
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 return;
1767}
1768
1769/// visitBitTestCase - this function produces one "bit test"
1770void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1771 unsigned Reg,
1772 SelectionDAGISel::BitTestCase &B) {
1773 // Emit bit tests and jumps
Dan Gohman8181bd12008-07-27 21:46:04 +00001774 SDValue SwitchVal = DAG.getCopyFromReg(getControlRoot(), Reg,
Chris Lattner68068cc2008-06-17 06:09:18 +00001775 TLI.getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001776
Dan Gohman8181bd12008-07-27 21:46:04 +00001777 SDValue AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(), SwitchVal,
Chris Lattner68068cc2008-06-17 06:09:18 +00001778 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dan Gohman8181bd12008-07-27 21:46:04 +00001779 SDValue AndCmp = DAG.getSetCC(TLI.getSetCCResultType(AndOp), AndOp,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780 DAG.getConstant(0, TLI.getPointerTy()),
1781 ISD::SETNE);
Owen Anderson451a1122008-06-07 00:00:23 +00001782
1783 CurMBB->addSuccessor(B.TargetBB);
1784 CurMBB->addSuccessor(NextMBB);
1785
Dan Gohman8181bd12008-07-27 21:46:04 +00001786 SDValue BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001787 AndCmp, DAG.getBasicBlock(B.TargetBB));
1788
1789 // Set NextBlock to be the MBB immediately after the current one, if any.
1790 // This is used to avoid emitting unnecessary branches to the next block.
1791 MachineBasicBlock *NextBlock = 0;
1792 MachineFunction::iterator BBI = CurMBB;
1793 if (++BBI != CurMBB->getParent()->end())
1794 NextBlock = BBI;
1795
1796 if (NextMBB == NextBlock)
1797 DAG.setRoot(BrAnd);
1798 else
1799 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1800 DAG.getBasicBlock(NextMBB)));
1801
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001802 return;
1803}
1804
1805void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1806 // Retrieve successors.
1807 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1808 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1809
Duncan Sands1c5526c2007-12-17 18:08:19 +00001810 if (isa<InlineAsm>(I.getCalledValue()))
1811 visitInlineAsm(&I);
1812 else
Duncan Sandse9bc9132007-12-19 09:48:52 +00001813 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001814
1815 // If the value of the invoke is used outside of its defining block, make it
1816 // available as a virtual register.
1817 if (!I.use_empty()) {
1818 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1819 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman9fe5bd62008-03-27 19:56:19 +00001820 CopyValueToVirtualRegister(&I, VMI->second);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001821 }
1822
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001823 // Update successor info
1824 CurMBB->addSuccessor(Return);
1825 CurMBB->addSuccessor(LandingPad);
Owen Anderson451a1122008-06-07 00:00:23 +00001826
1827 // Drop into normal successor.
1828 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
1829 DAG.getBasicBlock(Return)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001830}
1831
1832void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1833}
1834
1835/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1836/// small case ranges).
1837bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
1838 CaseRecVector& WorkList,
1839 Value* SV,
1840 MachineBasicBlock* Default) {
1841 Case& BackCase = *(CR.Range.second-1);
1842
1843 // Size is the number of Cases represented by this range.
1844 unsigned Size = CR.Range.second - CR.Range.first;
1845 if (Size > 3)
1846 return false;
1847
1848 // Get the MachineFunction which holds the current MBB. This is used when
1849 // inserting any additional MBBs necessary to represent the switch.
1850 MachineFunction *CurMF = CurMBB->getParent();
1851
1852 // Figure out which block is immediately after the current one.
1853 MachineBasicBlock *NextBlock = 0;
1854 MachineFunction::iterator BBI = CR.CaseBB;
1855
1856 if (++BBI != CurMBB->getParent()->end())
1857 NextBlock = BBI;
1858
1859 // TODO: If any two of the cases has the same destination, and if one value
1860 // is the same as the other, but has one bit unset that the other has set,
1861 // use bit manipulation to do two compares at once. For example:
1862 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1863
1864 // Rearrange the case blocks so that the last one falls through if possible.
1865 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1866 // The last case block won't fall through into 'NextBlock' if we emit the
1867 // branches in this order. See if rearranging a case value would help.
1868 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1869 if (I->BB == NextBlock) {
1870 std::swap(*I, BackCase);
1871 break;
1872 }
1873 }
1874 }
1875
1876 // Create a CaseBlock record representing a conditional branch to
1877 // the Case's target mbb if the value being switched on SV is equal
1878 // to C.
1879 MachineBasicBlock *CurBlock = CR.CaseBB;
1880 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1881 MachineBasicBlock *FallThrough;
1882 if (I != E-1) {
Dan Gohmaned825d12008-07-07 23:02:41 +00001883 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1884 CurMF->insert(BBI, FallThrough);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001885 } else {
1886 // If the last case doesn't match, go to the default block.
1887 FallThrough = Default;
1888 }
1889
1890 Value *RHS, *LHS, *MHS;
1891 ISD::CondCode CC;
1892 if (I->High == I->Low) {
1893 // This is just small small case range :) containing exactly 1 case
1894 CC = ISD::SETEQ;
1895 LHS = SV; RHS = I->High; MHS = NULL;
1896 } else {
1897 CC = ISD::SETLE;
1898 LHS = I->Low; MHS = SV; RHS = I->High;
1899 }
1900 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1901 I->BB, FallThrough, CurBlock);
1902
1903 // If emitting the first comparison, just call visitSwitchCase to emit the
1904 // code into the current block. Otherwise, push the CaseBlock onto the
1905 // vector to be later processed by SDISel, and insert the node's MBB
1906 // before the next MBB.
1907 if (CurBlock == CurMBB)
1908 visitSwitchCase(CB);
1909 else
1910 SwitchCases.push_back(CB);
1911
1912 CurBlock = FallThrough;
1913 }
1914
1915 return true;
1916}
1917
1918static inline bool areJTsAllowed(const TargetLowering &TLI) {
1919 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1920 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1921}
1922
1923/// handleJTSwitchCase - Emit jumptable for current switch case range
1924bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
1925 CaseRecVector& WorkList,
1926 Value* SV,
1927 MachineBasicBlock* Default) {
1928 Case& FrontCase = *CR.Range.first;
1929 Case& BackCase = *(CR.Range.second-1);
1930
1931 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1932 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1933
1934 uint64_t TSize = 0;
1935 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1936 I!=E; ++I)
1937 TSize += I->size();
1938
1939 if (!areJTsAllowed(TLI) || TSize <= 3)
1940 return false;
1941
1942 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1943 if (Density < 0.4)
1944 return false;
1945
1946 DOUT << "Lowering jump table\n"
1947 << "First entry: " << First << ". Last entry: " << Last << "\n"
1948 << "Size: " << TSize << ". Density: " << Density << "\n\n";
1949
1950 // Get the MachineFunction which holds the current MBB. This is used when
1951 // inserting any additional MBBs necessary to represent the switch.
1952 MachineFunction *CurMF = CurMBB->getParent();
1953
1954 // Figure out which block is immediately after the current one.
1955 MachineBasicBlock *NextBlock = 0;
1956 MachineFunction::iterator BBI = CR.CaseBB;
1957
1958 if (++BBI != CurMBB->getParent()->end())
1959 NextBlock = BBI;
1960
1961 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1962
1963 // Create a new basic block to hold the code for loading the address
1964 // of the jump table, and jumping to it. Update successor information;
1965 // we will either branch to the default case for the switch, or the jump
1966 // table.
Dan Gohmaned825d12008-07-07 23:02:41 +00001967 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1968 CurMF->insert(BBI, JumpTableBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001969 CR.CaseBB->addSuccessor(Default);
1970 CR.CaseBB->addSuccessor(JumpTableBB);
1971
1972 // Build a vector of destination BBs, corresponding to each target
1973 // of the jump table. If the value of the jump table slot corresponds to
1974 // a case statement, push the case's BB onto the vector, otherwise, push
1975 // the default BB.
1976 std::vector<MachineBasicBlock*> DestBBs;
1977 int64_t TEI = First;
1978 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1979 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1980 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1981
1982 if ((Low <= TEI) && (TEI <= High)) {
1983 DestBBs.push_back(I->BB);
1984 if (TEI==High)
1985 ++I;
1986 } else {
1987 DestBBs.push_back(Default);
1988 }
1989 }
1990
1991 // Update successor info. Add one edge to each unique successor.
1992 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1993 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1994 E = DestBBs.end(); I != E; ++I) {
1995 if (!SuccsHandled[(*I)->getNumber()]) {
1996 SuccsHandled[(*I)->getNumber()] = true;
1997 JumpTableBB->addSuccessor(*I);
1998 }
1999 }
2000
2001 // Create a jump table index for this jump table, or return an existing
2002 // one.
2003 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
2004
2005 // Set the jump table information so that we can codegen it as a second
2006 // MachineBasicBlock
2007 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
2008 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
2009 (CR.CaseBB == CurMBB));
2010 if (CR.CaseBB == CurMBB)
2011 visitJumpTableHeader(JT, JTH);
2012
2013 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
2014
2015 return true;
2016}
2017
2018/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2019/// 2 subtrees.
2020bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
2021 CaseRecVector& WorkList,
2022 Value* SV,
2023 MachineBasicBlock* Default) {
2024 // Get the MachineFunction which holds the current MBB. This is used when
2025 // inserting any additional MBBs necessary to represent the switch.
2026 MachineFunction *CurMF = CurMBB->getParent();
2027
2028 // Figure out which block is immediately after the current one.
2029 MachineBasicBlock *NextBlock = 0;
2030 MachineFunction::iterator BBI = CR.CaseBB;
2031
2032 if (++BBI != CurMBB->getParent()->end())
2033 NextBlock = BBI;
2034
2035 Case& FrontCase = *CR.Range.first;
2036 Case& BackCase = *(CR.Range.second-1);
2037 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2038
2039 // Size is the number of Cases represented by this range.
2040 unsigned Size = CR.Range.second - CR.Range.first;
2041
2042 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
2043 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
2044 double FMetric = 0;
2045 CaseItr Pivot = CR.Range.first + Size/2;
2046
2047 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2048 // (heuristically) allow us to emit JumpTable's later.
2049 uint64_t TSize = 0;
2050 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2051 I!=E; ++I)
2052 TSize += I->size();
2053
2054 uint64_t LSize = FrontCase.size();
2055 uint64_t RSize = TSize-LSize;
2056 DOUT << "Selecting best pivot: \n"
2057 << "First: " << First << ", Last: " << Last <<"\n"
2058 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
2059 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2060 J!=E; ++I, ++J) {
2061 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
2062 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
2063 assert((RBegin-LEnd>=1) && "Invalid case distance");
2064 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
2065 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
2066 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
2067 // Should always split in some non-trivial place
2068 DOUT <<"=>Step\n"
2069 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
2070 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
2071 << "Metric: " << Metric << "\n";
2072 if (FMetric < Metric) {
2073 Pivot = J;
2074 FMetric = Metric;
2075 DOUT << "Current metric set to: " << FMetric << "\n";
2076 }
2077
2078 LSize += J->size();
2079 RSize -= J->size();
2080 }
2081 if (areJTsAllowed(TLI)) {
2082 // If our case is dense we *really* should handle it earlier!
2083 assert((FMetric > 0) && "Should handle dense range earlier!");
2084 } else {
2085 Pivot = CR.Range.first + Size/2;
2086 }
2087
2088 CaseRange LHSR(CR.Range.first, Pivot);
2089 CaseRange RHSR(Pivot, CR.Range.second);
2090 Constant *C = Pivot->Low;
2091 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
2092
2093 // We know that we branch to the LHS if the Value being switched on is
2094 // less than the Pivot value, C. We use this to optimize our binary
2095 // tree a bit, by recognizing that if SV is greater than or equal to the
2096 // LHS's Case Value, and that Case Value is exactly one less than the
2097 // Pivot's Value, then we can branch directly to the LHS's Target,
2098 // rather than creating a leaf node for it.
2099 if ((LHSR.second - LHSR.first) == 1 &&
2100 LHSR.first->High == CR.GE &&
2101 cast<ConstantInt>(C)->getSExtValue() ==
2102 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
2103 TrueBB = LHSR.first->BB;
2104 } else {
Dan Gohmaned825d12008-07-07 23:02:41 +00002105 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2106 CurMF->insert(BBI, TrueBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
2108 }
2109
2110 // Similar to the optimization above, if the Value being switched on is
2111 // known to be less than the Constant CR.LT, and the current Case Value
2112 // is CR.LT - 1, then we can branch directly to the target block for
2113 // the current Case Value, rather than emitting a RHS leaf node for it.
2114 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
2115 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
2116 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
2117 FalseBB = RHSR.first->BB;
2118 } else {
Dan Gohmaned825d12008-07-07 23:02:41 +00002119 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2120 CurMF->insert(BBI, FalseBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
2122 }
2123
2124 // Create a CaseBlock record representing a conditional branch to
2125 // the LHS node if the value being switched on SV is less than C.
2126 // Otherwise, branch to LHS.
2127 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
2128 TrueBB, FalseBB, CR.CaseBB);
2129
2130 if (CR.CaseBB == CurMBB)
2131 visitSwitchCase(CB);
2132 else
2133 SwitchCases.push_back(CB);
2134
2135 return true;
2136}
2137
2138/// handleBitTestsSwitchCase - if current case range has few destination and
2139/// range span less, than machine word bitwidth, encode case range into series
2140/// of masks and emit bit tests with these masks.
2141bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
2142 CaseRecVector& WorkList,
2143 Value* SV,
2144 MachineBasicBlock* Default){
Duncan Sands92c43912008-06-06 12:08:01 +00002145 unsigned IntPtrBits = TLI.getPointerTy().getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146
2147 Case& FrontCase = *CR.Range.first;
2148 Case& BackCase = *(CR.Range.second-1);
2149
2150 // Get the MachineFunction which holds the current MBB. This is used when
2151 // inserting any additional MBBs necessary to represent the switch.
2152 MachineFunction *CurMF = CurMBB->getParent();
2153
2154 unsigned numCmps = 0;
2155 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2156 I!=E; ++I) {
2157 // Single case counts one, case range - two.
2158 if (I->Low == I->High)
2159 numCmps +=1;
2160 else
2161 numCmps +=2;
2162 }
2163
2164 // Count unique destinations
2165 SmallSet<MachineBasicBlock*, 4> Dests;
2166 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2167 Dests.insert(I->BB);
2168 if (Dests.size() > 3)
2169 // Don't bother the code below, if there are too much unique destinations
2170 return false;
2171 }
2172 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
2173 << "Total number of comparisons: " << numCmps << "\n";
2174
2175 // Compute span of values.
2176 Constant* minValue = FrontCase.Low;
2177 Constant* maxValue = BackCase.High;
2178 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
2179 cast<ConstantInt>(minValue)->getSExtValue();
2180 DOUT << "Compare range: " << range << "\n"
2181 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
2182 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
2183
2184 if (range>=IntPtrBits ||
2185 (!(Dests.size() == 1 && numCmps >= 3) &&
2186 !(Dests.size() == 2 && numCmps >= 5) &&
2187 !(Dests.size() >= 3 && numCmps >= 6)))
2188 return false;
2189
2190 DOUT << "Emitting bit tests\n";
2191 int64_t lowBound = 0;
2192
2193 // Optimize the case where all the case values fit in a
2194 // word without having to subtract minValue. In this case,
2195 // we can optimize away the subtraction.
2196 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
2197 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
2198 range = cast<ConstantInt>(maxValue)->getSExtValue();
2199 } else {
2200 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
2201 }
2202
2203 CaseBitsVector CasesBits;
2204 unsigned i, count = 0;
2205
2206 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2207 MachineBasicBlock* Dest = I->BB;
2208 for (i = 0; i < count; ++i)
2209 if (Dest == CasesBits[i].BB)
2210 break;
2211
2212 if (i == count) {
2213 assert((count < 3) && "Too much destinations to test!");
2214 CasesBits.push_back(CaseBits(0, Dest, 0));
2215 count++;
2216 }
2217
2218 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
2219 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
2220
2221 for (uint64_t j = lo; j <= hi; j++) {
2222 CasesBits[i].Mask |= 1ULL << j;
2223 CasesBits[i].Bits++;
2224 }
2225
2226 }
2227 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
2228
2229 SelectionDAGISel::BitTestInfo BTC;
2230
2231 // Figure out which block is immediately after the current one.
2232 MachineFunction::iterator BBI = CR.CaseBB;
2233 ++BBI;
2234
2235 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2236
2237 DOUT << "Cases:\n";
2238 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
2239 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
2240 << ", BB: " << CasesBits[i].BB << "\n";
2241
Dan Gohmaned825d12008-07-07 23:02:41 +00002242 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2243 CurMF->insert(BBI, CaseBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002244 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
2245 CaseBB,
2246 CasesBits[i].BB));
2247 }
2248
2249 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
2250 -1U, (CR.CaseBB == CurMBB),
2251 CR.CaseBB, Default, BTC);
2252
2253 if (CR.CaseBB == CurMBB)
2254 visitBitTestHeader(BTB);
2255
2256 BitTestCases.push_back(BTB);
2257
2258 return true;
2259}
2260
2261
Dan Gohman9fe5bd62008-03-27 19:56:19 +00002262/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002263unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2264 const SwitchInst& SI) {
2265 unsigned numCmps = 0;
2266
2267 // Start with "simple" cases
2268 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2269 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2270 Cases.push_back(Case(SI.getSuccessorValue(i),
2271 SI.getSuccessorValue(i),
2272 SMBB));
2273 }
Chris Lattner5624ae42007-11-27 06:14:32 +00002274 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002275
2276 // Merge case into clusters
2277 if (Cases.size()>=2)
2278 // Must recompute end() each iteration because it may be
2279 // invalidated by erase if we hold on to it
Chris Lattnerdfb947d2007-11-24 07:07:01 +00002280 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002281 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2282 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2283 MachineBasicBlock* nextBB = J->BB;
2284 MachineBasicBlock* currentBB = I->BB;
2285
2286 // If the two neighboring cases go to the same destination, merge them
2287 // into a single case.
2288 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2289 I->High = J->High;
2290 J = Cases.erase(J);
2291 } else {
2292 I = J++;
2293 }
2294 }
2295
2296 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2297 if (I->Low != I->High)
2298 // A range counts double, since it requires two compares.
2299 ++numCmps;
2300 }
2301
2302 return numCmps;
2303}
2304
2305void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
2306 // Figure out which block is immediately after the current one.
2307 MachineBasicBlock *NextBlock = 0;
2308 MachineFunction::iterator BBI = CurMBB;
2309
2310 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2311
2312 // If there is only the default destination, branch to it if it is not the
2313 // next basic block. Otherwise, just fall through.
2314 if (SI.getNumOperands() == 2) {
2315 // Update machine-CFG edges.
2316
2317 // If this is not a fall-through branch, emit the branch.
Owen Anderson451a1122008-06-07 00:00:23 +00002318 CurMBB->addSuccessor(Default);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002319 if (Default != NextBlock)
Dan Gohman9fe5bd62008-03-27 19:56:19 +00002320 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002321 DAG.getBasicBlock(Default)));
Owen Anderson451a1122008-06-07 00:00:23 +00002322
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002323 return;
2324 }
2325
2326 // If there are any non-default case statements, create a vector of Cases
2327 // representing each one, and sort the vector so that we can efficiently
2328 // create a binary search tree from them.
2329 CaseVector Cases;
2330 unsigned numCmps = Clusterify(Cases, SI);
2331 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2332 << ". Total compares: " << numCmps << "\n";
2333
2334 // Get the Value to be switched on and default basic blocks, which will be
2335 // inserted into CaseBlock records, representing basic blocks in the binary
2336 // search tree.
2337 Value *SV = SI.getOperand(0);
2338
2339 // Push the initial CaseRec onto the worklist
2340 CaseRecVector WorkList;
2341 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2342
2343 while (!WorkList.empty()) {
2344 // Grab a record representing a case range to process off the worklist
2345 CaseRec CR = WorkList.back();
2346 WorkList.pop_back();
2347
2348 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2349 continue;
2350
2351 // If the range has few cases (two or less) emit a series of specific
2352 // tests.
2353 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2354 continue;
2355
2356 // If the switch has more than 5 blocks, and at least 40% dense, and the
2357 // target supports indirect branches, then emit a jump table rather than
2358 // lowering the switch to a binary tree of conditional branches.
2359 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2360 continue;
2361
2362 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2363 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2364 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2365 }
2366}
2367
2368
2369void SelectionDAGLowering::visitSub(User &I) {
2370 // -0.0 - X --> fneg
2371 const Type *Ty = I.getType();
2372 if (isa<VectorType>(Ty)) {
2373 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2374 const VectorType *DestTy = cast<VectorType>(I.getType());
2375 const Type *ElTy = DestTy->getElementType();
2376 if (ElTy->isFloatingPoint()) {
2377 unsigned VL = DestTy->getNumElements();
Dale Johannesen2fc20782007-09-14 22:26:36 +00002378 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002379 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2380 if (CV == CNZ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002381 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002382 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2383 return;
2384 }
2385 }
2386 }
2387 }
2388 if (Ty->isFloatingPoint()) {
2389 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen2fc20782007-09-14 22:26:36 +00002390 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002391 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002392 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2393 return;
2394 }
2395 }
2396
2397 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
2398}
2399
2400void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002401 SDValue Op1 = getValue(I.getOperand(0));
2402 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002403
2404 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
2405}
2406
2407void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002408 SDValue Op1 = getValue(I.getOperand(0));
2409 SDValue Op2 = getValue(I.getOperand(1));
Nate Begemanbb1ce942008-07-29 15:49:41 +00002410 if (!isa<VectorType>(I.getType())) {
2411 if (TLI.getShiftAmountTy().bitsLT(Op2.getValueType()))
2412 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2413 else if (TLI.getShiftAmountTy().bitsGT(Op2.getValueType()))
2414 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
2415 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002416
2417 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2418}
2419
2420void SelectionDAGLowering::visitICmp(User &I) {
2421 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2422 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2423 predicate = IC->getPredicate();
2424 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2425 predicate = ICmpInst::Predicate(IC->getPredicate());
Dan Gohman8181bd12008-07-27 21:46:04 +00002426 SDValue Op1 = getValue(I.getOperand(0));
2427 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002428 ISD::CondCode Opcode;
2429 switch (predicate) {
2430 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2431 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2432 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2433 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2434 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2435 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2436 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2437 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2438 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2439 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2440 default:
2441 assert(!"Invalid ICmp predicate value");
2442 Opcode = ISD::SETEQ;
2443 break;
2444 }
2445 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2446}
2447
2448void SelectionDAGLowering::visitFCmp(User &I) {
2449 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2450 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2451 predicate = FC->getPredicate();
2452 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2453 predicate = FCmpInst::Predicate(FC->getPredicate());
Dan Gohman8181bd12008-07-27 21:46:04 +00002454 SDValue Op1 = getValue(I.getOperand(0));
2455 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002456 ISD::CondCode Condition, FOC, FPC;
2457 switch (predicate) {
2458 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2459 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2460 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2461 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2462 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2463 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2464 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
Dan Gohmanfc28db22008-05-01 23:40:44 +00002465 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
2466 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2468 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2469 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2470 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2471 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2472 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2473 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2474 default:
2475 assert(!"Invalid FCmp predicate value");
2476 FOC = FPC = ISD::SETFALSE;
2477 break;
2478 }
2479 if (FiniteOnlyFPMath())
2480 Condition = FOC;
2481 else
2482 Condition = FPC;
2483 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
2484}
2485
Nate Begeman9a1ce152008-05-12 19:40:03 +00002486void SelectionDAGLowering::visitVICmp(User &I) {
2487 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2488 if (VICmpInst *IC = dyn_cast<VICmpInst>(&I))
2489 predicate = IC->getPredicate();
2490 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2491 predicate = ICmpInst::Predicate(IC->getPredicate());
Dan Gohman8181bd12008-07-27 21:46:04 +00002492 SDValue Op1 = getValue(I.getOperand(0));
2493 SDValue Op2 = getValue(I.getOperand(1));
Nate Begeman9a1ce152008-05-12 19:40:03 +00002494 ISD::CondCode Opcode;
2495 switch (predicate) {
2496 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2497 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2498 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2499 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2500 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2501 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2502 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2503 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2504 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2505 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2506 default:
2507 assert(!"Invalid ICmp predicate value");
2508 Opcode = ISD::SETEQ;
2509 break;
2510 }
2511 setValue(&I, DAG.getVSetCC(Op1.getValueType(), Op1, Op2, Opcode));
2512}
2513
2514void SelectionDAGLowering::visitVFCmp(User &I) {
2515 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2516 if (VFCmpInst *FC = dyn_cast<VFCmpInst>(&I))
2517 predicate = FC->getPredicate();
2518 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2519 predicate = FCmpInst::Predicate(FC->getPredicate());
Dan Gohman8181bd12008-07-27 21:46:04 +00002520 SDValue Op1 = getValue(I.getOperand(0));
2521 SDValue Op2 = getValue(I.getOperand(1));
Nate Begeman9a1ce152008-05-12 19:40:03 +00002522 ISD::CondCode Condition, FOC, FPC;
2523 switch (predicate) {
2524 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2525 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2526 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2527 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2528 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2529 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2530 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2531 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
2532 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
2533 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2534 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2535 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2536 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2537 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2538 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2539 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2540 default:
2541 assert(!"Invalid VFCmp predicate value");
2542 FOC = FPC = ISD::SETFALSE;
2543 break;
2544 }
2545 if (FiniteOnlyFPMath())
2546 Condition = FOC;
2547 else
2548 Condition = FPC;
2549
Duncan Sands92c43912008-06-06 12:08:01 +00002550 MVT DestVT = TLI.getValueType(I.getType());
Nate Begeman9a1ce152008-05-12 19:40:03 +00002551
2552 setValue(&I, DAG.getVSetCC(DestVT, Op1, Op2, Condition));
2553}
2554
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002555void SelectionDAGLowering::visitSelect(User &I) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002556 SDValue Cond = getValue(I.getOperand(0));
2557 SDValue TrueVal = getValue(I.getOperand(1));
2558 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002559 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2560 TrueVal, FalseVal));
2561}
2562
2563
2564void SelectionDAGLowering::visitTrunc(User &I) {
2565 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
Dan Gohman8181bd12008-07-27 21:46:04 +00002566 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002567 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002568 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2569}
2570
2571void SelectionDAGLowering::visitZExt(User &I) {
2572 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2573 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
Dan Gohman8181bd12008-07-27 21:46:04 +00002574 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002575 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002576 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2577}
2578
2579void SelectionDAGLowering::visitSExt(User &I) {
2580 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2581 // SExt also can't be a cast to bool for same reason. So, nothing much to do
Dan Gohman8181bd12008-07-27 21:46:04 +00002582 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002583 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002584 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2585}
2586
2587void SelectionDAGLowering::visitFPTrunc(User &I) {
2588 // FPTrunc is never a no-op cast, no need to check
Dan Gohman8181bd12008-07-27 21:46:04 +00002589 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002590 MVT DestVT = TLI.getValueType(I.getType());
Chris Lattner5872a362008-01-17 07:00:52 +00002591 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002592}
2593
2594void SelectionDAGLowering::visitFPExt(User &I){
2595 // FPTrunc is never a no-op cast, no need to check
Dan Gohman8181bd12008-07-27 21:46:04 +00002596 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002597 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002598 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2599}
2600
2601void SelectionDAGLowering::visitFPToUI(User &I) {
2602 // FPToUI is never a no-op cast, no need to check
Dan Gohman8181bd12008-07-27 21:46:04 +00002603 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002604 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002605 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2606}
2607
2608void SelectionDAGLowering::visitFPToSI(User &I) {
2609 // FPToSI is never a no-op cast, no need to check
Dan Gohman8181bd12008-07-27 21:46:04 +00002610 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002611 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2613}
2614
2615void SelectionDAGLowering::visitUIToFP(User &I) {
2616 // UIToFP is never a no-op cast, no need to check
Dan Gohman8181bd12008-07-27 21:46:04 +00002617 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002618 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002619 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2620}
2621
2622void SelectionDAGLowering::visitSIToFP(User &I){
2623 // UIToFP is never a no-op cast, no need to check
Dan Gohman8181bd12008-07-27 21:46:04 +00002624 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002625 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002626 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2627}
2628
2629void SelectionDAGLowering::visitPtrToInt(User &I) {
2630 // What to do depends on the size of the integer and the size of the pointer.
2631 // We can either truncate, zero extend, or no-op, accordingly.
Dan Gohman8181bd12008-07-27 21:46:04 +00002632 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002633 MVT SrcVT = N.getValueType();
2634 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohman8181bd12008-07-27 21:46:04 +00002635 SDValue Result;
Duncan Sandsec142ee2008-06-08 20:54:56 +00002636 if (DestVT.bitsLT(SrcVT))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002637 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2638 else
2639 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2640 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2641 setValue(&I, Result);
2642}
2643
2644void SelectionDAGLowering::visitIntToPtr(User &I) {
2645 // What to do depends on the size of the integer and the size of the pointer.
2646 // We can either truncate, zero extend, or no-op, accordingly.
Dan Gohman8181bd12008-07-27 21:46:04 +00002647 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002648 MVT SrcVT = N.getValueType();
2649 MVT DestVT = TLI.getValueType(I.getType());
Duncan Sandsec142ee2008-06-08 20:54:56 +00002650 if (DestVT.bitsLT(SrcVT))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002651 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2652 else
2653 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2654 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2655}
2656
2657void SelectionDAGLowering::visitBitCast(User &I) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002658 SDValue N = getValue(I.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00002659 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002660
2661 // BitCast assures us that source and destination are the same size so this
2662 // is either a BIT_CONVERT or a no-op.
2663 if (DestVT != N.getValueType())
2664 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2665 else
2666 setValue(&I, N); // noop cast.
2667}
2668
2669void SelectionDAGLowering::visitInsertElement(User &I) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002670 SDValue InVec = getValue(I.getOperand(0));
2671 SDValue InVal = getValue(I.getOperand(1));
2672 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002673 getValue(I.getOperand(2)));
2674
2675 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2676 TLI.getValueType(I.getType()),
2677 InVec, InVal, InIdx));
2678}
2679
2680void SelectionDAGLowering::visitExtractElement(User &I) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002681 SDValue InVec = getValue(I.getOperand(0));
2682 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002683 getValue(I.getOperand(1)));
2684 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
2685 TLI.getValueType(I.getType()), InVec, InIdx));
2686}
2687
2688void SelectionDAGLowering::visitShuffleVector(User &I) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002689 SDValue V1 = getValue(I.getOperand(0));
2690 SDValue V2 = getValue(I.getOperand(1));
2691 SDValue Mask = getValue(I.getOperand(2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002692
2693 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2694 TLI.getValueType(I.getType()),
2695 V1, V2, Mask));
2696}
2697
Dan Gohman012bf582008-06-07 02:02:36 +00002698void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2699 const Value *Op0 = I.getOperand(0);
2700 const Value *Op1 = I.getOperand(1);
2701 const Type *AggTy = I.getType();
2702 const Type *ValTy = Op1->getType();
2703 bool IntoUndef = isa<UndefValue>(Op0);
2704 bool FromUndef = isa<UndefValue>(Op1);
2705
2706 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2707 I.idx_begin(), I.idx_end());
2708
2709 SmallVector<MVT, 4> AggValueVTs;
2710 ComputeValueVTs(TLI, AggTy, AggValueVTs);
2711 SmallVector<MVT, 4> ValValueVTs;
2712 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2713
2714 unsigned NumAggValues = AggValueVTs.size();
2715 unsigned NumValValues = ValValueVTs.size();
Dan Gohman8181bd12008-07-27 21:46:04 +00002716 SmallVector<SDValue, 4> Values(NumAggValues);
Dan Gohman012bf582008-06-07 02:02:36 +00002717
Dan Gohman8181bd12008-07-27 21:46:04 +00002718 SDValue Agg = getValue(Op0);
2719 SDValue Val = getValue(Op1);
Dan Gohman012bf582008-06-07 02:02:36 +00002720 unsigned i = 0;
2721 // Copy the beginning value(s) from the original aggregate.
2722 for (; i != LinearIndex; ++i)
2723 Values[i] = IntoUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman8181bd12008-07-27 21:46:04 +00002724 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman012bf582008-06-07 02:02:36 +00002725 // Copy values from the inserted value(s).
2726 for (; i != LinearIndex + NumValValues; ++i)
2727 Values[i] = FromUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman8181bd12008-07-27 21:46:04 +00002728 SDValue(Val.Val, Val.ResNo + i - LinearIndex);
Dan Gohman012bf582008-06-07 02:02:36 +00002729 // Copy remaining value(s) from the original aggregate.
2730 for (; i != NumAggValues; ++i)
2731 Values[i] = IntoUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman8181bd12008-07-27 21:46:04 +00002732 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman012bf582008-06-07 02:02:36 +00002733
Duncan Sandsf19591c2008-06-30 10:19:09 +00002734 setValue(&I, DAG.getMergeValues(DAG.getVTList(&AggValueVTs[0], NumAggValues),
2735 &Values[0], NumAggValues));
Dan Gohman8055f772008-05-15 19:50:34 +00002736}
2737
Dan Gohman012bf582008-06-07 02:02:36 +00002738void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2739 const Value *Op0 = I.getOperand(0);
2740 const Type *AggTy = Op0->getType();
2741 const Type *ValTy = I.getType();
2742 bool OutOfUndef = isa<UndefValue>(Op0);
2743
2744 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2745 I.idx_begin(), I.idx_end());
2746
2747 SmallVector<MVT, 4> ValValueVTs;
2748 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2749
2750 unsigned NumValValues = ValValueVTs.size();
Dan Gohman8181bd12008-07-27 21:46:04 +00002751 SmallVector<SDValue, 4> Values(NumValValues);
Dan Gohman012bf582008-06-07 02:02:36 +00002752
Dan Gohman8181bd12008-07-27 21:46:04 +00002753 SDValue Agg = getValue(Op0);
Dan Gohman012bf582008-06-07 02:02:36 +00002754 // Copy out the selected value(s).
2755 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2756 Values[i - LinearIndex] =
Dan Gohman4ec23c42008-06-20 00:54:19 +00002757 OutOfUndef ? DAG.getNode(ISD::UNDEF, Agg.Val->getValueType(Agg.ResNo + i)) :
Dan Gohman8181bd12008-07-27 21:46:04 +00002758 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman012bf582008-06-07 02:02:36 +00002759
Duncan Sandsf19591c2008-06-30 10:19:09 +00002760 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValValueVTs[0], NumValValues),
2761 &Values[0], NumValValues));
Dan Gohman8055f772008-05-15 19:50:34 +00002762}
2763
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002764
2765void SelectionDAGLowering::visitGetElementPtr(User &I) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002766 SDValue N = getValue(I.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002767 const Type *Ty = I.getOperand(0)->getType();
2768
2769 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2770 OI != E; ++OI) {
2771 Value *Idx = *OI;
2772 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2773 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2774 if (Field) {
2775 // N = N + Offset
2776 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
2777 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner5872a362008-01-17 07:00:52 +00002778 DAG.getIntPtrConstant(Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002779 }
2780 Ty = StTy->getElementType(Field);
2781 } else {
2782 Ty = cast<SequentialType>(Ty)->getElementType();
2783
2784 // If this is a constant subscript, handle it quickly.
2785 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2786 if (CI->getZExtValue() == 0) continue;
2787 uint64_t Offs =
Dale Johannesen5ec2e732007-10-01 23:08:35 +00002788 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner5872a362008-01-17 07:00:52 +00002789 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2790 DAG.getIntPtrConstant(Offs));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002791 continue;
2792 }
2793
2794 // N = N + Idx * ElementSize;
Dale Johannesen5ec2e732007-10-01 23:08:35 +00002795 uint64_t ElementSize = TD->getABITypeSize(Ty);
Dan Gohman8181bd12008-07-27 21:46:04 +00002796 SDValue IdxN = getValue(Idx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002797
2798 // If the index is smaller or larger than intptr_t, truncate or extend
2799 // it.
Duncan Sandsec142ee2008-06-08 20:54:56 +00002800 if (IdxN.getValueType().bitsLT(N.getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002801 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Duncan Sandsec142ee2008-06-08 20:54:56 +00002802 } else if (IdxN.getValueType().bitsGT(N.getValueType()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002803 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2804
2805 // If this is a multiply by a power of two, turn it into a shl
2806 // immediately. This is a very common case.
2807 if (isPowerOf2_64(ElementSize)) {
2808 unsigned Amt = Log2_64(ElementSize);
2809 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
2810 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
2811 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2812 continue;
2813 }
2814
Dan Gohman8181bd12008-07-27 21:46:04 +00002815 SDValue Scale = DAG.getIntPtrConstant(ElementSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002816 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2817 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2818 }
2819 }
2820 setValue(&I, N);
2821}
2822
2823void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2824 // If this is a fixed sized alloca in the entry block of the function,
2825 // allocate it statically on the stack.
2826 if (FuncInfo.StaticAllocaMap.count(&I))
2827 return; // getValue will auto-populate this.
2828
2829 const Type *Ty = I.getAllocatedType();
Duncan Sandsf99fdc62007-11-01 20:53:16 +00002830 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002831 unsigned Align =
2832 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2833 I.getAlignment());
2834
Dan Gohman8181bd12008-07-27 21:46:04 +00002835 SDValue AllocSize = getValue(I.getArraySize());
Duncan Sands92c43912008-06-06 12:08:01 +00002836 MVT IntPtr = TLI.getPointerTy();
Duncan Sandsec142ee2008-06-08 20:54:56 +00002837 if (IntPtr.bitsLT(AllocSize.getValueType()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002838 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
Duncan Sandsec142ee2008-06-08 20:54:56 +00002839 else if (IntPtr.bitsGT(AllocSize.getValueType()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002840 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
2841
2842 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner5872a362008-01-17 07:00:52 +00002843 DAG.getIntPtrConstant(TySize));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002844
Evan Chenga31dc752007-08-16 23:46:29 +00002845 // Handle alignment. If the requested alignment is less than or equal to
2846 // the stack alignment, ignore it. If the size is greater than or equal to
2847 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002848 unsigned StackAlign =
2849 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Chenga31dc752007-08-16 23:46:29 +00002850 if (Align <= StackAlign)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851 Align = 0;
Evan Chenga31dc752007-08-16 23:46:29 +00002852
2853 // Round the size of the allocation up to the stack alignment size
2854 // by add SA-1 to the size.
2855 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner5872a362008-01-17 07:00:52 +00002856 DAG.getIntPtrConstant(StackAlign-1));
Evan Chenga31dc752007-08-16 23:46:29 +00002857 // Mask out the low bits for alignment purposes.
2858 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner5872a362008-01-17 07:00:52 +00002859 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860
Dan Gohman8181bd12008-07-27 21:46:04 +00002861 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Duncan Sands92c43912008-06-06 12:08:01 +00002862 const MVT *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002863 MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00002864 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002865 setValue(&I, DSA);
2866 DAG.setRoot(DSA.getValue(1));
2867
2868 // Inform the Frame Information that we have just allocated a variable-sized
2869 // object.
2870 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2871}
2872
2873void SelectionDAGLowering::visitLoad(LoadInst &I) {
Dan Gohman9115c7e2008-06-09 15:21:47 +00002874 const Value *SV = I.getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00002875 SDValue Ptr = getValue(SV);
Dan Gohman9115c7e2008-06-09 15:21:47 +00002876
2877 const Type *Ty = I.getType();
2878 bool isVolatile = I.isVolatile();
2879 unsigned Alignment = I.getAlignment();
2880
2881 SmallVector<MVT, 4> ValueVTs;
2882 SmallVector<uint64_t, 4> Offsets;
2883 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2884 unsigned NumValues = ValueVTs.size();
2885 if (NumValues == 0)
2886 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002887
Dan Gohman8181bd12008-07-27 21:46:04 +00002888 SDValue Root;
Dan Gohmane45821b2008-07-25 00:04:14 +00002889 bool ConstantMemory = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890 if (I.isVolatile())
Dan Gohmane45821b2008-07-25 00:04:14 +00002891 // Serialize volatile loads with other side effects.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002892 Root = getRoot();
Dan Gohmane45821b2008-07-25 00:04:14 +00002893 else if (AA.pointsToConstantMemory(SV)) {
2894 // Do not serialize (non-volatile) loads of constant memory with anything.
2895 Root = DAG.getEntryNode();
2896 ConstantMemory = true;
2897 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002898 // Do not serialize non-volatile loads against each other.
2899 Root = DAG.getRoot();
2900 }
2901
Dan Gohman8181bd12008-07-27 21:46:04 +00002902 SmallVector<SDValue, 4> Values(NumValues);
2903 SmallVector<SDValue, 4> Chains(NumValues);
Dan Gohman012bf582008-06-07 02:02:36 +00002904 MVT PtrVT = Ptr.getValueType();
2905 for (unsigned i = 0; i != NumValues; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002906 SDValue L = DAG.getLoad(ValueVTs[i], Root,
Dan Gohman012bf582008-06-07 02:02:36 +00002907 DAG.getNode(ISD::ADD, PtrVT, Ptr,
2908 DAG.getConstant(Offsets[i], PtrVT)),
2909 SV, Offsets[i],
2910 isVolatile, Alignment);
2911 Values[i] = L;
2912 Chains[i] = L.getValue(1);
2913 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002914
Dan Gohmane45821b2008-07-25 00:04:14 +00002915 if (!ConstantMemory) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002916 SDValue Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Dan Gohmane45821b2008-07-25 00:04:14 +00002917 &Chains[0], NumValues);
2918 if (isVolatile)
2919 DAG.setRoot(Chain);
2920 else
2921 PendingLoads.push_back(Chain);
2922 }
Dan Gohman012bf582008-06-07 02:02:36 +00002923
Duncan Sandsf19591c2008-06-30 10:19:09 +00002924 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], NumValues),
2925 &Values[0], NumValues));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926}
2927
2928
2929void SelectionDAGLowering::visitStore(StoreInst &I) {
2930 Value *SrcV = I.getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00002931 SDValue Src = getValue(SrcV);
Dan Gohman012bf582008-06-07 02:02:36 +00002932 Value *PtrV = I.getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00002933 SDValue Ptr = getValue(PtrV);
Dan Gohman012bf582008-06-07 02:02:36 +00002934
2935 SmallVector<MVT, 4> ValueVTs;
2936 SmallVector<uint64_t, 4> Offsets;
2937 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2938 unsigned NumValues = ValueVTs.size();
Dan Gohman9115c7e2008-06-09 15:21:47 +00002939 if (NumValues == 0)
2940 return;
Dan Gohman012bf582008-06-07 02:02:36 +00002941
Dan Gohman8181bd12008-07-27 21:46:04 +00002942 SDValue Root = getRoot();
2943 SmallVector<SDValue, 4> Chains(NumValues);
Dan Gohman012bf582008-06-07 02:02:36 +00002944 MVT PtrVT = Ptr.getValueType();
2945 bool isVolatile = I.isVolatile();
2946 unsigned Alignment = I.getAlignment();
2947 for (unsigned i = 0; i != NumValues; ++i)
Dan Gohman8181bd12008-07-27 21:46:04 +00002948 Chains[i] = DAG.getStore(Root, SDValue(Src.Val, Src.ResNo + i),
Dan Gohman012bf582008-06-07 02:02:36 +00002949 DAG.getNode(ISD::ADD, PtrVT, Ptr,
2950 DAG.getConstant(Offsets[i], PtrVT)),
2951 PtrV, Offsets[i],
2952 isVolatile, Alignment);
2953
2954 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumValues));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002955}
2956
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002957/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2958/// node.
2959void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2960 unsigned Intrinsic) {
Duncan Sands79d28872007-12-03 20:06:50 +00002961 bool HasChain = !I.doesNotAccessMemory();
2962 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2963
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002964 // Build the operand list.
Dan Gohman8181bd12008-07-27 21:46:04 +00002965 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002966 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2967 if (OnlyLoad) {
2968 // We don't need to serialize loads against other loads.
2969 Ops.push_back(DAG.getRoot());
2970 } else {
2971 Ops.push_back(getRoot());
2972 }
2973 }
2974
2975 // Add the intrinsic ID as an integer operand.
2976 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2977
2978 // Add all operands of the call to the operand list.
2979 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002980 SDValue Op = getValue(I.getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981 assert(TLI.isTypeLegal(Op.getValueType()) &&
2982 "Intrinsic uses a non-legal type?");
2983 Ops.push_back(Op);
2984 }
2985
Duncan Sands92c43912008-06-06 12:08:01 +00002986 std::vector<MVT> VTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987 if (I.getType() != Type::VoidTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00002988 MVT VT = TLI.getValueType(I.getType());
2989 if (VT.isVector()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990 const VectorType *DestTy = cast<VectorType>(I.getType());
Duncan Sands92c43912008-06-06 12:08:01 +00002991 MVT EltVT = TLI.getValueType(DestTy->getElementType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002992
Duncan Sands92c43912008-06-06 12:08:01 +00002993 VT = MVT::getVectorVT(EltVT, DestTy->getNumElements());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002994 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2995 }
2996
2997 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2998 VTs.push_back(VT);
2999 }
3000 if (HasChain)
3001 VTs.push_back(MVT::Other);
3002
Duncan Sands92c43912008-06-06 12:08:01 +00003003 const MVT *VTList = DAG.getNodeValueTypes(VTs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003004
3005 // Create the node.
Dan Gohman8181bd12008-07-27 21:46:04 +00003006 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003007 if (!HasChain)
3008 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
3009 &Ops[0], Ops.size());
3010 else if (I.getType() != Type::VoidTy)
3011 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
3012 &Ops[0], Ops.size());
3013 else
3014 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
3015 &Ops[0], Ops.size());
3016
3017 if (HasChain) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003018 SDValue Chain = Result.getValue(Result.Val->getNumValues()-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019 if (OnlyLoad)
3020 PendingLoads.push_back(Chain);
3021 else
3022 DAG.setRoot(Chain);
3023 }
3024 if (I.getType() != Type::VoidTy) {
3025 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Duncan Sands92c43912008-06-06 12:08:01 +00003026 MVT VT = TLI.getValueType(PTy);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003027 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
3028 }
3029 setValue(&I, Result);
3030 }
3031}
3032
3033/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
3034static GlobalVariable *ExtractTypeInfo (Value *V) {
Anton Korobeynikov48fc88f2008-05-07 22:54:15 +00003035 V = V->stripPointerCasts();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003036 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Anton Korobeynikov53422f62008-02-20 11:10:28 +00003037 assert ((GV || isa<ConstantPointerNull>(V)) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003038 "TypeInfo must be a global variable or NULL");
3039 return GV;
3040}
3041
3042/// addCatchInfo - Extract the personality and type infos from an eh.selector
3043/// call, and add them to the specified machine basic block.
3044static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
3045 MachineBasicBlock *MBB) {
3046 // Inform the MachineModuleInfo of the personality for this landing pad.
3047 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
3048 assert(CE->getOpcode() == Instruction::BitCast &&
3049 isa<Function>(CE->getOperand(0)) &&
3050 "Personality should be a function");
3051 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
3052
3053 // Gather all the type infos for this landing pad and pass them along to
3054 // MachineModuleInfo.
3055 std::vector<GlobalVariable *> TyInfo;
3056 unsigned N = I.getNumOperands();
3057
3058 for (unsigned i = N - 1; i > 2; --i) {
3059 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
3060 unsigned FilterLength = CI->getZExtValue();
Duncan Sands923fdb12007-08-27 15:47:50 +00003061 unsigned FirstCatch = i + FilterLength + !FilterLength;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003062 assert (FirstCatch <= N && "Invalid filter length");
3063
3064 if (FirstCatch < N) {
3065 TyInfo.reserve(N - FirstCatch);
3066 for (unsigned j = FirstCatch; j < N; ++j)
3067 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3068 MMI->addCatchTypeInfo(MBB, TyInfo);
3069 TyInfo.clear();
3070 }
3071
Duncan Sands923fdb12007-08-27 15:47:50 +00003072 if (!FilterLength) {
3073 // Cleanup.
3074 MMI->addCleanup(MBB);
3075 } else {
3076 // Filter.
3077 TyInfo.reserve(FilterLength - 1);
3078 for (unsigned j = i + 1; j < FirstCatch; ++j)
3079 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3080 MMI->addFilterTypeInfo(MBB, TyInfo);
3081 TyInfo.clear();
3082 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003083
3084 N = i;
3085 }
3086 }
3087
3088 if (N > 3) {
3089 TyInfo.reserve(N - 3);
3090 for (unsigned j = 3; j < N; ++j)
3091 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3092 MMI->addCatchTypeInfo(MBB, TyInfo);
3093 }
3094}
3095
Mon P Wang078a62d2008-05-05 19:05:59 +00003096
3097/// Inlined utility function to implement binary input atomic intrinsics for
3098// visitIntrinsicCall: I is a call instruction
3099// Op is the associated NodeType for I
3100const char *
3101SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003102 SDValue Root = getRoot();
3103 SDValue L = DAG.getAtomic(Op, Root,
Mon P Wang078a62d2008-05-05 19:05:59 +00003104 getValue(I.getOperand(1)),
Dan Gohmanc70fa752008-06-25 16:07:49 +00003105 getValue(I.getOperand(2)),
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003106 I.getOperand(1));
Mon P Wang078a62d2008-05-05 19:05:59 +00003107 setValue(&I, L);
3108 DAG.setRoot(L.getValue(1));
3109 return 0;
3110}
3111
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003112/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3113/// we want to emit this as a call to a named external function, return the name
3114/// otherwise lower it and return null.
3115const char *
3116SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
3117 switch (Intrinsic) {
3118 default:
3119 // By default, turn this into a target intrinsic node.
3120 visitTargetIntrinsic(I, Intrinsic);
3121 return 0;
3122 case Intrinsic::vastart: visitVAStart(I); return 0;
3123 case Intrinsic::vaend: visitVAEnd(I); return 0;
3124 case Intrinsic::vacopy: visitVACopy(I); return 0;
3125 case Intrinsic::returnaddress:
3126 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
3127 getValue(I.getOperand(1))));
3128 return 0;
3129 case Intrinsic::frameaddress:
3130 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
3131 getValue(I.getOperand(1))));
3132 return 0;
3133 case Intrinsic::setjmp:
3134 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
3135 break;
3136 case Intrinsic::longjmp:
3137 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
3138 break;
3139 case Intrinsic::memcpy_i32:
Dan Gohmane8b391e2008-04-12 04:36:06 +00003140 case Intrinsic::memcpy_i64: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003141 SDValue Op1 = getValue(I.getOperand(1));
3142 SDValue Op2 = getValue(I.getOperand(2));
3143 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohmane8b391e2008-04-12 04:36:06 +00003144 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3145 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
3146 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003147 return 0;
Dan Gohmane8b391e2008-04-12 04:36:06 +00003148 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003149 case Intrinsic::memset_i32:
Dan Gohmane8b391e2008-04-12 04:36:06 +00003150 case Intrinsic::memset_i64: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003151 SDValue Op1 = getValue(I.getOperand(1));
3152 SDValue Op2 = getValue(I.getOperand(2));
3153 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohmane8b391e2008-04-12 04:36:06 +00003154 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3155 DAG.setRoot(DAG.getMemset(getRoot(), Op1, Op2, Op3, Align,
3156 I.getOperand(1), 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003157 return 0;
Dan Gohmane8b391e2008-04-12 04:36:06 +00003158 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003159 case Intrinsic::memmove_i32:
Dan Gohmane8b391e2008-04-12 04:36:06 +00003160 case Intrinsic::memmove_i64: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003161 SDValue Op1 = getValue(I.getOperand(1));
3162 SDValue Op2 = getValue(I.getOperand(2));
3163 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohmane8b391e2008-04-12 04:36:06 +00003164 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3165
3166 // If the source and destination are known to not be aliases, we can
3167 // lower memmove as memcpy.
3168 uint64_t Size = -1ULL;
3169 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
3170 Size = C->getValue();
3171 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3172 AliasAnalysis::NoAlias) {
3173 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
3174 I.getOperand(1), 0, I.getOperand(2), 0));
3175 return 0;
3176 }
3177
3178 DAG.setRoot(DAG.getMemmove(getRoot(), Op1, Op2, Op3, Align,
3179 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003180 return 0;
Dan Gohmane8b391e2008-04-12 04:36:06 +00003181 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003182 case Intrinsic::dbg_stoppoint: {
3183 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3184 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
3185 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003186 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
3187 assert(DD && "Not a debug information descriptor");
Dan Gohman472d12c2008-06-30 20:59:49 +00003188 DAG.setRoot(DAG.getDbgStopPoint(getRoot(),
3189 SPI.getLine(),
3190 SPI.getColumn(),
3191 cast<CompileUnitDesc>(DD)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003192 }
3193
3194 return 0;
3195 }
3196 case Intrinsic::dbg_region_start: {
3197 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3198 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
3199 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
3200 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Dan Gohmanfa607c92008-07-01 00:05:16 +00003201 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003202 }
3203
3204 return 0;
3205 }
3206 case Intrinsic::dbg_region_end: {
3207 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3208 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
3209 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
3210 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Dan Gohmanfa607c92008-07-01 00:05:16 +00003211 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003212 }
3213
3214 return 0;
3215 }
3216 case Intrinsic::dbg_func_start: {
3217 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Chenga53c40a2008-02-01 09:10:45 +00003218 if (!MMI) return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003219 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Chenga53c40a2008-02-01 09:10:45 +00003220 Value *SP = FSI.getSubprogram();
3221 if (SP && MMI->Verify(SP)) {
3222 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
3223 // what (most?) gdb expects.
3224 DebugInfoDesc *DD = MMI->getDescFor(SP);
3225 assert(DD && "Not a debug information descriptor");
3226 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
3227 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
Dan Gohman0849b9e2008-06-30 22:21:03 +00003228 unsigned SrcFile = MMI->RecordSource(CompileUnit);
Evan Chenga53c40a2008-02-01 09:10:45 +00003229 // Record the source line but does create a label. It will be emitted
3230 // at asm emission time.
3231 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003232 }
3233
3234 return 0;
3235 }
3236 case Intrinsic::dbg_declare: {
3237 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3238 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Cheng2e28d622008-02-02 04:07:54 +00003239 Value *Variable = DI.getVariable();
3240 if (MMI && Variable && MMI->Verify(Variable))
3241 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
3242 getValue(DI.getAddress()), getValue(Variable)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003243 return 0;
3244 }
3245
3246 case Intrinsic::eh_exception: {
Dale Johannesen85535762008-04-02 00:25:04 +00003247 if (!CurMBB->isLandingPad()) {
3248 // FIXME: Mark exception register as live in. Hack for PR1508.
3249 unsigned Reg = TLI.getExceptionAddressRegister();
3250 if (Reg) CurMBB->addLiveIn(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003251 }
Dale Johannesen85535762008-04-02 00:25:04 +00003252 // Insert the EXCEPTIONADDR instruction.
3253 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00003254 SDValue Ops[1];
Dale Johannesen85535762008-04-02 00:25:04 +00003255 Ops[0] = DAG.getRoot();
Dan Gohman8181bd12008-07-27 21:46:04 +00003256 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
Dale Johannesen85535762008-04-02 00:25:04 +00003257 setValue(&I, Op);
3258 DAG.setRoot(Op.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003259 return 0;
3260 }
3261
Anton Korobeynikov94c46a02007-09-07 11:39:35 +00003262 case Intrinsic::eh_selector_i32:
3263 case Intrinsic::eh_selector_i64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003264 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00003265 MVT VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
Anton Korobeynikov94c46a02007-09-07 11:39:35 +00003266 MVT::i32 : MVT::i64);
3267
Dale Johannesen85535762008-04-02 00:25:04 +00003268 if (MMI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003269 if (CurMBB->isLandingPad())
3270 addCatchInfo(I, MMI, CurMBB);
3271 else {
3272#ifndef NDEBUG
3273 FuncInfo.CatchInfoLost.insert(&I);
3274#endif
3275 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3276 unsigned Reg = TLI.getExceptionSelectorRegister();
3277 if (Reg) CurMBB->addLiveIn(Reg);
3278 }
3279
3280 // Insert the EHSELECTION instruction.
Anton Korobeynikov94c46a02007-09-07 11:39:35 +00003281 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00003282 SDValue Ops[2];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003283 Ops[0] = getValue(I.getOperand(1));
3284 Ops[1] = getRoot();
Dan Gohman8181bd12008-07-27 21:46:04 +00003285 SDValue Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003286 setValue(&I, Op);
3287 DAG.setRoot(Op.getValue(1));
3288 } else {
Anton Korobeynikov94c46a02007-09-07 11:39:35 +00003289 setValue(&I, DAG.getConstant(0, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003290 }
3291
3292 return 0;
3293 }
Anton Korobeynikov94c46a02007-09-07 11:39:35 +00003294
3295 case Intrinsic::eh_typeid_for_i32:
3296 case Intrinsic::eh_typeid_for_i64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003297 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00003298 MVT VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
Anton Korobeynikov94c46a02007-09-07 11:39:35 +00003299 MVT::i32 : MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003300
3301 if (MMI) {
3302 // Find the type id for the given typeinfo.
3303 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
3304
3305 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov94c46a02007-09-07 11:39:35 +00003306 setValue(&I, DAG.getConstant(TypeID, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003307 } else {
3308 // Return something different to eh_selector.
Anton Korobeynikov94c46a02007-09-07 11:39:35 +00003309 setValue(&I, DAG.getConstant(1, VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003310 }
3311
3312 return 0;
3313 }
3314
3315 case Intrinsic::eh_return: {
3316 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3317
Dale Johannesen85535762008-04-02 00:25:04 +00003318 if (MMI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003319 MMI->setCallsEHReturn(true);
3320 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
3321 MVT::Other,
Dan Gohman9fe5bd62008-03-27 19:56:19 +00003322 getControlRoot(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003323 getValue(I.getOperand(1)),
3324 getValue(I.getOperand(2))));
3325 } else {
3326 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
3327 }
3328
3329 return 0;
3330 }
3331
3332 case Intrinsic::eh_unwind_init: {
3333 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
3334 MMI->setCallsUnwindInit(true);
3335 }
3336
3337 return 0;
3338 }
3339
3340 case Intrinsic::eh_dwarf_cfa: {
Duncan Sands92c43912008-06-06 12:08:01 +00003341 MVT VT = getValue(I.getOperand(1)).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003342 SDValue CfaArg;
Duncan Sandsec142ee2008-06-08 20:54:56 +00003343 if (VT.bitsGT(TLI.getPointerTy()))
Dale Johannesen85535762008-04-02 00:25:04 +00003344 CfaArg = DAG.getNode(ISD::TRUNCATE,
3345 TLI.getPointerTy(), getValue(I.getOperand(1)));
3346 else
3347 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
3348 TLI.getPointerTy(), getValue(I.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003349
Dan Gohman8181bd12008-07-27 21:46:04 +00003350 SDValue Offset = DAG.getNode(ISD::ADD,
Dale Johannesen85535762008-04-02 00:25:04 +00003351 TLI.getPointerTy(),
3352 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
3353 TLI.getPointerTy()),
3354 CfaArg);
3355 setValue(&I, DAG.getNode(ISD::ADD,
3356 TLI.getPointerTy(),
3357 DAG.getNode(ISD::FRAMEADDR,
3358 TLI.getPointerTy(),
3359 DAG.getConstant(0,
3360 TLI.getPointerTy())),
3361 Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003362 return 0;
3363 }
3364
Dale Johannesenc339d8e2007-10-02 17:43:59 +00003365 case Intrinsic::sqrt:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003366 setValue(&I, DAG.getNode(ISD::FSQRT,
3367 getValue(I.getOperand(1)).getValueType(),
3368 getValue(I.getOperand(1))));
3369 return 0;
Dale Johannesenc339d8e2007-10-02 17:43:59 +00003370 case Intrinsic::powi:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003371 setValue(&I, DAG.getNode(ISD::FPOWI,
3372 getValue(I.getOperand(1)).getValueType(),
3373 getValue(I.getOperand(1)),
3374 getValue(I.getOperand(2))));
3375 return 0;
Dan Gohmane1bb8c12007-10-12 00:01:22 +00003376 case Intrinsic::sin:
3377 setValue(&I, DAG.getNode(ISD::FSIN,
3378 getValue(I.getOperand(1)).getValueType(),
3379 getValue(I.getOperand(1))));
3380 return 0;
3381 case Intrinsic::cos:
3382 setValue(&I, DAG.getNode(ISD::FCOS,
3383 getValue(I.getOperand(1)).getValueType(),
3384 getValue(I.getOperand(1))));
3385 return 0;
3386 case Intrinsic::pow:
3387 setValue(&I, DAG.getNode(ISD::FPOW,
3388 getValue(I.getOperand(1)).getValueType(),
3389 getValue(I.getOperand(1)),
3390 getValue(I.getOperand(2))));
3391 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003392 case Intrinsic::pcmarker: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003393 SDValue Tmp = getValue(I.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003394 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
3395 return 0;
3396 }
3397 case Intrinsic::readcyclecounter: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003398 SDValue Op = getRoot();
3399 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003400 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
3401 &Op, 1);
3402 setValue(&I, Tmp);
3403 DAG.setRoot(Tmp.getValue(1));
3404 return 0;
3405 }
3406 case Intrinsic::part_select: {
3407 // Currently not implemented: just abort
3408 assert(0 && "part_select intrinsic not implemented");
3409 abort();
3410 }
3411 case Intrinsic::part_set: {
3412 // Currently not implemented: just abort
3413 assert(0 && "part_set intrinsic not implemented");
3414 abort();
3415 }
3416 case Intrinsic::bswap:
3417 setValue(&I, DAG.getNode(ISD::BSWAP,
3418 getValue(I.getOperand(1)).getValueType(),
3419 getValue(I.getOperand(1))));
3420 return 0;
3421 case Intrinsic::cttz: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003422 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands92c43912008-06-06 12:08:01 +00003423 MVT Ty = Arg.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003424 SDValue result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003425 setValue(&I, result);
3426 return 0;
3427 }
3428 case Intrinsic::ctlz: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003429 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands92c43912008-06-06 12:08:01 +00003430 MVT Ty = Arg.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003431 SDValue result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003432 setValue(&I, result);
3433 return 0;
3434 }
3435 case Intrinsic::ctpop: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003436 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands92c43912008-06-06 12:08:01 +00003437 MVT Ty = Arg.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003438 SDValue result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003439 setValue(&I, result);
3440 return 0;
3441 }
3442 case Intrinsic::stacksave: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003443 SDValue Op = getRoot();
3444 SDValue Tmp = DAG.getNode(ISD::STACKSAVE,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003445 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
3446 setValue(&I, Tmp);
3447 DAG.setRoot(Tmp.getValue(1));
3448 return 0;
3449 }
3450 case Intrinsic::stackrestore: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003451 SDValue Tmp = getValue(I.getOperand(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003452 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
3453 return 0;
3454 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003455 case Intrinsic::var_annotation:
3456 // Discard annotate attributes
3457 return 0;
Duncan Sands38947cd2007-07-27 12:58:54 +00003458
Duncan Sands38947cd2007-07-27 12:58:54 +00003459 case Intrinsic::init_trampoline: {
Anton Korobeynikov48fc88f2008-05-07 22:54:15 +00003460 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
Duncan Sands38947cd2007-07-27 12:58:54 +00003461
Dan Gohman8181bd12008-07-27 21:46:04 +00003462 SDValue Ops[6];
Duncan Sands38947cd2007-07-27 12:58:54 +00003463 Ops[0] = getRoot();
3464 Ops[1] = getValue(I.getOperand(1));
3465 Ops[2] = getValue(I.getOperand(2));
3466 Ops[3] = getValue(I.getOperand(3));
3467 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3468 Ops[5] = DAG.getSrcValue(F);
3469
Dan Gohman8181bd12008-07-27 21:46:04 +00003470 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE,
Duncan Sands7407a9f2007-09-11 14:10:23 +00003471 DAG.getNodeValueTypes(TLI.getPointerTy(),
3472 MVT::Other), 2,
3473 Ops, 6);
3474
3475 setValue(&I, Tmp);
3476 DAG.setRoot(Tmp.getValue(1));
Duncan Sands38947cd2007-07-27 12:58:54 +00003477 return 0;
3478 }
Gordon Henriksendf87fdc2008-01-07 01:30:38 +00003479
3480 case Intrinsic::gcroot:
3481 if (GCI) {
3482 Value *Alloca = I.getOperand(1);
3483 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3484
3485 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3486 GCI->addStackRoot(FI->getIndex(), TypeMap);
3487 }
3488 return 0;
3489
3490 case Intrinsic::gcread:
3491 case Intrinsic::gcwrite:
3492 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3493 return 0;
3494
Anton Korobeynikovc915e272007-11-15 23:25:33 +00003495 case Intrinsic::flt_rounds: {
Dan Gohman819574c2008-01-31 00:41:03 +00003496 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikovc915e272007-11-15 23:25:33 +00003497 return 0;
3498 }
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +00003499
3500 case Intrinsic::trap: {
3501 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3502 return 0;
3503 }
Evan Chengd1d68072008-03-08 00:58:38 +00003504 case Intrinsic::prefetch: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003505 SDValue Ops[4];
Evan Chengd1d68072008-03-08 00:58:38 +00003506 Ops[0] = getRoot();
3507 Ops[1] = getValue(I.getOperand(1));
3508 Ops[2] = getValue(I.getOperand(2));
3509 Ops[3] = getValue(I.getOperand(3));
3510 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
3511 return 0;
3512 }
3513
Andrew Lenharth785610d2008-02-16 01:24:58 +00003514 case Intrinsic::memory_barrier: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003515 SDValue Ops[6];
Andrew Lenharth785610d2008-02-16 01:24:58 +00003516 Ops[0] = getRoot();
3517 for (int x = 1; x < 6; ++x)
3518 Ops[x] = getValue(I.getOperand(x));
3519
3520 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3521 return 0;
3522 }
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003523 case Intrinsic::atomic_cmp_swap: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003524 SDValue Root = getRoot();
3525 SDValue L = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, Root,
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003526 getValue(I.getOperand(1)),
3527 getValue(I.getOperand(2)),
Dan Gohmanc70fa752008-06-25 16:07:49 +00003528 getValue(I.getOperand(3)),
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003529 I.getOperand(1));
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003530 setValue(&I, L);
3531 DAG.setRoot(L.getValue(1));
3532 return 0;
3533 }
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003534 case Intrinsic::atomic_load_add:
3535 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
3536 case Intrinsic::atomic_load_sub:
3537 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Mon P Wang078a62d2008-05-05 19:05:59 +00003538 case Intrinsic::atomic_load_and:
3539 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
3540 case Intrinsic::atomic_load_or:
3541 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
3542 case Intrinsic::atomic_load_xor:
3543 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003544 case Intrinsic::atomic_load_nand:
3545 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Mon P Wang078a62d2008-05-05 19:05:59 +00003546 case Intrinsic::atomic_load_min:
3547 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
3548 case Intrinsic::atomic_load_max:
3549 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
3550 case Intrinsic::atomic_load_umin:
3551 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
3552 case Intrinsic::atomic_load_umax:
3553 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
3554 case Intrinsic::atomic_swap:
3555 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003556 }
3557}
3558
3559
Dan Gohman8181bd12008-07-27 21:46:04 +00003560void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003561 bool IsTailCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003562 MachineBasicBlock *LandingPad) {
Duncan Sandse9bc9132007-12-19 09:48:52 +00003563 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003564 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003565 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3566 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sandse9bc9132007-12-19 09:48:52 +00003567
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003568 TargetLowering::ArgListTy Args;
3569 TargetLowering::ArgListEntry Entry;
Duncan Sandse9bc9132007-12-19 09:48:52 +00003570 Args.reserve(CS.arg_size());
3571 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3572 i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003573 SDValue ArgNode = getValue(*i);
Duncan Sandse9bc9132007-12-19 09:48:52 +00003574 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003575
Duncan Sandse9bc9132007-12-19 09:48:52 +00003576 unsigned attrInd = i - CS.arg_begin() + 1;
3577 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3578 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3579 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3580 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3581 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3582 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Dale Johannesen9b398782008-02-22 17:49:45 +00003583 Entry.Alignment = CS.getParamAlignment(attrInd);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003584 Args.push_back(Entry);
3585 }
3586
Dale Johannesen85535762008-04-02 00:25:04 +00003587 if (LandingPad && MMI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003588 // Insert a label before the invoke call to mark the try range. This can be
3589 // used to detect deletion of the invoke via the MachineModuleInfo.
3590 BeginLabel = MMI->NextLabelID();
Dale Johannesen1f68ca82008-04-04 23:48:31 +00003591 // Both PendingLoads and PendingExports must be flushed here;
3592 // this call might not return.
3593 (void)getRoot();
Dan Gohmanfa607c92008-07-01 00:05:16 +00003594 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getControlRoot(), BeginLabel));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003595 }
Duncan Sandse9bc9132007-12-19 09:48:52 +00003596
Dan Gohman8181bd12008-07-27 21:46:04 +00003597 std::pair<SDValue,SDValue> Result =
Duncan Sandse9bc9132007-12-19 09:48:52 +00003598 TLI.LowerCallTo(getRoot(), CS.getType(),
3599 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sandsead972e2008-02-14 17:28:50 +00003600 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sandse9bc9132007-12-19 09:48:52 +00003601 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003602 Callee, Args, DAG);
Duncan Sandse9bc9132007-12-19 09:48:52 +00003603 if (CS.getType() != Type::VoidTy)
3604 setValue(CS.getInstruction(), Result.first);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003605 DAG.setRoot(Result.second);
3606
Dale Johannesen85535762008-04-02 00:25:04 +00003607 if (LandingPad && MMI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003608 // Insert a label at the end of the invoke call to mark the try range. This
3609 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3610 EndLabel = MMI->NextLabelID();
Dan Gohmanfa607c92008-07-01 00:05:16 +00003611 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getRoot(), EndLabel));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003612
Duncan Sandse9bc9132007-12-19 09:48:52 +00003613 // Inform MachineModuleInfo of range.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003614 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3615 }
3616}
3617
3618
3619void SelectionDAGLowering::visitCall(CallInst &I) {
3620 const char *RenameFn = 0;
3621 if (Function *F = I.getCalledFunction()) {
Chris Lattner3687e342007-09-10 21:15:22 +00003622 if (F->isDeclaration()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003623 if (unsigned IID = F->getIntrinsicID()) {
3624 RenameFn = visitIntrinsicCall(I, IID);
3625 if (!RenameFn)
3626 return;
Chris Lattner3687e342007-09-10 21:15:22 +00003627 }
3628 }
3629
3630 // Check for well-known libc/libm calls. If the function is internal, it
3631 // can't be a library call.
3632 unsigned NameLen = F->getNameLen();
3633 if (!F->hasInternalLinkage() && NameLen) {
3634 const char *NameStr = F->getNameStart();
3635 if (NameStr[0] == 'c' &&
3636 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3637 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3638 if (I.getNumOperands() == 3 && // Basic sanity checks.
3639 I.getOperand(1)->getType()->isFloatingPoint() &&
3640 I.getType() == I.getOperand(1)->getType() &&
3641 I.getType() == I.getOperand(2)->getType()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003642 SDValue LHS = getValue(I.getOperand(1));
3643 SDValue RHS = getValue(I.getOperand(2));
Chris Lattner3687e342007-09-10 21:15:22 +00003644 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3645 LHS, RHS));
3646 return;
3647 }
3648 } else if (NameStr[0] == 'f' &&
3649 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen7f1076b2007-09-26 21:10:55 +00003650 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3651 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner3687e342007-09-10 21:15:22 +00003652 if (I.getNumOperands() == 2 && // Basic sanity checks.
3653 I.getOperand(1)->getType()->isFloatingPoint() &&
3654 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003655 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner3687e342007-09-10 21:15:22 +00003656 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3657 return;
3658 }
3659 } else if (NameStr[0] == 's' &&
3660 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen7f1076b2007-09-26 21:10:55 +00003661 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3662 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner3687e342007-09-10 21:15:22 +00003663 if (I.getNumOperands() == 2 && // Basic sanity checks.
3664 I.getOperand(1)->getType()->isFloatingPoint() &&
3665 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003666 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner3687e342007-09-10 21:15:22 +00003667 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3668 return;
3669 }
3670 } else if (NameStr[0] == 'c' &&
3671 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen7f1076b2007-09-26 21:10:55 +00003672 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3673 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner3687e342007-09-10 21:15:22 +00003674 if (I.getNumOperands() == 2 && // Basic sanity checks.
3675 I.getOperand(1)->getType()->isFloatingPoint() &&
3676 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003677 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner3687e342007-09-10 21:15:22 +00003678 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3679 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003680 }
3681 }
Chris Lattner3687e342007-09-10 21:15:22 +00003682 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003683 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sands1c5526c2007-12-17 18:08:19 +00003684 visitInlineAsm(&I);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003685 return;
3686 }
3687
Dan Gohman8181bd12008-07-27 21:46:04 +00003688 SDValue Callee;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003689 if (!RenameFn)
3690 Callee = getValue(I.getOperand(0));
3691 else
3692 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
3693
Duncan Sandse9bc9132007-12-19 09:48:52 +00003694 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003695}
3696
3697
3698/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3699/// this value and returns the result as a ValueVT value. This uses
3700/// Chain/Flag as the input and updates them for the output Chain/Flag.
3701/// If the Flag pointer is NULL, no flag is used.
Dan Gohman8181bd12008-07-27 21:46:04 +00003702SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3703 SDValue &Chain,
3704 SDValue *Flag) const {
Dan Gohman30a71f52008-04-25 18:27:55 +00003705 // Assemble the legal parts into the final values.
Dan Gohman8181bd12008-07-27 21:46:04 +00003706 SmallVector<SDValue, 4> Values(ValueVTs.size());
3707 SmallVector<SDValue, 8> Parts;
Chris Lattner02d73b32008-04-28 07:16:35 +00003708 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Dan Gohman30a71f52008-04-25 18:27:55 +00003709 // Copy the legal parts from the registers.
Duncan Sands92c43912008-06-06 12:08:01 +00003710 MVT ValueVT = ValueVTs[Value];
Dan Gohman30a71f52008-04-25 18:27:55 +00003711 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
Duncan Sands92c43912008-06-06 12:08:01 +00003712 MVT RegisterVT = RegVTs[Value];
Dan Gohman30a71f52008-04-25 18:27:55 +00003713
Chris Lattner02d73b32008-04-28 07:16:35 +00003714 Parts.resize(NumRegs);
Dan Gohman30a71f52008-04-25 18:27:55 +00003715 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003716 SDValue P;
Chris Lattner02d73b32008-04-28 07:16:35 +00003717 if (Flag == 0)
3718 P = DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT);
3719 else {
3720 P = DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT, *Flag);
Dan Gohman30a71f52008-04-25 18:27:55 +00003721 *Flag = P.getValue(2);
Chris Lattner02d73b32008-04-28 07:16:35 +00003722 }
3723 Chain = P.getValue(1);
Chris Lattner68068cc2008-06-17 06:09:18 +00003724
3725 // If the source register was virtual and if we know something about it,
3726 // add an assert node.
3727 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
3728 RegisterVT.isInteger() && !RegisterVT.isVector()) {
3729 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
3730 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
3731 if (FLI.LiveOutRegInfo.size() > SlotNo) {
3732 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
3733
3734 unsigned RegSize = RegisterVT.getSizeInBits();
3735 unsigned NumSignBits = LOI.NumSignBits;
3736 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
3737
3738 // FIXME: We capture more information than the dag can represent. For
3739 // now, just use the tightest assertzext/assertsext possible.
3740 bool isSExt = true;
3741 MVT FromVT(MVT::Other);
3742 if (NumSignBits == RegSize)
3743 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
3744 else if (NumZeroBits >= RegSize-1)
3745 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
3746 else if (NumSignBits > RegSize-8)
3747 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
3748 else if (NumZeroBits >= RegSize-9)
3749 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
3750 else if (NumSignBits > RegSize-16)
3751 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
3752 else if (NumZeroBits >= RegSize-17)
3753 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
3754 else if (NumSignBits > RegSize-32)
3755 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
3756 else if (NumZeroBits >= RegSize-33)
3757 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
3758
3759 if (FromVT != MVT::Other) {
3760 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext,
3761 RegisterVT, P, DAG.getValueType(FromVT));
3762
3763 }
3764 }
3765 }
3766
Dan Gohman30a71f52008-04-25 18:27:55 +00003767 Parts[Part+i] = P;
3768 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003769
Dan Gohman30a71f52008-04-25 18:27:55 +00003770 Values[Value] = getCopyFromParts(DAG, &Parts[Part], NumRegs, RegisterVT,
3771 ValueVT);
3772 Part += NumRegs;
3773 }
Duncan Sands698842f2008-07-02 17:40:58 +00003774
Duncan Sandsf19591c2008-06-30 10:19:09 +00003775 return DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
3776 &Values[0], ValueVTs.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003777}
3778
3779/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3780/// specified value into the registers specified by this object. This uses
3781/// Chain/Flag as the input and updates them for the output Chain/Flag.
3782/// If the Flag pointer is NULL, no flag is used.
Dan Gohman8181bd12008-07-27 21:46:04 +00003783void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
3784 SDValue &Chain, SDValue *Flag) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003785 // Get the list of the values's legal parts.
Dan Gohman30a71f52008-04-25 18:27:55 +00003786 unsigned NumRegs = Regs.size();
Dan Gohman8181bd12008-07-27 21:46:04 +00003787 SmallVector<SDValue, 8> Parts(NumRegs);
Chris Lattner02d73b32008-04-28 07:16:35 +00003788 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands92c43912008-06-06 12:08:01 +00003789 MVT ValueVT = ValueVTs[Value];
Dan Gohman30a71f52008-04-25 18:27:55 +00003790 unsigned NumParts = TLI->getNumRegisters(ValueVT);
Duncan Sands92c43912008-06-06 12:08:01 +00003791 MVT RegisterVT = RegVTs[Value];
Dan Gohman30a71f52008-04-25 18:27:55 +00003792
3793 getCopyToParts(DAG, Val.getValue(Val.ResNo + Value),
3794 &Parts[Part], NumParts, RegisterVT);
3795 Part += NumParts;
3796 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003797
3798 // Copy the parts into the registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00003799 SmallVector<SDValue, 8> Chains(NumRegs);
Dan Gohman30a71f52008-04-25 18:27:55 +00003800 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003801 SDValue Part;
Chris Lattner02d73b32008-04-28 07:16:35 +00003802 if (Flag == 0)
3803 Part = DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
3804 else {
3805 Part = DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003806 *Flag = Part.getValue(1);
Chris Lattner02d73b32008-04-28 07:16:35 +00003807 }
3808 Chains[i] = Part.getValue(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003809 }
Chris Lattner02d73b32008-04-28 07:16:35 +00003810
Evan Cheng80cb49e2008-04-28 22:07:13 +00003811 if (NumRegs == 1 || Flag)
3812 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
3813 // flagged to it. That is the CopyToReg nodes and the user are considered
3814 // a single scheduling unit. If we create a TokenFactor and return it as
3815 // chain, then the TokenFactor is both a predecessor (operand) of the
3816 // user as well as a successor (the TF operands are flagged to the user).
3817 // c1, f1 = CopyToReg
3818 // c2, f2 = CopyToReg
3819 // c3 = TokenFactor c1, c2
3820 // ...
3821 // = op c3, ..., f2
3822 Chain = Chains[NumRegs-1];
Chris Lattner02d73b32008-04-28 07:16:35 +00003823 else
3824 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003825}
3826
3827/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3828/// operand list. This adds the code marker and includes the number of
3829/// values added into it.
3830void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00003831 std::vector<SDValue> &Ops) const {
Duncan Sands92c43912008-06-06 12:08:01 +00003832 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003833 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattner02d73b32008-04-28 07:16:35 +00003834 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
3835 unsigned NumRegs = TLI->getNumRegisters(ValueVTs[Value]);
Duncan Sands92c43912008-06-06 12:08:01 +00003836 MVT RegisterVT = RegVTs[Value];
Chris Lattner02d73b32008-04-28 07:16:35 +00003837 for (unsigned i = 0; i != NumRegs; ++i)
3838 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Dan Gohman30a71f52008-04-25 18:27:55 +00003839 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003840}
3841
3842/// isAllocatableRegister - If the specified register is safe to allocate,
3843/// i.e. it isn't a stack pointer or some other special register, return the
3844/// register class for the register. Otherwise, return null.
3845static const TargetRegisterClass *
3846isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman1e57df32008-02-10 18:45:23 +00003847 const TargetLowering &TLI,
3848 const TargetRegisterInfo *TRI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003849 MVT FoundVT = MVT::Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003850 const TargetRegisterClass *FoundRC = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +00003851 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3852 E = TRI->regclass_end(); RCI != E; ++RCI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003853 MVT ThisVT = MVT::Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003854
3855 const TargetRegisterClass *RC = *RCI;
3856 // If none of the the value types for this register class are valid, we
3857 // can't use it. For example, 64-bit reg classes on 32-bit targets.
3858 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3859 I != E; ++I) {
3860 if (TLI.isTypeLegal(*I)) {
3861 // If we have already found this register in a different register class,
3862 // choose the one with the largest VT specified. For example, on
3863 // PowerPC, we favor f64 register classes over f32.
Duncan Sandsec142ee2008-06-08 20:54:56 +00003864 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003865 ThisVT = *I;
3866 break;
3867 }
3868 }
3869 }
3870
3871 if (ThisVT == MVT::Other) continue;
3872
3873 // NOTE: This isn't ideal. In particular, this might allocate the
3874 // frame pointer in functions that need it (due to them not being taken
3875 // out of allocation, because a variable sized allocation hasn't been seen
3876 // yet). This is a slight code pessimization, but should still work.
3877 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3878 E = RC->allocation_order_end(MF); I != E; ++I)
3879 if (*I == Reg) {
3880 // We found a matching register class. Keep looking at others in case
3881 // we find one with larger registers that this physreg is also in.
3882 FoundRC = RC;
3883 FoundVT = ThisVT;
3884 break;
3885 }
3886 }
3887 return FoundRC;
3888}
3889
3890
3891namespace {
3892/// AsmOperandInfo - This contains information for each constraint that we are
3893/// lowering.
Evan Chengbcd66442008-02-26 02:33:44 +00003894struct SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
3895 /// CallOperand - If this is the result output operand or a clobber
3896 /// this is null, otherwise it is the incoming operand to the CallInst.
3897 /// This gets modified as the asm is processed.
Dan Gohman8181bd12008-07-27 21:46:04 +00003898 SDValue CallOperand;
Evan Chengbcd66442008-02-26 02:33:44 +00003899
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003900 /// AssignedRegs - If this is a register or register class operand, this
3901 /// contains the set of register corresponding to the operand.
3902 RegsForValue AssignedRegs;
3903
Dan Gohman30a71f52008-04-25 18:27:55 +00003904 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Evan Chengbcd66442008-02-26 02:33:44 +00003905 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003906 }
3907
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003908 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3909 /// busy in OutputRegs/InputRegs.
3910 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3911 std::set<unsigned> &OutputRegs,
Chris Lattnerbd0818b2008-02-21 04:55:52 +00003912 std::set<unsigned> &InputRegs,
3913 const TargetRegisterInfo &TRI) const {
3914 if (isOutReg) {
3915 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3916 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
3917 }
3918 if (isInReg) {
3919 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3920 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
3921 }
3922 }
3923
3924private:
3925 /// MarkRegAndAliases - Mark the specified register and all aliases in the
3926 /// specified set.
3927 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
3928 const TargetRegisterInfo &TRI) {
3929 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
3930 Regs.insert(Reg);
3931 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
3932 for (; *Aliases; ++Aliases)
3933 Regs.insert(*Aliases);
3934 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003935};
3936} // end anon namespace.
3937
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003938
Chris Lattner75a19162008-02-21 19:43:13 +00003939/// GetRegistersForValue - Assign registers (virtual or physical) for the
3940/// specified operand. We prefer to assign virtual registers, to allow the
3941/// register allocator handle the assignment process. However, if the asm uses
3942/// features that we can't model on machineinstrs, we have SDISel do the
3943/// allocation. This produces generally horrible, but correct, code.
3944///
3945/// OpInfo describes the operand.
3946/// HasEarlyClobber is true if there are any early clobber constraints (=&r)
3947/// or any explicitly clobbered registers.
3948/// Input and OutputRegs are the set of already allocated physical registers.
3949///
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003950void SelectionDAGLowering::
Evan Chengbcd66442008-02-26 02:33:44 +00003951GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003952 std::set<unsigned> &OutputRegs,
3953 std::set<unsigned> &InputRegs) {
3954 // Compute whether this value requires an input register, an output register,
3955 // or both.
3956 bool isOutReg = false;
3957 bool isInReg = false;
3958 switch (OpInfo.Type) {
3959 case InlineAsm::isOutput:
3960 isOutReg = true;
3961
3962 // If this is an early-clobber output, or if there is an input
3963 // constraint that matches this, we need to reserve the input register
3964 // so no other inputs allocate to it.
3965 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3966 break;
3967 case InlineAsm::isInput:
3968 isInReg = true;
3969 isOutReg = false;
3970 break;
3971 case InlineAsm::isClobber:
3972 isOutReg = true;
3973 isInReg = true;
3974 break;
3975 }
3976
3977
3978 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner622811e2008-04-28 06:44:42 +00003979 SmallVector<unsigned, 4> Regs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003980
3981 // If this is a constraint for a single physreg, or a constraint for a
3982 // register class, find it.
3983 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3984 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3985 OpInfo.ConstraintVT);
3986
3987 unsigned NumRegs = 1;
3988 if (OpInfo.ConstraintVT != MVT::Other)
3989 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Duncan Sands92c43912008-06-06 12:08:01 +00003990 MVT RegVT;
3991 MVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003992
3993
3994 // If this is a constraint for a specific physical register, like {r17},
3995 // assign it now.
3996 if (PhysReg.first) {
3997 if (OpInfo.ConstraintVT == MVT::Other)
3998 ValueVT = *PhysReg.second->vt_begin();
3999
4000 // Get the actual register value type. This is important, because the user
4001 // may have asked for (e.g.) the AX register in i32 type. We need to
4002 // remember that AX is actually i16 to get the right extension.
4003 RegVT = *PhysReg.second->vt_begin();
4004
4005 // This is a explicit reference to a physical register.
4006 Regs.push_back(PhysReg.first);
4007
4008 // If this is an expanded reference, add the rest of the regs to Regs.
4009 if (NumRegs != 1) {
4010 TargetRegisterClass::iterator I = PhysReg.second->begin();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004011 for (; *I != PhysReg.first; ++I)
Evan Chengaaa364e2008-05-14 20:07:51 +00004012 assert(I != PhysReg.second->end() && "Didn't find reg!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004013
4014 // Already added the first reg.
4015 --NumRegs; ++I;
4016 for (; NumRegs; --NumRegs, ++I) {
Evan Chengaaa364e2008-05-14 20:07:51 +00004017 assert(I != PhysReg.second->end() && "Ran out of registers to allocate!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004018 Regs.push_back(*I);
4019 }
4020 }
Dan Gohman30a71f52008-04-25 18:27:55 +00004021 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
Chris Lattnerbd0818b2008-02-21 04:55:52 +00004022 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4023 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004024 return;
4025 }
4026
4027 // Otherwise, if this was a reference to an LLVM register class, create vregs
4028 // for this reference.
4029 std::vector<unsigned> RegClassRegs;
4030 const TargetRegisterClass *RC = PhysReg.second;
4031 if (RC) {
4032 // If this is an early clobber or tied register, our regalloc doesn't know
4033 // how to maintain the constraint. If it isn't, go ahead and create vreg
4034 // and let the regalloc do the right thing.
4035 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
4036 // If there is some other early clobber and this is an input register,
4037 // then we are forced to pre-allocate the input reg so it doesn't
4038 // conflict with the earlyclobber.
4039 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
4040 RegVT = *PhysReg.second->vt_begin();
4041
4042 if (OpInfo.ConstraintVT == MVT::Other)
4043 ValueVT = RegVT;
4044
4045 // Create the appropriate number of virtual registers.
Chris Lattner1b989192007-12-31 04:13:23 +00004046 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004047 for (; NumRegs; --NumRegs)
Chris Lattner1b989192007-12-31 04:13:23 +00004048 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004049
Dan Gohman30a71f52008-04-25 18:27:55 +00004050 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004051 return;
4052 }
4053
4054 // Otherwise, we can't allocate it. Let the code below figure out how to
4055 // maintain these constraints.
4056 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
4057
4058 } else {
4059 // This is a reference to a register class that doesn't directly correspond
4060 // to an LLVM register class. Allocate NumRegs consecutive, available,
4061 // registers from the class.
4062 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
4063 OpInfo.ConstraintVT);
4064 }
4065
Dan Gohman1e57df32008-02-10 18:45:23 +00004066 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004067 unsigned NumAllocated = 0;
4068 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
4069 unsigned Reg = RegClassRegs[i];
4070 // See if this register is available.
4071 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
4072 (isInReg && InputRegs.count(Reg))) { // Already used.
4073 // Make sure we find consecutive registers.
4074 NumAllocated = 0;
4075 continue;
4076 }
4077
4078 // Check to see if this register is allocatable (i.e. don't give out the
4079 // stack pointer).
4080 if (RC == 0) {
Dan Gohman1e57df32008-02-10 18:45:23 +00004081 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004082 if (!RC) { // Couldn't allocate this register.
4083 // Reset NumAllocated to make sure we return consecutive registers.
4084 NumAllocated = 0;
4085 continue;
4086 }
4087 }
4088
4089 // Okay, this register is good, we can use it.
4090 ++NumAllocated;
4091
4092 // If we allocated enough consecutive registers, succeed.
4093 if (NumAllocated == NumRegs) {
4094 unsigned RegStart = (i-NumAllocated)+1;
4095 unsigned RegEnd = i+1;
4096 // Mark all of the allocated registers used.
4097 for (unsigned i = RegStart; i != RegEnd; ++i)
4098 Regs.push_back(RegClassRegs[i]);
4099
Dan Gohman30a71f52008-04-25 18:27:55 +00004100 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004101 OpInfo.ConstraintVT);
Chris Lattnerbd0818b2008-02-21 04:55:52 +00004102 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004103 return;
4104 }
4105 }
4106
4107 // Otherwise, we couldn't allocate enough registers for this.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004108}
4109
4110
4111/// visitInlineAsm - Handle a call to an InlineAsm object.
4112///
Duncan Sands1c5526c2007-12-17 18:08:19 +00004113void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
4114 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004115
4116 /// ConstraintOperands - Information about all of the constraints.
Evan Chengbcd66442008-02-26 02:33:44 +00004117 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004118
Dan Gohman8181bd12008-07-27 21:46:04 +00004119 SDValue Chain = getRoot();
4120 SDValue Flag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004121
4122 std::set<unsigned> OutputRegs, InputRegs;
4123
4124 // Do a prepass over the constraints, canonicalizing them, and building up the
4125 // ConstraintOperands list.
4126 std::vector<InlineAsm::ConstraintInfo>
4127 ConstraintInfos = IA->ParseConstraints();
4128
4129 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
4130 // constraint. If so, we can't let the register allocator allocate any input
4131 // registers, because it will not know to avoid the earlyclobbered output reg.
4132 bool SawEarlyClobber = false;
4133
Duncan Sands1c5526c2007-12-17 18:08:19 +00004134 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattner5f323302008-04-27 23:44:28 +00004135 unsigned ResNo = 0; // ResNo - The result number of the next output.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004136 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
Evan Chengbcd66442008-02-26 02:33:44 +00004137 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
4138 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004139
Duncan Sands92c43912008-06-06 12:08:01 +00004140 MVT OpVT = MVT::Other;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004141
4142 // Compute the value type for each operand.
4143 switch (OpInfo.Type) {
4144 case InlineAsm::isOutput:
Chris Lattner5f323302008-04-27 23:44:28 +00004145 // Indirect outputs just consume an argument.
4146 if (OpInfo.isIndirect) {
Duncan Sands1c5526c2007-12-17 18:08:19 +00004147 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner5f323302008-04-27 23:44:28 +00004148 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004149 }
Chris Lattner5f323302008-04-27 23:44:28 +00004150 // The return value of the call is this value. As such, there is no
4151 // corresponding argument.
4152 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
4153 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
4154 OpVT = TLI.getValueType(STy->getElementType(ResNo));
4155 } else {
4156 assert(ResNo == 0 && "Asm only has one result!");
4157 OpVT = TLI.getValueType(CS.getType());
4158 }
4159 ++ResNo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004160 break;
4161 case InlineAsm::isInput:
Duncan Sands1c5526c2007-12-17 18:08:19 +00004162 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004163 break;
4164 case InlineAsm::isClobber:
4165 // Nothing to do.
4166 break;
4167 }
4168
4169 // If this is an input or an indirect output, process the call argument.
Dale Johannesencfb19e62007-11-05 21:20:28 +00004170 // BasicBlocks are labels, currently appearing only in asm's.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004171 if (OpInfo.CallOperandVal) {
Chris Lattner786c4282008-04-27 00:16:18 +00004172 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal))
4173 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Dale Johannesencfb19e62007-11-05 21:20:28 +00004174 else {
4175 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
4176 const Type *OpTy = OpInfo.CallOperandVal->getType();
4177 // If this is an indirect operand, the operand is a pointer to the
4178 // accessed type.
4179 if (OpInfo.isIndirect)
4180 OpTy = cast<PointerType>(OpTy)->getElementType();
4181
Dan Gohmanf9a85a32008-05-23 00:34:04 +00004182 // If OpTy is not a single value, it may be a struct/union that we
Dale Johannesencfb19e62007-11-05 21:20:28 +00004183 // can tile with integers.
Dan Gohmanf9a85a32008-05-23 00:34:04 +00004184 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Dale Johannesencfb19e62007-11-05 21:20:28 +00004185 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4186 switch (BitSize) {
4187 default: break;
4188 case 1:
4189 case 8:
4190 case 16:
4191 case 32:
4192 case 64:
4193 OpTy = IntegerType::get(BitSize);
4194 break;
4195 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004196 }
Dale Johannesencfb19e62007-11-05 21:20:28 +00004197
4198 OpVT = TLI.getValueType(OpTy, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004199 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004200 }
4201
4202 OpInfo.ConstraintVT = OpVT;
4203
4204 // Compute the constraint code and ConstraintType to use.
Chris Lattner4486c2e2008-04-27 00:37:18 +00004205 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004206
4207 // Keep track of whether we see an earlyclobber.
4208 SawEarlyClobber |= OpInfo.isEarlyClobber;
4209
Chris Lattner75a19162008-02-21 19:43:13 +00004210 // If we see a clobber of a register, it is an early clobber.
Chris Lattner17ac4312008-02-21 20:54:31 +00004211 if (!SawEarlyClobber &&
4212 OpInfo.Type == InlineAsm::isClobber &&
4213 OpInfo.ConstraintType == TargetLowering::C_Register) {
4214 // Note that we want to ignore things that we don't trick here, like
4215 // dirflag, fpsr, flags, etc.
4216 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
4217 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4218 OpInfo.ConstraintVT);
4219 if (PhysReg.first || PhysReg.second) {
4220 // This is a register we know of.
4221 SawEarlyClobber = true;
4222 }
4223 }
Chris Lattner75a19162008-02-21 19:43:13 +00004224
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004225 // If this is a memory input, and if the operand is not indirect, do what we
4226 // need to to provide an address for the memory input.
4227 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
4228 !OpInfo.isIndirect) {
4229 assert(OpInfo.Type == InlineAsm::isInput &&
4230 "Can only indirectify direct input operands!");
4231
4232 // Memory operands really want the address of the value. If we don't have
4233 // an indirect input, put it in the constpool if we can, otherwise spill
4234 // it to a stack slot.
4235
4236 // If the operand is a float, integer, or vector constant, spill to a
4237 // constant pool entry to get its address.
4238 Value *OpVal = OpInfo.CallOperandVal;
4239 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
4240 isa<ConstantVector>(OpVal)) {
4241 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
4242 TLI.getPointerTy());
4243 } else {
4244 // Otherwise, create a stack slot and emit a store to it before the
4245 // asm.
4246 const Type *Ty = OpVal->getType();
Duncan Sandsf99fdc62007-11-01 20:53:16 +00004247 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004248 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
4249 MachineFunction &MF = DAG.getMachineFunction();
4250 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
Dan Gohman8181bd12008-07-27 21:46:04 +00004251 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004252 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
4253 OpInfo.CallOperand = StackSlot;
4254 }
4255
4256 // There is no longer a Value* corresponding to this operand.
4257 OpInfo.CallOperandVal = 0;
4258 // It is now an indirect operand.
4259 OpInfo.isIndirect = true;
4260 }
4261
4262 // If this constraint is for a specific register, allocate it before
4263 // anything else.
4264 if (OpInfo.ConstraintType == TargetLowering::C_Register)
4265 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
4266 }
4267 ConstraintInfos.clear();
4268
4269
4270 // Second pass - Loop over all of the operands, assigning virtual or physregs
4271 // to registerclass operands.
4272 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Chengbcd66442008-02-26 02:33:44 +00004273 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004274
4275 // C_Register operands have already been allocated, Other/Memory don't need
4276 // to be.
4277 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
4278 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
4279 }
4280
4281 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
Dan Gohman8181bd12008-07-27 21:46:04 +00004282 std::vector<SDValue> AsmNodeOperands;
4283 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004284 AsmNodeOperands.push_back(
4285 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
4286
4287
4288 // Loop over all of the inputs, copying the operand values into the
4289 // appropriate registers and processing the output regs.
4290 RegsForValue RetValRegs;
Chris Lattner08bbcb82008-04-29 04:29:54 +00004291
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004292 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
4293 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
4294
4295 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Chengbcd66442008-02-26 02:33:44 +00004296 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004297
4298 switch (OpInfo.Type) {
4299 case InlineAsm::isOutput: {
4300 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
4301 OpInfo.ConstraintType != TargetLowering::C_Register) {
4302 // Memory output, or 'other' output (e.g. 'X' constraint).
4303 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
4304
4305 // Add information to the INLINEASM node to know about this output.
4306 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
4307 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4308 TLI.getPointerTy()));
4309 AsmNodeOperands.push_back(OpInfo.CallOperand);
4310 break;
4311 }
4312
4313 // Otherwise, this is a register or register class output.
4314
4315 // Copy the output from the appropriate register. Find a register that
4316 // we can use.
4317 if (OpInfo.AssignedRegs.Regs.empty()) {
Duncan Sands10fbb352008-06-17 03:24:13 +00004318 cerr << "Couldn't allocate output reg for constraint '"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004319 << OpInfo.ConstraintCode << "'!\n";
4320 exit(1);
4321 }
4322
Chris Lattner08bbcb82008-04-29 04:29:54 +00004323 // If this is an indirect operand, store through the pointer after the
4324 // asm.
4325 if (OpInfo.isIndirect) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004326 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
4327 OpInfo.CallOperandVal));
Chris Lattner08bbcb82008-04-29 04:29:54 +00004328 } else {
4329 // This is the result value of the call.
4330 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
4331 // Concatenate this output onto the outputs list.
4332 RetValRegs.append(OpInfo.AssignedRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004333 }
4334
4335 // Add information to the INLINEASM node to know that this register is
4336 // set.
4337 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
4338 AsmNodeOperands);
4339 break;
4340 }
4341 case InlineAsm::isInput: {
Dan Gohman8181bd12008-07-27 21:46:04 +00004342 SDValue InOperandVal = OpInfo.CallOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004343
4344 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
4345 // If this is required to match an output register we have already set,
4346 // just use its register.
4347 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
4348
4349 // Scan until we find the definition we already emitted of this operand.
4350 // When we find it, create a RegsForValue operand.
4351 unsigned CurOp = 2; // The first operand.
4352 for (; OperandNo; --OperandNo) {
4353 // Advance to the next operand.
4354 unsigned NumOps =
4355 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
4356 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
4357 (NumOps & 7) == 4 /*MEM*/) &&
4358 "Skipped past definitions?");
4359 CurOp += (NumOps>>3)+1;
4360 }
4361
4362 unsigned NumOps =
4363 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
4364 if ((NumOps & 7) == 2 /*REGDEF*/) {
4365 // Add NumOps>>3 registers to MatchedRegs.
4366 RegsForValue MatchedRegs;
Dan Gohman30a71f52008-04-25 18:27:55 +00004367 MatchedRegs.TLI = &TLI;
Dan Gohman111e04e2008-05-02 00:03:54 +00004368 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
4369 MatchedRegs.RegVTs.push_back(AsmNodeOperands[CurOp+1].getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004370 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
4371 unsigned Reg =
4372 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
4373 MatchedRegs.Regs.push_back(Reg);
4374 }
4375
4376 // Use the produced MatchedRegs object to
4377 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
4378 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
4379 break;
4380 } else {
4381 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
Chris Lattner58d032b2008-02-21 05:27:19 +00004382 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
4383 // Add information to the INLINEASM node to know about this input.
4384 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
4385 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4386 TLI.getPointerTy()));
4387 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
4388 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004389 }
4390 }
4391
4392 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
4393 assert(!OpInfo.isIndirect &&
4394 "Don't know how to handle indirect other inputs yet!");
4395
Dan Gohman8181bd12008-07-27 21:46:04 +00004396 std::vector<SDValue> Ops;
Chris Lattnera531abc2007-08-25 00:47:38 +00004397 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
4398 Ops, DAG);
4399 if (Ops.empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004400 cerr << "Invalid operand for inline asm constraint '"
4401 << OpInfo.ConstraintCode << "'!\n";
4402 exit(1);
4403 }
4404
4405 // Add information to the INLINEASM node to know about this input.
Chris Lattnera531abc2007-08-25 00:47:38 +00004406 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004407 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4408 TLI.getPointerTy()));
Chris Lattnera531abc2007-08-25 00:47:38 +00004409 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004410 break;
4411 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
4412 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
4413 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
4414 "Memory operands expect pointer values");
4415
4416 // Add information to the INLINEASM node to know about this input.
4417 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
4418 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4419 TLI.getPointerTy()));
4420 AsmNodeOperands.push_back(InOperandVal);
4421 break;
4422 }
4423
4424 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
4425 OpInfo.ConstraintType == TargetLowering::C_Register) &&
4426 "Unknown constraint type!");
4427 assert(!OpInfo.isIndirect &&
4428 "Don't know how to handle indirect register inputs yet!");
4429
4430 // Copy the input into the appropriate registers.
4431 assert(!OpInfo.AssignedRegs.Regs.empty() &&
4432 "Couldn't allocate input reg!");
4433
4434 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
4435
4436 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
4437 AsmNodeOperands);
4438 break;
4439 }
4440 case InlineAsm::isClobber: {
4441 // Add the clobbered value to the operand list, so that the register
4442 // allocator is aware that the physreg got clobbered.
4443 if (!OpInfo.AssignedRegs.Regs.empty())
4444 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
4445 AsmNodeOperands);
4446 break;
4447 }
4448 }
4449 }
4450
4451 // Finish up input operands.
4452 AsmNodeOperands[0] = Chain;
4453 if (Flag.Val) AsmNodeOperands.push_back(Flag);
4454
4455 Chain = DAG.getNode(ISD::INLINEASM,
4456 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
4457 &AsmNodeOperands[0], AsmNodeOperands.size());
4458 Flag = Chain.getValue(1);
4459
4460 // If this asm returns a register value, copy the result from that register
4461 // and set it as the value of the call.
4462 if (!RetValRegs.Regs.empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004463 SDValue Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner626164a2008-04-29 04:48:56 +00004464
4465 // If any of the results of the inline asm is a vector, it may have the
4466 // wrong width/num elts. This can happen for register classes that can
4467 // contain multiple different value types. The preg or vreg allocated may
4468 // not have the same VT as was expected. Convert it to the right type with
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004469 // bit_convert.
Chris Lattner626164a2008-04-29 04:48:56 +00004470 if (const StructType *ResSTy = dyn_cast<StructType>(CS.getType())) {
4471 for (unsigned i = 0, e = ResSTy->getNumElements(); i != e; ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +00004472 if (Val.Val->getValueType(i).isVector())
Chris Lattner626164a2008-04-29 04:48:56 +00004473 Val = DAG.getNode(ISD::BIT_CONVERT,
4474 TLI.getValueType(ResSTy->getElementType(i)), Val);
4475 }
4476 } else {
Duncan Sands92c43912008-06-06 12:08:01 +00004477 if (Val.getValueType().isVector())
Chris Lattner626164a2008-04-29 04:48:56 +00004478 Val = DAG.getNode(ISD::BIT_CONVERT, TLI.getValueType(CS.getType()),
4479 Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004480 }
Chris Lattner626164a2008-04-29 04:48:56 +00004481
Duncan Sands1c5526c2007-12-17 18:08:19 +00004482 setValue(CS.getInstruction(), Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004483 }
4484
Dan Gohman8181bd12008-07-27 21:46:04 +00004485 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004486
4487 // Process indirect outputs, first output all of the flagged copies out of
4488 // physregs.
4489 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
4490 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
4491 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman8181bd12008-07-27 21:46:04 +00004492 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004493 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
4494 }
4495
4496 // Emit the non-flagged stores from the physregs.
Dan Gohman8181bd12008-07-27 21:46:04 +00004497 SmallVector<SDValue, 8> OutChains;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004498 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
4499 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
4500 getValue(StoresToEmit[i].second),
4501 StoresToEmit[i].second, 0));
4502 if (!OutChains.empty())
4503 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4504 &OutChains[0], OutChains.size());
4505 DAG.setRoot(Chain);
4506}
4507
4508
4509void SelectionDAGLowering::visitMalloc(MallocInst &I) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004510 SDValue Src = getValue(I.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004511
Duncan Sands92c43912008-06-06 12:08:01 +00004512 MVT IntPtr = TLI.getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004513
Duncan Sandsec142ee2008-06-08 20:54:56 +00004514 if (IntPtr.bitsLT(Src.getValueType()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004515 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
Duncan Sandsec142ee2008-06-08 20:54:56 +00004516 else if (IntPtr.bitsGT(Src.getValueType()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004517 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
4518
4519 // Scale the source by the type size.
Duncan Sandsf99fdc62007-11-01 20:53:16 +00004520 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004521 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner5872a362008-01-17 07:00:52 +00004522 Src, DAG.getIntPtrConstant(ElementSize));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004523
4524 TargetLowering::ArgListTy Args;
4525 TargetLowering::ArgListEntry Entry;
4526 Entry.Node = Src;
4527 Entry.Ty = TLI.getTargetData()->getIntPtrType();
4528 Args.push_back(Entry);
4529
Dan Gohman8181bd12008-07-27 21:46:04 +00004530 std::pair<SDValue,SDValue> Result =
Duncan Sandsead972e2008-02-14 17:28:50 +00004531 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
4532 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004533 setValue(&I, Result.first); // Pointers always fit in registers
4534 DAG.setRoot(Result.second);
4535}
4536
4537void SelectionDAGLowering::visitFree(FreeInst &I) {
4538 TargetLowering::ArgListTy Args;
4539 TargetLowering::ArgListEntry Entry;
4540 Entry.Node = getValue(I.getOperand(0));
4541 Entry.Ty = TLI.getTargetData()->getIntPtrType();
4542 Args.push_back(Entry);
Duncan Sands92c43912008-06-06 12:08:01 +00004543 MVT IntPtr = TLI.getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00004544 std::pair<SDValue,SDValue> Result =
Duncan Sandsead972e2008-02-14 17:28:50 +00004545 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
4546 CallingConv::C, true,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004547 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
4548 DAG.setRoot(Result.second);
4549}
4550
Evan Chenge637db12008-01-30 18:18:23 +00004551// EmitInstrWithCustomInserter - This method should be implemented by targets
4552// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004553// instructions are special in various ways, which require special support to
4554// insert. The specified MachineInstr is created but not inserted into any
4555// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chenge637db12008-01-30 18:18:23 +00004556MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004557 MachineBasicBlock *MBB) {
4558 cerr << "If a target marks an instruction with "
4559 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chenge637db12008-01-30 18:18:23 +00004560 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004561 abort();
4562 return 0;
4563}
4564
4565void SelectionDAGLowering::visitVAStart(CallInst &I) {
4566 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4567 getValue(I.getOperand(1)),
4568 DAG.getSrcValue(I.getOperand(1))));
4569}
4570
4571void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004572 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004573 getValue(I.getOperand(0)),
4574 DAG.getSrcValue(I.getOperand(0)));
4575 setValue(&I, V);
4576 DAG.setRoot(V.getValue(1));
4577}
4578
4579void SelectionDAGLowering::visitVAEnd(CallInst &I) {
4580 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4581 getValue(I.getOperand(1)),
4582 DAG.getSrcValue(I.getOperand(1))));
4583}
4584
4585void SelectionDAGLowering::visitVACopy(CallInst &I) {
4586 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4587 getValue(I.getOperand(1)),
4588 getValue(I.getOperand(2)),
4589 DAG.getSrcValue(I.getOperand(1)),
4590 DAG.getSrcValue(I.getOperand(2))));
4591}
4592
4593/// TargetLowering::LowerArguments - This is the default LowerArguments
4594/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
4595/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4596/// integrated into SDISel.
Dan Gohmane0208142008-06-30 20:31:15 +00004597void TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00004598 SmallVectorImpl<SDValue> &ArgValues) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004599 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
Dan Gohman8181bd12008-07-27 21:46:04 +00004600 SmallVector<SDValue, 3+16> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004601 Ops.push_back(DAG.getRoot());
4602 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4603 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4604
4605 // Add one result value for each formal argument.
Dan Gohmane0208142008-06-30 20:31:15 +00004606 SmallVector<MVT, 16> RetVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004607 unsigned j = 1;
4608 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4609 I != E; ++I, ++j) {
Dan Gohman1bb94262008-06-09 21:19:23 +00004610 SmallVector<MVT, 4> ValueVTs;
4611 ComputeValueVTs(*this, I->getType(), ValueVTs);
4612 for (unsigned Value = 0, NumValues = ValueVTs.size();
4613 Value != NumValues; ++Value) {
4614 MVT VT = ValueVTs[Value];
4615 const Type *ArgTy = VT.getTypeForMVT();
4616 ISD::ArgFlagsTy Flags;
4617 unsigned OriginalAlignment =
4618 getTargetData()->getABITypeAlignment(ArgTy);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004619
Dan Gohman1bb94262008-06-09 21:19:23 +00004620 if (F.paramHasAttr(j, ParamAttr::ZExt))
4621 Flags.setZExt();
4622 if (F.paramHasAttr(j, ParamAttr::SExt))
4623 Flags.setSExt();
4624 if (F.paramHasAttr(j, ParamAttr::InReg))
4625 Flags.setInReg();
4626 if (F.paramHasAttr(j, ParamAttr::StructRet))
4627 Flags.setSRet();
4628 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
4629 Flags.setByVal();
4630 const PointerType *Ty = cast<PointerType>(I->getType());
4631 const Type *ElementTy = Ty->getElementType();
4632 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
4633 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4634 // For ByVal, alignment should be passed from FE. BE will guess if
4635 // this info is not there but there are cases it cannot get right.
4636 if (F.getParamAlignment(j))
4637 FrameAlign = F.getParamAlignment(j);
4638 Flags.setByValAlign(FrameAlign);
4639 Flags.setByValSize(FrameSize);
4640 }
4641 if (F.paramHasAttr(j, ParamAttr::Nest))
4642 Flags.setNest();
4643 Flags.setOrigAlign(OriginalAlignment);
Duncan Sandse111ce82008-02-11 20:58:28 +00004644
Dan Gohman1bb94262008-06-09 21:19:23 +00004645 MVT RegisterVT = getRegisterType(VT);
4646 unsigned NumRegs = getNumRegisters(VT);
4647 for (unsigned i = 0; i != NumRegs; ++i) {
4648 RetVals.push_back(RegisterVT);
4649 ISD::ArgFlagsTy MyFlags = Flags;
4650 if (NumRegs > 1 && i == 0)
4651 MyFlags.setSplit();
4652 // if it isn't first piece, alignment must be 1
4653 else if (i > 0)
4654 MyFlags.setOrigAlign(1);
4655 Ops.push_back(DAG.getArgFlags(MyFlags));
4656 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004657 }
4658 }
4659
4660 RetVals.push_back(MVT::Other);
4661
4662 // Create the node.
4663 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner5cb5add2008-02-13 07:39:09 +00004664 DAG.getVTList(&RetVals[0], RetVals.size()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004665 &Ops[0], Ops.size()).Val;
Chris Lattner5cb5add2008-02-13 07:39:09 +00004666
4667 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4668 // allows exposing the loads that may be part of the argument access to the
4669 // first DAGCombiner pass.
Dan Gohman8181bd12008-07-27 21:46:04 +00004670 SDValue TmpRes = LowerOperation(SDValue(Result, 0), DAG);
Chris Lattner5cb5add2008-02-13 07:39:09 +00004671
4672 // The number of results should match up, except that the lowered one may have
4673 // an extra flag result.
4674 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4675 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4676 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4677 && "Lowering produced unexpected number of results!");
Dan Gohman890404f2008-07-21 21:04:07 +00004678
4679 // The FORMAL_ARGUMENTS node itself is likely no longer needed.
4680 if (Result != TmpRes.Val && Result->use_empty()) {
4681 HandleSDNode Dummy(DAG.getRoot());
4682 DAG.RemoveDeadNode(Result);
4683 }
4684
Chris Lattner5cb5add2008-02-13 07:39:09 +00004685 Result = TmpRes.Val;
4686
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004687 unsigned NumArgRegs = Result->getNumValues() - 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00004688 DAG.setRoot(SDValue(Result, NumArgRegs));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004689
4690 // Set up the return result vector.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004691 unsigned i = 0;
4692 unsigned Idx = 1;
4693 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4694 ++I, ++Idx) {
Dan Gohman1bb94262008-06-09 21:19:23 +00004695 SmallVector<MVT, 4> ValueVTs;
4696 ComputeValueVTs(*this, I->getType(), ValueVTs);
4697 for (unsigned Value = 0, NumValues = ValueVTs.size();
4698 Value != NumValues; ++Value) {
4699 MVT VT = ValueVTs[Value];
4700 MVT PartVT = getRegisterType(VT);
Duncan Sandse111ce82008-02-11 20:58:28 +00004701
Dan Gohman1bb94262008-06-09 21:19:23 +00004702 unsigned NumParts = getNumRegisters(VT);
Dan Gohman8181bd12008-07-27 21:46:04 +00004703 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohman1bb94262008-06-09 21:19:23 +00004704 for (unsigned j = 0; j != NumParts; ++j)
Dan Gohman8181bd12008-07-27 21:46:04 +00004705 Parts[j] = SDValue(Result, i++);
Duncan Sandse111ce82008-02-11 20:58:28 +00004706
Dan Gohman1bb94262008-06-09 21:19:23 +00004707 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4708 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4709 AssertOp = ISD::AssertSext;
4710 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4711 AssertOp = ISD::AssertZext;
Duncan Sandse111ce82008-02-11 20:58:28 +00004712
Dan Gohmane0208142008-06-30 20:31:15 +00004713 ArgValues.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
4714 AssertOp));
Dan Gohman1bb94262008-06-09 21:19:23 +00004715 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004716 }
4717 assert(i == NumArgRegs && "Argument register count mismatch!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004718}
4719
4720
4721/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4722/// implementation, which just inserts an ISD::CALL node, which is later custom
4723/// lowered by the target to something concrete. FIXME: When all targets are
4724/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
Dan Gohman8181bd12008-07-27 21:46:04 +00004725std::pair<SDValue, SDValue>
4726TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sandsead972e2008-02-14 17:28:50 +00004727 bool RetSExt, bool RetZExt, bool isVarArg,
4728 unsigned CallingConv, bool isTailCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00004729 SDValue Callee,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004730 ArgListTy &Args, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004731 SmallVector<SDValue, 32> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004732 Ops.push_back(Chain); // Op#0 - Chain
4733 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4734 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4735 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4736 Ops.push_back(Callee);
4737
4738 // Handle all of the outgoing arguments.
4739 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Dan Gohman1bb94262008-06-09 21:19:23 +00004740 SmallVector<MVT, 4> ValueVTs;
4741 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
4742 for (unsigned Value = 0, NumValues = ValueVTs.size();
4743 Value != NumValues; ++Value) {
4744 MVT VT = ValueVTs[Value];
4745 const Type *ArgTy = VT.getTypeForMVT();
Dan Gohman8181bd12008-07-27 21:46:04 +00004746 SDValue Op = SDValue(Args[i].Node.Val, Args[i].Node.ResNo + Value);
Dan Gohman1bb94262008-06-09 21:19:23 +00004747 ISD::ArgFlagsTy Flags;
4748 unsigned OriginalAlignment =
4749 getTargetData()->getABITypeAlignment(ArgTy);
Duncan Sandsc93fae32008-03-21 09:14:45 +00004750
Dan Gohman1bb94262008-06-09 21:19:23 +00004751 if (Args[i].isZExt)
4752 Flags.setZExt();
4753 if (Args[i].isSExt)
4754 Flags.setSExt();
4755 if (Args[i].isInReg)
4756 Flags.setInReg();
4757 if (Args[i].isSRet)
4758 Flags.setSRet();
4759 if (Args[i].isByVal) {
4760 Flags.setByVal();
4761 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
4762 const Type *ElementTy = Ty->getElementType();
4763 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
4764 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4765 // For ByVal, alignment should come from FE. BE will guess if this
4766 // info is not there but there are cases it cannot get right.
4767 if (Args[i].Alignment)
4768 FrameAlign = Args[i].Alignment;
4769 Flags.setByValAlign(FrameAlign);
4770 Flags.setByValSize(FrameSize);
4771 }
4772 if (Args[i].isNest)
4773 Flags.setNest();
4774 Flags.setOrigAlign(OriginalAlignment);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004775
Dan Gohman1bb94262008-06-09 21:19:23 +00004776 MVT PartVT = getRegisterType(VT);
4777 unsigned NumParts = getNumRegisters(VT);
Dan Gohman8181bd12008-07-27 21:46:04 +00004778 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohman1bb94262008-06-09 21:19:23 +00004779 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Duncan Sandse111ce82008-02-11 20:58:28 +00004780
Dan Gohman1bb94262008-06-09 21:19:23 +00004781 if (Args[i].isSExt)
4782 ExtendKind = ISD::SIGN_EXTEND;
4783 else if (Args[i].isZExt)
4784 ExtendKind = ISD::ZERO_EXTEND;
Duncan Sandse111ce82008-02-11 20:58:28 +00004785
Dan Gohman1bb94262008-06-09 21:19:23 +00004786 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Duncan Sandse111ce82008-02-11 20:58:28 +00004787
Dan Gohman1bb94262008-06-09 21:19:23 +00004788 for (unsigned i = 0; i != NumParts; ++i) {
4789 // if it isn't first piece, alignment must be 1
4790 ISD::ArgFlagsTy MyFlags = Flags;
4791 if (NumParts > 1 && i == 0)
4792 MyFlags.setSplit();
4793 else if (i != 0)
4794 MyFlags.setOrigAlign(1);
Duncan Sandse111ce82008-02-11 20:58:28 +00004795
Dan Gohman1bb94262008-06-09 21:19:23 +00004796 Ops.push_back(Parts[i]);
4797 Ops.push_back(DAG.getArgFlags(MyFlags));
4798 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004799 }
4800 }
4801
Dan Gohman3fdea2e2008-03-11 21:11:25 +00004802 // Figure out the result value types. We start by making a list of
Dan Gohman30a71f52008-04-25 18:27:55 +00004803 // the potentially illegal return value types.
Duncan Sands92c43912008-06-06 12:08:01 +00004804 SmallVector<MVT, 4> LoweredRetTys;
4805 SmallVector<MVT, 4> RetTys;
Dan Gohman30a71f52008-04-25 18:27:55 +00004806 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohman3fdea2e2008-03-11 21:11:25 +00004807
Dan Gohman30a71f52008-04-25 18:27:55 +00004808 // Then we translate that to a list of legal types.
4809 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Duncan Sands92c43912008-06-06 12:08:01 +00004810 MVT VT = RetTys[I];
4811 MVT RegisterVT = getRegisterType(VT);
Dan Gohman3fdea2e2008-03-11 21:11:25 +00004812 unsigned NumRegs = getNumRegisters(VT);
4813 for (unsigned i = 0; i != NumRegs; ++i)
4814 LoweredRetTys.push_back(RegisterVT);
4815 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004816
Dan Gohman3fdea2e2008-03-11 21:11:25 +00004817 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004818
4819 // Create the CALL node.
Dan Gohman8181bd12008-07-27 21:46:04 +00004820 SDValue Res = DAG.getNode(ISD::CALL,
Dan Gohman3fdea2e2008-03-11 21:11:25 +00004821 DAG.getVTList(&LoweredRetTys[0],
4822 LoweredRetTys.size()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004823 &Ops[0], Ops.size());
Dan Gohman3fdea2e2008-03-11 21:11:25 +00004824 Chain = Res.getValue(LoweredRetTys.size() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004825
4826 // Gather up the call result into a single value.
4827 if (RetTy != Type::VoidTy) {
Duncan Sandsead972e2008-02-14 17:28:50 +00004828 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4829
4830 if (RetSExt)
4831 AssertOp = ISD::AssertSext;
4832 else if (RetZExt)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004833 AssertOp = ISD::AssertZext;
Duncan Sandsead972e2008-02-14 17:28:50 +00004834
Dan Gohman8181bd12008-07-27 21:46:04 +00004835 SmallVector<SDValue, 4> ReturnValues;
Dan Gohman3fdea2e2008-03-11 21:11:25 +00004836 unsigned RegNo = 0;
Dan Gohman30a71f52008-04-25 18:27:55 +00004837 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Duncan Sands92c43912008-06-06 12:08:01 +00004838 MVT VT = RetTys[I];
4839 MVT RegisterVT = getRegisterType(VT);
Dan Gohman3fdea2e2008-03-11 21:11:25 +00004840 unsigned NumRegs = getNumRegisters(VT);
4841 unsigned RegNoEnd = NumRegs + RegNo;
Dan Gohman8181bd12008-07-27 21:46:04 +00004842 SmallVector<SDValue, 4> Results;
Dan Gohman3fdea2e2008-03-11 21:11:25 +00004843 for (; RegNo != RegNoEnd; ++RegNo)
4844 Results.push_back(Res.getValue(RegNo));
Dan Gohman8181bd12008-07-27 21:46:04 +00004845 SDValue ReturnValue =
Dan Gohman3fdea2e2008-03-11 21:11:25 +00004846 getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4847 AssertOp);
4848 ReturnValues.push_back(ReturnValue);
4849 }
Duncan Sandsf19591c2008-06-30 10:19:09 +00004850 Res = DAG.getMergeValues(DAG.getVTList(&RetTys[0], RetTys.size()),
4851 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004852 }
4853
4854 return std::make_pair(Res, Chain);
4855}
4856
Dan Gohman8181bd12008-07-27 21:46:04 +00004857SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004858 assert(0 && "LowerOperation not implemented for this target!");
4859 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00004860 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004861}
4862
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004863
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004864//===----------------------------------------------------------------------===//
4865// SelectionDAGISel code
4866//===----------------------------------------------------------------------===//
4867
Duncan Sands92c43912008-06-06 12:08:01 +00004868unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner1b989192007-12-31 04:13:23 +00004869 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004870}
4871
4872void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
4873 AU.addRequired<AliasAnalysis>();
Gordon Henriksendf87fdc2008-01-07 01:30:38 +00004874 AU.addRequired<CollectorModuleMetadata>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004875 AU.setPreservesAll();
4876}
4877
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004878bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohmancc863aa2007-08-27 16:26:13 +00004879 // Get alias analysis for load/store combining.
4880 AA = &getAnalysis<AliasAnalysis>();
4881
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004882 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksendf87fdc2008-01-07 01:30:38 +00004883 if (MF.getFunction()->hasCollector())
4884 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4885 else
4886 GCI = 0;
Chris Lattner1b989192007-12-31 04:13:23 +00004887 RegInfo = &MF.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004888 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
4889
4890 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4891
Dale Johannesen85535762008-04-02 00:25:04 +00004892 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4893 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4894 // Mark landing pad.
4895 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004896
Dan Gohmaned825d12008-07-07 23:02:41 +00004897 SelectAllBasicBlocks(Fn, MF, FuncInfo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004898
4899 // Add function live-ins to entry block live-in set.
4900 BasicBlock *EntryBB = &Fn.getEntryBlock();
4901 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner1b989192007-12-31 04:13:23 +00004902 if (!RegInfo->livein_empty())
4903 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4904 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004905 BB->addLiveIn(I->first);
4906
4907#ifndef NDEBUG
4908 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4909 "Not all catch info was assigned to a landing pad!");
4910#endif
4911
4912 return true;
4913}
4914
Chris Lattner02d73b32008-04-28 07:16:35 +00004915void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004916 SDValue Op = getValue(V);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004917 assert((Op.getOpcode() != ISD::CopyFromReg ||
4918 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
4919 "Copy from a reg to the same reg!");
Dan Gohman9fe5bd62008-03-27 19:56:19 +00004920 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004921
Dan Gohman30a71f52008-04-25 18:27:55 +00004922 RegsForValue RFV(TLI, Reg, V->getType());
Dan Gohman8181bd12008-07-27 21:46:04 +00004923 SDValue Chain = DAG.getEntryNode();
Dan Gohman30a71f52008-04-25 18:27:55 +00004924 RFV.getCopyToRegs(Op, DAG, Chain, 0);
4925 PendingExports.push_back(Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004926}
4927
4928void SelectionDAGISel::
Dan Gohman9fe5bd62008-03-27 19:56:19 +00004929LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004930 // If this is the entry block, emit arguments.
4931 Function &F = *LLVMBB->getParent();
4932 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Dan Gohman8181bd12008-07-27 21:46:04 +00004933 SDValue OldRoot = SDL.DAG.getRoot();
4934 SmallVector<SDValue, 16> Args;
Dan Gohmane0208142008-06-30 20:31:15 +00004935 TLI.LowerArguments(F, SDL.DAG, Args);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004936
4937 unsigned a = 0;
4938 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
Dan Gohman1bb94262008-06-09 21:19:23 +00004939 AI != E; ++AI) {
4940 SmallVector<MVT, 4> ValueVTs;
4941 ComputeValueVTs(TLI, AI->getType(), ValueVTs);
4942 unsigned NumValues = ValueVTs.size();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004943 if (!AI->use_empty()) {
Duncan Sands698842f2008-07-02 17:40:58 +00004944 SDL.setValue(AI, SDL.DAG.getMergeValues(&Args[a], NumValues));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004945 // If this argument is live outside of the entry block, insert a copy from
4946 // whereever we got it to the vreg that other BB's will reference it as.
4947 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4948 if (VMI != FuncInfo.ValueMap.end()) {
Dan Gohman9fe5bd62008-03-27 19:56:19 +00004949 SDL.CopyValueToVirtualRegister(AI, VMI->second);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004950 }
4951 }
Dan Gohman1bb94262008-06-09 21:19:23 +00004952 a += NumValues;
4953 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004954
4955 // Finally, if the target has anything special to do, allow it to do so.
4956 // FIXME: this should insert code into the DAG!
4957 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
4958}
4959
4960static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4961 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004962 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
4963 if (isSelector(I)) {
4964 // Apply the catch info to DestBB.
4965 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4966#ifndef NDEBUG
Duncan Sands9b7e1482007-11-15 09:54:37 +00004967 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4968 FLI.CatchInfoFound.insert(I);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004969#endif
4970 }
4971}
4972
Arnold Schwaighofera0032722008-04-30 09:16:33 +00004973/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
4974/// whether object offset >= 0.
4975static bool
Dan Gohman8181bd12008-07-27 21:46:04 +00004976IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00004977 if (!isa<FrameIndexSDNode>(Op)) return false;
4978
4979 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
4980 int FrameIdx = FrameIdxNode->getIndex();
4981 return MFI->isFixedObjectIndex(FrameIdx) &&
4982 MFI->getObjectOffset(FrameIdx) >= 0;
4983}
4984
4985/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
4986/// possibly be overwritten when lowering the outgoing arguments in a tail
4987/// call. Currently the implementation of this call is very conservative and
4988/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
4989/// virtual registers would be overwritten by direct lowering.
Dan Gohman8181bd12008-07-27 21:46:04 +00004990static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00004991 MachineFrameInfo * MFI) {
4992 RegisterSDNode * OpReg = NULL;
4993 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
4994 (Op.getOpcode()== ISD::CopyFromReg &&
4995 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
4996 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
4997 (Op.getOpcode() == ISD::LOAD &&
4998 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
4999 (Op.getOpcode() == ISD::MERGE_VALUES &&
5000 Op.getOperand(Op.ResNo).getOpcode() == ISD::LOAD &&
5001 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.ResNo).
5002 getOperand(1))))
5003 return true;
5004 return false;
5005}
5006
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005007/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00005008/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005009static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
5010 TargetLowering& TLI) {
5011 SDNode * Ret = NULL;
Dan Gohman8181bd12008-07-27 21:46:04 +00005012 SDValue Terminator = DAG.getRoot();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005013
5014 // Find RET node.
5015 if (Terminator.getOpcode() == ISD::RET) {
5016 Ret = Terminator.Val;
5017 }
5018
5019 // Fix tail call attribute of CALL nodes.
5020 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohmaned825d12008-07-07 23:02:41 +00005021 BI = DAG.allnodes_end(); BI != BE; ) {
5022 --BI;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005023 if (BI->getOpcode() == ISD::CALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005024 SDValue OpRet(Ret, 0);
5025 SDValue OpCall(BI, 0);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005026 bool isMarkedTailCall =
5027 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
5028 // If CALL node has tail call attribute set to true and the call is not
5029 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00005030 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005031 // must correctly identify tail call optimizable calls.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00005032 if (!isMarkedTailCall) continue;
5033 if (Ret==NULL ||
5034 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG)) {
5035 // Not eligible. Mark CALL node as non tail call.
Dan Gohman8181bd12008-07-27 21:46:04 +00005036 SmallVector<SDValue, 32> Ops;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005037 unsigned idx=0;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00005038 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
5039 E = OpCall.Val->op_end(); I != E; I++, idx++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005040 if (idx!=3)
5041 Ops.push_back(*I);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00005042 else
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005043 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
5044 }
5045 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighofera0032722008-04-30 09:16:33 +00005046 } else {
5047 // Look for tail call clobbered arguments. Emit a series of
5048 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman8181bd12008-07-27 21:46:04 +00005049 SmallVector<SDValue, 32> Ops;
5050 SDValue Chain = OpCall.getOperand(0), InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00005051 unsigned idx=0;
5052 for(SDNode::op_iterator I = OpCall.Val->op_begin(),
5053 E = OpCall.Val->op_end(); I != E; I++, idx++) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005054 SDValue Arg = *I;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00005055 if (idx > 4 && (idx % 2)) {
5056 bool isByVal = cast<ARG_FLAGSSDNode>(OpCall.getOperand(idx+1))->
5057 getArgFlags().isByVal();
5058 MachineFunction &MF = DAG.getMachineFunction();
5059 MachineFrameInfo *MFI = MF.getFrameInfo();
5060 if (!isByVal &&
5061 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005062 MVT VT = Arg.getValueType();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00005063 unsigned VReg = MF.getRegInfo().
5064 createVirtualRegister(TLI.getRegClassFor(VT));
5065 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
5066 InFlag = Chain.getValue(1);
5067 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
5068 Chain = Arg.getValue(1);
5069 InFlag = Arg.getValue(2);
5070 }
5071 }
5072 Ops.push_back(Arg);
5073 }
5074 // Link in chain of CopyTo/CopyFromReg.
5075 Ops[0] = Chain;
5076 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005077 }
5078 }
5079 }
5080}
5081
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005082void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
5083 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
5084 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksendf87fdc2008-01-07 01:30:38 +00005085 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005086
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005087 // Lower any arguments needed in this block if this is the entry block.
5088 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Dan Gohman9fe5bd62008-03-27 19:56:19 +00005089 LowerArguments(LLVMBB, SDL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005090
5091 BB = FuncInfo.MBBMap[LLVMBB];
5092 SDL.setCurrentBasicBlock(BB);
5093
5094 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
5095
Dale Johannesen85535762008-04-02 00:25:04 +00005096 if (MMI && BB->isLandingPad()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005097 // Add a label to mark the beginning of the landing pad. Deletion of the
5098 // landing pad can thus be detected via the MachineModuleInfo.
5099 unsigned LabelID = MMI->addLandingPad(BB);
Dan Gohmanfa607c92008-07-01 00:05:16 +00005100 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, DAG.getEntryNode(), LabelID));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005101
5102 // Mark exception register as live in.
5103 unsigned Reg = TLI.getExceptionAddressRegister();
5104 if (Reg) BB->addLiveIn(Reg);
5105
5106 // Mark exception selector register as live in.
5107 Reg = TLI.getExceptionSelectorRegister();
5108 if (Reg) BB->addLiveIn(Reg);
5109
5110 // FIXME: Hack around an exception handling flaw (PR1508): the personality
5111 // function and list of typeids logically belong to the invoke (or, if you
5112 // like, the basic block containing the invoke), and need to be associated
5113 // with it in the dwarf exception handling tables. Currently however the
5114 // information is provided by an intrinsic (eh.selector) that can be moved
5115 // to unexpected places by the optimizers: if the unwind edge is critical,
5116 // then breaking it can result in the intrinsics being in the successor of
5117 // the landing pad, not the landing pad itself. This results in exceptions
5118 // not being caught because no typeids are associated with the invoke.
5119 // This may not be the only way things can go wrong, but it is the only way
5120 // we try to work around for the moment.
5121 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
5122
5123 if (Br && Br->isUnconditional()) { // Critical edge?
5124 BasicBlock::iterator I, E;
5125 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
5126 if (isSelector(I))
5127 break;
5128
5129 if (I == E)
5130 // No catch info found - try to extract some from the successor.
5131 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
5132 }
5133 }
5134
5135 // Lower all of the non-terminator instructions.
5136 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
5137 I != E; ++I)
5138 SDL.visit(*I);
5139
5140 // Ensure that all instructions which are used outside of their defining
5141 // blocks are available as virtual registers. Invoke is handled elsewhere.
5142 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
5143 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
5144 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
5145 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman9fe5bd62008-03-27 19:56:19 +00005146 SDL.CopyValueToVirtualRegister(I, VMI->second);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005147 }
5148
5149 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5150 // ensure constants are generated when needed. Remember the virtual registers
5151 // that need to be added to the Machine PHI nodes as input. We cannot just
5152 // directly add them, because expansion might result in multiple MBB's for one
5153 // BB. As such, the start of the BB might correspond to a different MBB than
5154 // the end.
5155 //
5156 TerminatorInst *TI = LLVMBB->getTerminator();
5157
5158 // Emit constants only once even if used by multiple PHI nodes.
5159 std::map<Constant*, unsigned> ConstantsOut;
5160
5161 // Vector bool would be better, but vector<bool> is really slow.
5162 std::vector<unsigned char> SuccsHandled;
5163 if (TI->getNumSuccessors())
5164 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
5165
5166 // Check successor nodes' PHI nodes that expect a constant to be available
5167 // from this block.
5168 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5169 BasicBlock *SuccBB = TI->getSuccessor(succ);
5170 if (!isa<PHINode>(SuccBB->begin())) continue;
5171 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
5172
5173 // If this terminator has multiple identical successors (common for
5174 // switches), only handle each succ once.
5175 unsigned SuccMBBNo = SuccMBB->getNumber();
5176 if (SuccsHandled[SuccMBBNo]) continue;
5177 SuccsHandled[SuccMBBNo] = true;
5178
5179 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5180 PHINode *PN;
5181
5182 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5183 // nodes and Machine PHI nodes, but the incoming operands have not been
5184 // emitted yet.
5185 for (BasicBlock::iterator I = SuccBB->begin();
5186 (PN = dyn_cast<PHINode>(I)); ++I) {
5187 // Ignore dead phi's.
5188 if (PN->use_empty()) continue;
5189
5190 unsigned Reg;
5191 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5192
5193 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5194 unsigned &RegOut = ConstantsOut[C];
5195 if (RegOut == 0) {
5196 RegOut = FuncInfo.CreateRegForValue(C);
Dan Gohman9fe5bd62008-03-27 19:56:19 +00005197 SDL.CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005198 }
5199 Reg = RegOut;
5200 } else {
5201 Reg = FuncInfo.ValueMap[PHIOp];
5202 if (Reg == 0) {
5203 assert(isa<AllocaInst>(PHIOp) &&
5204 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5205 "Didn't codegen value into a register!??");
5206 Reg = FuncInfo.CreateRegForValue(PHIOp);
Dan Gohman9fe5bd62008-03-27 19:56:19 +00005207 SDL.CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005208 }
5209 }
5210
5211 // Remember that this register needs to added to the machine PHI node as
5212 // the input for this MBB.
Duncan Sands92c43912008-06-06 12:08:01 +00005213 MVT VT = TLI.getValueType(PN->getType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005214 unsigned NumRegisters = TLI.getNumRegisters(VT);
5215 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
5216 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
5217 }
5218 }
5219 ConstantsOut.clear();
5220
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005221 // Lower the terminator after the copies are emitted.
5222 SDL.visit(*LLVMBB->getTerminator());
5223
5224 // Copy over any CaseBlock records that may now exist due to SwitchInst
5225 // lowering, as well as any jump table information.
5226 SwitchCases.clear();
5227 SwitchCases = SDL.SwitchCases;
5228 JTCases.clear();
5229 JTCases = SDL.JTCases;
5230 BitTestCases.clear();
5231 BitTestCases = SDL.BitTestCases;
5232
5233 // Make sure the root of the DAG is up-to-date.
Dan Gohman9fe5bd62008-03-27 19:56:19 +00005234 DAG.setRoot(SDL.getControlRoot());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005235
5236 // Check whether calls in this block are real tail calls. Fix up CALL nodes
5237 // with correct tailcall attribute so that the target can rely on the tailcall
5238 // attribute indicating whether the call is really eligible for tail call
5239 // optimization.
5240 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005241}
5242
Chris Lattner68068cc2008-06-17 06:09:18 +00005243void SelectionDAGISel::ComputeLiveOutVRegInfo(SelectionDAG &DAG) {
5244 SmallPtrSet<SDNode*, 128> VisitedNodes;
5245 SmallVector<SDNode*, 128> Worklist;
5246
5247 Worklist.push_back(DAG.getRoot().Val);
5248
5249 APInt Mask;
5250 APInt KnownZero;
5251 APInt KnownOne;
5252
5253 while (!Worklist.empty()) {
5254 SDNode *N = Worklist.back();
5255 Worklist.pop_back();
5256
5257 // If we've already seen this node, ignore it.
5258 if (!VisitedNodes.insert(N))
5259 continue;
5260
5261 // Otherwise, add all chain operands to the worklist.
5262 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
5263 if (N->getOperand(i).getValueType() == MVT::Other)
5264 Worklist.push_back(N->getOperand(i).Val);
5265
5266 // If this is a CopyToReg with a vreg dest, process it.
5267 if (N->getOpcode() != ISD::CopyToReg)
5268 continue;
5269
5270 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
5271 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
5272 continue;
5273
5274 // Ignore non-scalar or non-integer values.
Dan Gohman8181bd12008-07-27 21:46:04 +00005275 SDValue Src = N->getOperand(2);
Chris Lattner68068cc2008-06-17 06:09:18 +00005276 MVT SrcVT = Src.getValueType();
5277 if (!SrcVT.isInteger() || SrcVT.isVector())
5278 continue;
5279
5280 unsigned NumSignBits = DAG.ComputeNumSignBits(Src);
5281 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
5282 DAG.ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
5283
5284 // Only install this information if it tells us something.
5285 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
5286 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
5287 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
5288 if (DestReg >= FLI.LiveOutRegInfo.size())
5289 FLI.LiveOutRegInfo.resize(DestReg+1);
5290 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
5291 LOI.NumSignBits = NumSignBits;
5292 LOI.KnownOne = NumSignBits;
5293 LOI.KnownZero = NumSignBits;
5294 }
5295 }
5296}
5297
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005298void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohmanb552df72008-07-21 20:00:07 +00005299 std::string GroupName;
5300 if (TimePassesIsEnabled)
5301 GroupName = "Instruction Selection and Scheduling";
5302 std::string BlockName;
5303 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
5304 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
5305 BlockName = DAG.getMachineFunction().getFunction()->getName() + ':' +
5306 BB->getBasicBlock()->getName();
5307
5308 DOUT << "Initial selection DAG:\n";
Dan Gohmaneebf44e2007-10-08 15:12:17 +00005309 DEBUG(DAG.dump());
Dan Gohmanb552df72008-07-21 20:00:07 +00005310
5311 if (ViewDAGCombine1) DAG.viewGraph("dag-combine1 input for " + BlockName);
Dan Gohmaneebf44e2007-10-08 15:12:17 +00005312
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005313 // Run the DAG combiner in pre-legalize mode.
Evan Cheng19733c42008-07-01 17:59:20 +00005314 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +00005315 NamedRegionTimer T("DAG Combining 1", GroupName);
Evan Cheng19733c42008-07-01 17:59:20 +00005316 DAG.Combine(false, *AA);
5317 } else {
5318 DAG.Combine(false, *AA);
5319 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005320
Dan Gohmaneebf44e2007-10-08 15:12:17 +00005321 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005322 DEBUG(DAG.dump());
Duncan Sands31ddf4c2008-07-17 17:06:03 +00005323
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005324 // Second step, hack on the DAG until it only uses operations and types that
5325 // the target supports.
Duncan Sands31ddf4c2008-07-17 17:06:03 +00005326 if (EnableLegalizeTypes) {// Enable this some day.
Dan Gohmanb552df72008-07-21 20:00:07 +00005327 if (ViewLegalizeTypesDAGs) DAG.viewGraph("legalize-types input for " +
5328 BlockName);
5329
5330 if (TimePassesIsEnabled) {
5331 NamedRegionTimer T("Type Legalization", GroupName);
5332 DAG.LegalizeTypes();
5333 } else {
5334 DAG.LegalizeTypes();
5335 }
5336
5337 DOUT << "Type-legalized selection DAG:\n";
5338 DEBUG(DAG.dump());
5339
Chris Lattnerb29a6a42008-07-10 23:37:50 +00005340 // TODO: enable a dag combine pass here.
5341 }
Duncan Sands31ddf4c2008-07-17 17:06:03 +00005342
Dan Gohmanb552df72008-07-21 20:00:07 +00005343 if (ViewLegalizeDAGs) DAG.viewGraph("legalize input for " + BlockName);
5344
Evan Cheng19733c42008-07-01 17:59:20 +00005345 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +00005346 NamedRegionTimer T("DAG Legalization", GroupName);
Evan Cheng19733c42008-07-01 17:59:20 +00005347 DAG.Legalize();
5348 } else {
5349 DAG.Legalize();
5350 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005351
5352 DOUT << "Legalized selection DAG:\n";
5353 DEBUG(DAG.dump());
5354
Dan Gohmanb552df72008-07-21 20:00:07 +00005355 if (ViewDAGCombine2) DAG.viewGraph("dag-combine2 input for " + BlockName);
5356
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005357 // Run the DAG combiner in post-legalize mode.
Evan Cheng19733c42008-07-01 17:59:20 +00005358 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +00005359 NamedRegionTimer T("DAG Combining 2", GroupName);
Evan Cheng19733c42008-07-01 17:59:20 +00005360 DAG.Combine(true, *AA);
5361 } else {
5362 DAG.Combine(true, *AA);
5363 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005364
Dan Gohmaneebf44e2007-10-08 15:12:17 +00005365 DOUT << "Optimized legalized selection DAG:\n";
5366 DEBUG(DAG.dump());
5367
Dan Gohmanb552df72008-07-21 20:00:07 +00005368 if (ViewISelDAGs) DAG.viewGraph("isel input for " + BlockName);
Chris Lattner68068cc2008-06-17 06:09:18 +00005369
Evan Cheng598f94d2008-07-01 18:15:04 +00005370 if (!FastISel && EnableValueProp)
Chris Lattner68068cc2008-06-17 06:09:18 +00005371 ComputeLiveOutVRegInfo(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005372
5373 // Third, instruction select all of the operations to machine code, adding the
5374 // code to the MachineBasicBlock.
Evan Cheng19733c42008-07-01 17:59:20 +00005375 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +00005376 NamedRegionTimer T("Instruction Selection", GroupName);
Evan Cheng19733c42008-07-01 17:59:20 +00005377 InstructionSelect(DAG);
5378 } else {
5379 InstructionSelect(DAG);
5380 }
Evan Cheng34fd4f32008-06-30 20:45:06 +00005381
Dan Gohmanb552df72008-07-21 20:00:07 +00005382 DOUT << "Selected selection DAG:\n";
5383 DEBUG(DAG.dump());
5384
5385 if (ViewSchedDAGs) DAG.viewGraph("scheduler input for " + BlockName);
5386
Dan Gohman368a08b2008-07-14 18:19:29 +00005387 // Schedule machine code.
5388 ScheduleDAG *Scheduler;
5389 if (TimePassesIsEnabled) {
5390 NamedRegionTimer T("Instruction Scheduling", GroupName);
5391 Scheduler = Schedule(DAG);
5392 } else {
5393 Scheduler = Schedule(DAG);
5394 }
5395
Dan Gohmanb552df72008-07-21 20:00:07 +00005396 if (ViewSUnitDAGs) Scheduler->viewGraph();
5397
Evan Cheng34fd4f32008-06-30 20:45:06 +00005398 // Emit machine code to BB. This can change 'BB' to the last block being
5399 // inserted into.
Evan Cheng19733c42008-07-01 17:59:20 +00005400 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +00005401 NamedRegionTimer T("Instruction Creation", GroupName);
5402 BB = Scheduler->EmitSchedule();
Evan Cheng19733c42008-07-01 17:59:20 +00005403 } else {
Dan Gohman368a08b2008-07-14 18:19:29 +00005404 BB = Scheduler->EmitSchedule();
5405 }
5406
5407 // Free the scheduler state.
5408 if (TimePassesIsEnabled) {
5409 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
5410 delete Scheduler;
5411 } else {
5412 delete Scheduler;
Evan Cheng19733c42008-07-01 17:59:20 +00005413 }
Evan Cheng34fd4f32008-06-30 20:45:06 +00005414
5415 // Perform target specific isel post processing.
Evan Cheng19733c42008-07-01 17:59:20 +00005416 if (TimePassesIsEnabled) {
Dan Gohman368a08b2008-07-14 18:19:29 +00005417 NamedRegionTimer T("Instruction Selection Post Processing", GroupName);
Dan Gohmanb552df72008-07-21 20:00:07 +00005418 InstructionSelectPostProcessing();
Evan Cheng19733c42008-07-01 17:59:20 +00005419 } else {
Dan Gohmanb552df72008-07-21 20:00:07 +00005420 InstructionSelectPostProcessing();
Evan Cheng19733c42008-07-01 17:59:20 +00005421 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005422
5423 DOUT << "Selected machine code:\n";
5424 DEBUG(BB->dump());
5425}
5426
Dan Gohmaned825d12008-07-07 23:02:41 +00005427void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF,
5428 FunctionLoweringInfo &FuncInfo) {
Dan Gohman2fcbc7e2008-07-28 21:51:04 +00005429 // Define NodeAllocator here so that memory allocation is reused for
Dan Gohmaned825d12008-07-07 23:02:41 +00005430 // each basic block.
Dan Gohman2fcbc7e2008-07-28 21:51:04 +00005431 NodeAllocatorType NodeAllocator;
Dan Gohmaned825d12008-07-07 23:02:41 +00005432
Dan Gohman2fcbc7e2008-07-28 21:51:04 +00005433 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
5434 SelectBasicBlock(I, MF, FuncInfo, NodeAllocator);
Dan Gohmaned825d12008-07-07 23:02:41 +00005435}
5436
Dan Gohman2fcbc7e2008-07-28 21:51:04 +00005437void
5438SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
5439 FunctionLoweringInfo &FuncInfo,
5440 NodeAllocatorType &NodeAllocator) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005441 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
5442 {
Chris Lattner68068cc2008-06-17 06:09:18 +00005443 SelectionDAG DAG(TLI, MF, FuncInfo,
Dan Gohmaned825d12008-07-07 23:02:41 +00005444 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohman2fcbc7e2008-07-28 21:51:04 +00005445 NodeAllocator);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005446 CurDAG = &DAG;
5447
5448 // First step, lower LLVM code to some DAG. This DAG may use operations and
5449 // types that are not supported by the target.
5450 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
5451
5452 // Second step, emit the lowered DAG as machine code.
5453 CodeGenAndEmitDAG(DAG);
5454 }
5455
5456 DOUT << "Total amount of phi nodes to update: "
5457 << PHINodesToUpdate.size() << "\n";
5458 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
5459 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
5460 << ", " << PHINodesToUpdate[i].second << ")\n";);
5461
5462 // Next, now that we know what the last MBB the LLVM BB expanded is, update
5463 // PHI nodes in successors.
5464 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
5465 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5466 MachineInstr *PHI = PHINodesToUpdate[i].first;
5467 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5468 "This is not a machine PHI node that we are updating!");
Chris Lattnere44906f2007-12-30 00:57:42 +00005469 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5470 false));
5471 PHI->addOperand(MachineOperand::CreateMBB(BB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005472 }
5473 return;
5474 }
5475
5476 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
5477 // Lower header first, if it wasn't already lowered
5478 if (!BitTestCases[i].Emitted) {
Chris Lattner68068cc2008-06-17 06:09:18 +00005479 SelectionDAG HSDAG(TLI, MF, FuncInfo,
Dan Gohmaned825d12008-07-07 23:02:41 +00005480 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohman2fcbc7e2008-07-28 21:51:04 +00005481 NodeAllocator);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005482 CurDAG = &HSDAG;
Gordon Henriksendf87fdc2008-01-07 01:30:38 +00005483 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005484 // Set the current basic block to the mbb we wish to insert the code into
5485 BB = BitTestCases[i].Parent;
5486 HSDL.setCurrentBasicBlock(BB);
5487 // Emit the code
5488 HSDL.visitBitTestHeader(BitTestCases[i]);
5489 HSDAG.setRoot(HSDL.getRoot());
5490 CodeGenAndEmitDAG(HSDAG);
5491 }
5492
5493 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
Chris Lattner68068cc2008-06-17 06:09:18 +00005494 SelectionDAG BSDAG(TLI, MF, FuncInfo,
Dan Gohmaned825d12008-07-07 23:02:41 +00005495 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohman2fcbc7e2008-07-28 21:51:04 +00005496 NodeAllocator);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005497 CurDAG = &BSDAG;
Gordon Henriksendf87fdc2008-01-07 01:30:38 +00005498 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005499 // Set the current basic block to the mbb we wish to insert the code into
5500 BB = BitTestCases[i].Cases[j].ThisBB;
5501 BSDL.setCurrentBasicBlock(BB);
5502 // Emit the code
5503 if (j+1 != ej)
5504 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
5505 BitTestCases[i].Reg,
5506 BitTestCases[i].Cases[j]);
5507 else
5508 BSDL.visitBitTestCase(BitTestCases[i].Default,
5509 BitTestCases[i].Reg,
5510 BitTestCases[i].Cases[j]);
5511
5512
5513 BSDAG.setRoot(BSDL.getRoot());
5514 CodeGenAndEmitDAG(BSDAG);
5515 }
5516
5517 // Update PHI Nodes
5518 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5519 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5520 MachineBasicBlock *PHIBB = PHI->getParent();
5521 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5522 "This is not a machine PHI node that we are updating!");
5523 // This is "default" BB. We have two jumps to it. From "header" BB and
5524 // from last "case" BB.
5525 if (PHIBB == BitTestCases[i].Default) {
Chris Lattnere44906f2007-12-30 00:57:42 +00005526 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5527 false));
5528 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
5529 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5530 false));
5531 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
5532 back().ThisBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005533 }
5534 // One of "cases" BB.
5535 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
5536 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
5537 if (cBB->succ_end() !=
5538 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattnere44906f2007-12-30 00:57:42 +00005539 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5540 false));
5541 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005542 }
5543 }
5544 }
5545 }
5546
5547 // If the JumpTable record is filled in, then we need to emit a jump table.
5548 // Updating the PHI nodes is tricky in this case, since we need to determine
5549 // whether the PHI is a successor of the range check MBB or the jump table MBB
5550 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
5551 // Lower header first, if it wasn't already lowered
5552 if (!JTCases[i].first.Emitted) {
Chris Lattner68068cc2008-06-17 06:09:18 +00005553 SelectionDAG HSDAG(TLI, MF, FuncInfo,
Dan Gohmaned825d12008-07-07 23:02:41 +00005554 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohman2fcbc7e2008-07-28 21:51:04 +00005555 NodeAllocator);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005556 CurDAG = &HSDAG;
Gordon Henriksendf87fdc2008-01-07 01:30:38 +00005557 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005558 // Set the current basic block to the mbb we wish to insert the code into
5559 BB = JTCases[i].first.HeaderBB;
5560 HSDL.setCurrentBasicBlock(BB);
5561 // Emit the code
5562 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
5563 HSDAG.setRoot(HSDL.getRoot());
5564 CodeGenAndEmitDAG(HSDAG);
5565 }
5566
Chris Lattner68068cc2008-06-17 06:09:18 +00005567 SelectionDAG JSDAG(TLI, MF, FuncInfo,
Dan Gohmaned825d12008-07-07 23:02:41 +00005568 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohman2fcbc7e2008-07-28 21:51:04 +00005569 NodeAllocator);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005570 CurDAG = &JSDAG;
Gordon Henriksendf87fdc2008-01-07 01:30:38 +00005571 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005572 // Set the current basic block to the mbb we wish to insert the code into
5573 BB = JTCases[i].second.MBB;
5574 JSDL.setCurrentBasicBlock(BB);
5575 // Emit the code
5576 JSDL.visitJumpTable(JTCases[i].second);
5577 JSDAG.setRoot(JSDL.getRoot());
5578 CodeGenAndEmitDAG(JSDAG);
5579
5580 // Update PHI Nodes
5581 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5582 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5583 MachineBasicBlock *PHIBB = PHI->getParent();
5584 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5585 "This is not a machine PHI node that we are updating!");
5586 // "default" BB. We can go there only from header BB.
5587 if (PHIBB == JTCases[i].second.Default) {
Chris Lattnere44906f2007-12-30 00:57:42 +00005588 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5589 false));
5590 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005591 }
5592 // JT BB. Just iterate over successors here
5593 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattnere44906f2007-12-30 00:57:42 +00005594 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5595 false));
5596 PHI->addOperand(MachineOperand::CreateMBB(BB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005597 }
5598 }
5599 }
5600
5601 // If the switch block involved a branch to one of the actual successors, we
5602 // need to update PHI nodes in that block.
5603 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5604 MachineInstr *PHI = PHINodesToUpdate[i].first;
5605 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5606 "This is not a machine PHI node that we are updating!");
5607 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattnere44906f2007-12-30 00:57:42 +00005608 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5609 false));
5610 PHI->addOperand(MachineOperand::CreateMBB(BB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005611 }
5612 }
5613
5614 // If we generated any switch lowering information, build and codegen any
5615 // additional DAGs necessary.
5616 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Chris Lattner68068cc2008-06-17 06:09:18 +00005617 SelectionDAG SDAG(TLI, MF, FuncInfo,
Dan Gohmaned825d12008-07-07 23:02:41 +00005618 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohman2fcbc7e2008-07-28 21:51:04 +00005619 NodeAllocator);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005620 CurDAG = &SDAG;
Gordon Henriksendf87fdc2008-01-07 01:30:38 +00005621 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005622
5623 // Set the current basic block to the mbb we wish to insert the code into
5624 BB = SwitchCases[i].ThisBB;
5625 SDL.setCurrentBasicBlock(BB);
5626
5627 // Emit the code
5628 SDL.visitSwitchCase(SwitchCases[i]);
5629 SDAG.setRoot(SDL.getRoot());
5630 CodeGenAndEmitDAG(SDAG);
5631
5632 // Handle any PHI nodes in successors of this chunk, as if we were coming
5633 // from the original BB before switch expansion. Note that PHI nodes can
5634 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5635 // handle them the right number of times.
5636 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
5637 for (MachineBasicBlock::iterator Phi = BB->begin();
5638 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5639 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5640 for (unsigned pn = 0; ; ++pn) {
5641 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5642 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattnere44906f2007-12-30 00:57:42 +00005643 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5644 second, false));
5645 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005646 break;
5647 }
5648 }
5649 }
5650
5651 // Don't process RHS if same block as LHS.
5652 if (BB == SwitchCases[i].FalseBB)
5653 SwitchCases[i].FalseBB = 0;
5654
5655 // If we haven't handled the RHS, do so now. Otherwise, we're done.
5656 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
5657 SwitchCases[i].FalseBB = 0;
5658 }
5659 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
5660 }
5661}
5662
5663
Dan Gohman368a08b2008-07-14 18:19:29 +00005664/// Schedule - Pick a safe ordering for instructions for each
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005665/// target node in the graph.
Dan Gohman368a08b2008-07-14 18:19:29 +00005666///
5667ScheduleDAG *SelectionDAGISel::Schedule(SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005668 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
5669
5670 if (!Ctor) {
5671 Ctor = ISHeuristic;
5672 RegisterScheduler::setDefault(Ctor);
5673 }
5674
Dan Gohman368a08b2008-07-14 18:19:29 +00005675 ScheduleDAG *Scheduler = Ctor(this, &DAG, BB, FastISel);
5676 Scheduler->Run();
Dan Gohman134c5b62007-08-28 20:32:58 +00005677
Dan Gohman368a08b2008-07-14 18:19:29 +00005678 return Scheduler;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005679}
5680
5681
5682HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5683 return new HazardRecognizer();
5684}
5685
5686//===----------------------------------------------------------------------===//
5687// Helper functions used by the generated instruction selector.
5688//===----------------------------------------------------------------------===//
5689// Calls to these methods are generated by tblgen.
5690
5691/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5692/// the dag combiner simplified the 255, we still want to match. RHS is the
5693/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5694/// specified in the .td file (e.g. 255).
Dan Gohman8181bd12008-07-27 21:46:04 +00005695bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmand6098272007-07-24 23:00:27 +00005696 int64_t DesiredMaskS) const {
Dan Gohman07961cd2008-02-25 21:11:39 +00005697 const APInt &ActualMask = RHS->getAPIntValue();
5698 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005699
5700 // If the actual mask exactly matches, success!
5701 if (ActualMask == DesiredMask)
5702 return true;
5703
5704 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman07961cd2008-02-25 21:11:39 +00005705 if (ActualMask.intersects(~DesiredMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005706 return false;
5707
5708 // Otherwise, the DAG Combiner may have proven that the value coming in is
5709 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman07961cd2008-02-25 21:11:39 +00005710 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005711 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
5712 return true;
5713
5714 // TODO: check to see if missing bits are just not demanded.
5715
5716 // Otherwise, this pattern doesn't match.
5717 return false;
5718}
5719
5720/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5721/// the dag combiner simplified the 255, we still want to match. RHS is the
5722/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5723/// specified in the .td file (e.g. 255).
Dan Gohman8181bd12008-07-27 21:46:04 +00005724bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman07961cd2008-02-25 21:11:39 +00005725 int64_t DesiredMaskS) const {
5726 const APInt &ActualMask = RHS->getAPIntValue();
5727 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005728
5729 // If the actual mask exactly matches, success!
5730 if (ActualMask == DesiredMask)
5731 return true;
5732
5733 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman07961cd2008-02-25 21:11:39 +00005734 if (ActualMask.intersects(~DesiredMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005735 return false;
5736
5737 // Otherwise, the DAG Combiner may have proven that the value coming in is
5738 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman07961cd2008-02-25 21:11:39 +00005739 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005740
Dan Gohman07961cd2008-02-25 21:11:39 +00005741 APInt KnownZero, KnownOne;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005742 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
5743
5744 // If all the missing bits in the or are already known to be set, match!
5745 if ((NeededMask & KnownOne) == NeededMask)
5746 return true;
5747
5748 // TODO: check to see if missing bits are just not demanded.
5749
5750 // Otherwise, this pattern doesn't match.
5751 return false;
5752}
5753
5754
5755/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5756/// by tblgen. Others should not call it.
5757void SelectionDAGISel::
Dan Gohman8181bd12008-07-27 21:46:04 +00005758SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops, SelectionDAG &DAG) {
5759 std::vector<SDValue> InOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005760 std::swap(InOps, Ops);
5761
5762 Ops.push_back(InOps[0]); // input chain.
5763 Ops.push_back(InOps[1]); // input asm string.
5764
5765 unsigned i = 2, e = InOps.size();
5766 if (InOps[e-1].getValueType() == MVT::Flag)
5767 --e; // Don't process a flag operand if it is here.
5768
5769 while (i != e) {
5770 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5771 if ((Flags & 7) != 4 /*MEM*/) {
5772 // Just skip over this operand, copying the operands verbatim.
5773 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5774 i += (Flags >> 3) + 1;
5775 } else {
5776 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5777 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman8181bd12008-07-27 21:46:04 +00005778 std::vector<SDValue> SelOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005779 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
5780 cerr << "Could not match memory address. Inline asm failure!\n";
5781 exit(1);
5782 }
5783
5784 // Add this to the output node.
Duncan Sands92c43912008-06-06 12:08:01 +00005785 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005786 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
5787 IntPtrTy));
5788 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5789 i += 2;
5790 }
5791 }
5792
5793 // Add the flag input back if present.
5794 if (e != InOps.size())
5795 Ops.push_back(InOps.back());
5796}
5797
5798char SelectionDAGISel::ID = 0;