blob: 6b799945b9d9fc93dad6bd02313533fd57f54ff4 [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000022def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000023 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
27 [SDNPOutFlag]>;
28def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
29 [SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000030def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000031 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000032def X86pextrw : SDNode<"X86ISD::PEXTRW",
33 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000034def X86pinsrw : SDNode<"X86ISD::PINSRW",
35 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000036
Evan Cheng2246f842006-03-18 01:23:20 +000037//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000038// SSE pattern fragments
39//===----------------------------------------------------------------------===//
40
41def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
42def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
43
Evan Cheng2246f842006-03-18 01:23:20 +000044def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
45def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000046def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
47def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
48def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
49def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000050
Evan Cheng1b32f222006-03-30 07:33:32 +000051def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
52def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000053def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
54def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000055def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
56def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
57
Evan Cheng386031a2006-03-24 07:29:27 +000058def fp32imm0 : PatLeaf<(f32 fpimm), [{
59 return N->isExactlyValue(+0.0);
60}]>;
61
Evan Chengff65e382006-04-04 21:49:39 +000062def PSxLDQ_imm : SDNodeXForm<imm, [{
63 // Transformation function: imm >> 3
64 return getI32Imm(N->getValue() >> 3);
65}]>;
66
Evan Cheng63d33002006-03-22 08:01:21 +000067// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
68// SHUFP* etc. imm.
69def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
70 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000071}]>;
72
Evan Cheng506d3df2006-03-29 23:07:14 +000073// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
74// PSHUFHW imm.
75def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
76 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
77}]>;
78
79// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
80// PSHUFLW imm.
81def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
82 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
83}]>;
84
Evan Cheng691c9232006-03-29 19:02:40 +000085def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000086 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000087}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000088
Evan Chengd9539472006-04-14 21:59:03 +000089def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
90 return X86::isSplatMask(N);
91}]>;
92
Evan Cheng2c0dbd02006-03-24 02:58:06 +000093def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
94 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000095}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000096
Evan Cheng5ced1d82006-04-06 23:23:56 +000097def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
98 return X86::isMOVHPMask(N);
99}]>;
100
101def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
102 return X86::isMOVLPMask(N);
103}]>;
104
Evan Cheng017dcc62006-04-21 01:05:10 +0000105def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
106 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000107}]>;
108
Evan Chengd9539472006-04-14 21:59:03 +0000109def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
110 return X86::isMOVSHDUPMask(N);
111}]>;
112
113def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
114 return X86::isMOVSLDUPMask(N);
115}]>;
116
Evan Cheng0038e592006-03-28 00:39:58 +0000117def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
118 return X86::isUNPCKLMask(N);
119}]>;
120
Evan Cheng4fcb9222006-03-28 02:43:26 +0000121def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
122 return X86::isUNPCKHMask(N);
123}]>;
124
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000125def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
126 return X86::isUNPCKL_v_undef_Mask(N);
127}]>;
128
Evan Cheng0188ecb2006-03-22 18:59:22 +0000129def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000130 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000131}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000132
Evan Cheng506d3df2006-03-29 23:07:14 +0000133def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
134 return X86::isPSHUFHWMask(N);
135}], SHUFFLE_get_pshufhw_imm>;
136
137def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
138 return X86::isPSHUFLWMask(N);
139}], SHUFFLE_get_pshuflw_imm>;
140
Evan Cheng3d60df42006-04-10 22:35:16 +0000141def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
142 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000143}], SHUFFLE_get_shuf_imm>;
144
Evan Cheng14aed5e2006-03-24 01:18:28 +0000145def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
146 return X86::isSHUFPMask(N);
147}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000148
Evan Cheng3d60df42006-04-10 22:35:16 +0000149def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
150 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000151}], SHUFFLE_get_shuf_imm>;
152
Evan Cheng06a8aa12006-03-17 19:55:52 +0000153//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000154// SSE scalar FP Instructions
155//===----------------------------------------------------------------------===//
156
Evan Cheng470a6ad2006-02-22 02:26:30 +0000157// Instruction templates
158// SSI - SSE1 instructions with XS prefix.
159// SDI - SSE2 instructions with XD prefix.
160// PSI - SSE1 instructions with TB prefix.
161// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000162// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
163// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000164// S3I - SSE3 instructions with TB and OpSize prefixes.
165// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000166// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000167class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
168 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
169class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
170 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
171class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
172 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
173class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
174 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000175class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
176 : X86Inst<o, F, Imm8, ops, asm>, TB, Requires<[HasSSE1]> {
177 let Pattern = pattern;
178}
179class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
180 : X86Inst<o, F, Imm8, ops, asm>, TB, OpSize, Requires<[HasSSE2]> {
181 let Pattern = pattern;
182}
Evan Cheng4b1734f2006-03-31 21:29:33 +0000183class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000184 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000185class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000186 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
187class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000188 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
189
190//===----------------------------------------------------------------------===//
191// Helpers for defining instructions that directly correspond to intrinsics.
Evan Cheng6e967402006-04-04 00:10:53 +0000192class SS_Intr<bits<8> o, string asm, Intrinsic IntId>
193 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
194 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
195class SS_Intm<bits<8> o, string asm, Intrinsic IntId>
196 : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
197 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
198class SD_Intr<bits<8> o, string asm, Intrinsic IntId>
199 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
200 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
201class SD_Intm<bits<8> o, string asm, Intrinsic IntId>
202 : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
203 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
204
205class SS_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000206 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000207 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
208class SS_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000209 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000210 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
211class SD_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000212 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000213 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
214class SD_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000215 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000216 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000217
218class PS_Intr<bits<8> o, string asm, Intrinsic IntId>
219 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
220 [(set VR128:$dst, (IntId VR128:$src))]>;
221class PS_Intm<bits<8> o, string asm, Intrinsic IntId>
222 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
223 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
224class PD_Intr<bits<8> o, string asm, Intrinsic IntId>
225 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
226 [(set VR128:$dst, (IntId VR128:$src))]>;
227class PD_Intm<bits<8> o, string asm, Intrinsic IntId>
228 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
229 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
230
231class PS_Intrr<bits<8> o, string asm, Intrinsic IntId>
232 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
233 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
234class PS_Intrm<bits<8> o, string asm, Intrinsic IntId>
235 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
236 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
237class PD_Intrr<bits<8> o, string asm, Intrinsic IntId>
238 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
239 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
240class PD_Intrm<bits<8> o, string asm, Intrinsic IntId>
241 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
242 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
243
Evan Cheng4b1734f2006-03-31 21:29:33 +0000244class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
245 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000246 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000247class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
248 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000249 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
250 (loadv4f32 addr:$src2))))]>;
251class S3_Intrr<bits<8> o, string asm, Intrinsic IntId>
252 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
253 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
254class S3_Intrm<bits<8> o, string asm, Intrinsic IntId>
255 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Cheng4b1734f2006-03-31 21:29:33 +0000256 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
257 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000258
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000259// Some 'special' instructions
260def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
261 "#IMPLICIT_DEF $dst",
262 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
263def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
264 "#IMPLICIT_DEF $dst",
265 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
266
267// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
268// scheduler into a branch sequence.
269let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
270 def CMOV_FR32 : I<0, Pseudo,
271 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
272 "#CMOV_FR32 PSEUDO!",
273 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
274 def CMOV_FR64 : I<0, Pseudo,
275 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
276 "#CMOV_FR64 PSEUDO!",
277 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000278 def CMOV_V4F32 : I<0, Pseudo,
279 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
280 "#CMOV_V4F32 PSEUDO!",
281 [(set VR128:$dst,
282 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
283 def CMOV_V2F64 : I<0, Pseudo,
284 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
285 "#CMOV_V2F64 PSEUDO!",
286 [(set VR128:$dst,
287 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
288 def CMOV_V2I64 : I<0, Pseudo,
289 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
290 "#CMOV_V2I64 PSEUDO!",
291 [(set VR128:$dst,
292 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000293}
294
295// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000296def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
297 "movss {$src, $dst|$dst, $src}", []>;
298def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
299 "movss {$src, $dst|$dst, $src}",
300 [(set FR32:$dst, (loadf32 addr:$src))]>;
301def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
302 "movsd {$src, $dst|$dst, $src}", []>;
303def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
304 "movsd {$src, $dst|$dst, $src}",
305 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000306
Evan Cheng470a6ad2006-02-22 02:26:30 +0000307def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000308 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000309 [(store FR32:$src, addr:$dst)]>;
310def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000311 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000312 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000313
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000314// Arithmetic instructions
315let isTwoAddress = 1 in {
316let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000317def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000318 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000319 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
320def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000321 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000322 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
323def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000324 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000325 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
326def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000327 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000328 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000329}
330
Evan Cheng470a6ad2006-02-22 02:26:30 +0000331def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000332 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000333 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
334def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000335 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000336 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
337def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000338 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000339 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
340def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000341 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000342 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000343
Evan Cheng470a6ad2006-02-22 02:26:30 +0000344def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000346 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
347def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000348 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000349 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
350def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000351 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000352 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
353def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000354 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000355 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000356
Evan Cheng470a6ad2006-02-22 02:26:30 +0000357def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000358 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000359 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
360def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000361 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000362 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
363def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000364 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000365 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
366def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000367 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000368 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000369}
370
Evan Cheng8703be42006-04-04 19:12:30 +0000371def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
372 "sqrtss {$src, $dst|$dst, $src}",
373 [(set FR32:$dst, (fsqrt FR32:$src))]>;
374def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000375 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000376 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000377def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000378 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000379 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000380def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000381 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000382 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
383
Evan Cheng8703be42006-04-04 19:12:30 +0000384def RSQRTSSr : SSI<0x52, MRMSrcReg, (ops FR32:$dst, FR32:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000385 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000386def RSQRTSSm : SSI<0x52, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000387 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000388def RCPSSr : SSI<0x53, MRMSrcReg, (ops FR32:$dst, FR32:$src),
389 "rcpss {$src, $dst|$dst, $src}", []>;
390def RCPSSm : SSI<0x53, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
391 "rcpss {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000392
Evan Cheng8703be42006-04-04 19:12:30 +0000393let isTwoAddress = 1 in {
394def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
395 "maxss {$src2, $dst|$dst, $src2}", []>;
396def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
397 "maxss {$src2, $dst|$dst, $src2}", []>;
398def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
399 "maxsd {$src2, $dst|$dst, $src2}", []>;
400def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
401 "maxsd {$src2, $dst|$dst, $src2}", []>;
402def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
403 "minss {$src2, $dst|$dst, $src2}", []>;
404def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
405 "minss {$src2, $dst|$dst, $src2}", []>;
406def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
407 "minsd {$src2, $dst|$dst, $src2}", []>;
408def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
409 "minsd {$src2, $dst|$dst, $src2}", []>;
410}
Evan Chengc46349d2006-03-28 23:51:43 +0000411
412// Aliases to match intrinsics which expect XMM operand(s).
413let isTwoAddress = 1 in {
414let isCommutable = 1 in {
Evan Cheng6e967402006-04-04 00:10:53 +0000415def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}",
416 int_x86_sse_add_ss>;
417def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}",
418 int_x86_sse2_add_sd>;
419def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}",
420 int_x86_sse_mul_ss>;
421def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}",
422 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000423}
424
Evan Cheng6e967402006-04-04 00:10:53 +0000425def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}",
426 int_x86_sse_add_ss>;
427def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}",
428 int_x86_sse2_add_sd>;
429def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}",
430 int_x86_sse_mul_ss>;
431def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}",
432 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000433
Evan Cheng6e967402006-04-04 00:10:53 +0000434def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}",
435 int_x86_sse_div_ss>;
436def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}",
437 int_x86_sse_div_ss>;
438def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}",
439 int_x86_sse2_div_sd>;
440def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}",
441 int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000442
Evan Cheng6e967402006-04-04 00:10:53 +0000443def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}",
444 int_x86_sse_sub_ss>;
445def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}",
446 int_x86_sse_sub_ss>;
447def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}",
448 int_x86_sse2_sub_sd>;
449def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}",
450 int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000451}
452
Evan Cheng8703be42006-04-04 19:12:30 +0000453def Int_SQRTSSr : SS_Intr<0x51, "sqrtss {$src, $dst|$dst, $src}",
454 int_x86_sse_sqrt_ss>;
455def Int_SQRTSSm : SS_Intm<0x51, "sqrtss {$src, $dst|$dst, $src}",
456 int_x86_sse_sqrt_ss>;
457def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}",
458 int_x86_sse2_sqrt_sd>;
459def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}",
460 int_x86_sse2_sqrt_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000461
Evan Cheng8703be42006-04-04 19:12:30 +0000462def Int_RSQRTSSr : SS_Intr<0x52, "rsqrtss {$src, $dst|$dst, $src}",
463 int_x86_sse_rsqrt_ss>;
464def Int_RSQRTSSm : SS_Intm<0x52, "rsqrtss {$src, $dst|$dst, $src}",
465 int_x86_sse_rsqrt_ss>;
466def Int_RCPSSr : SS_Intr<0x53, "rcpss {$src, $dst|$dst, $src}",
467 int_x86_sse_rcp_ss>;
468def Int_RCPSSm : SS_Intm<0x53, "rcpss {$src, $dst|$dst, $src}",
469 int_x86_sse_rcp_ss>;
Evan Chengc46349d2006-03-28 23:51:43 +0000470
471let isTwoAddress = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000472def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000473 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000474def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000475 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000476def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000477 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000478def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000479 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000480def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000481 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000482def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000483 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000484def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000485 int_x86_sse2_min_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000486def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000487 int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000488}
489
490// Conversion instructions
Evan Chengc46349d2006-03-28 23:51:43 +0000491def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops R32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000492 "cvttss2si {$src, $dst|$dst, $src}",
493 [(set R32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000494def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops R32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000495 "cvttss2si {$src, $dst|$dst, $src}",
496 [(set R32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000497def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops R32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000498 "cvttsd2si {$src, $dst|$dst, $src}",
499 [(set R32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000500def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops R32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000501 "cvttsd2si {$src, $dst|$dst, $src}",
502 [(set R32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000503def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000504 "cvtsd2ss {$src, $dst|$dst, $src}",
505 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000506def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000507 "cvtsd2ss {$src, $dst|$dst, $src}",
508 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000509def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, R32:$src),
510 "cvtsi2ss {$src, $dst|$dst, $src}",
511 [(set FR32:$dst, (sint_to_fp R32:$src))]>;
512def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000513 "cvtsi2ss {$src, $dst|$dst, $src}",
514 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000515def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, R32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000516 "cvtsi2sd {$src, $dst|$dst, $src}",
517 [(set FR64:$dst, (sint_to_fp R32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000518def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000519 "cvtsi2sd {$src, $dst|$dst, $src}",
520 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000521
Evan Chengc46349d2006-03-28 23:51:43 +0000522// SSE2 instructions with XS prefix
523def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000524 "cvtss2sd {$src, $dst|$dst, $src}",
525 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000526 Requires<[HasSSE2]>;
527def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000528 "cvtss2sd {$src, $dst|$dst, $src}",
529 [(set FR64:$dst, (fextend (loadf32 addr:$src)))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000530 Requires<[HasSSE2]>;
531
Evan Chengd2a6d542006-04-12 23:42:44 +0000532// Match intrinsics which expect XMM operand(s).
533def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops R32:$dst, VR128:$src),
534 "cvtss2si {$src, $dst|$dst, $src}",
535 [(set R32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
536def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops R32:$dst, f32mem:$src),
537 "cvtss2si {$src, $dst|$dst, $src}",
538 [(set R32:$dst, (int_x86_sse_cvtss2si
539 (loadv4f32 addr:$src)))]>;
Evan Chengd9539472006-04-14 21:59:03 +0000540def CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops R32:$dst, VR128:$src),
541 "cvtsd2si {$src, $dst|$dst, $src}",
542 [(set R32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
543def CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops R32:$dst, f128mem:$src),
544 "cvtsd2si {$src, $dst|$dst, $src}",
545 [(set R32:$dst, (int_x86_sse2_cvtsd2si
546 (loadv2f64 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000547
548// Aliases for intrinsics
549def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops R32:$dst, VR128:$src),
550 "cvttss2si {$src, $dst|$dst, $src}",
551 [(set R32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
552def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops R32:$dst, f32mem:$src),
553 "cvttss2si {$src, $dst|$dst, $src}",
554 [(set R32:$dst, (int_x86_sse_cvttss2si
555 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000556def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops R32:$dst, VR128:$src),
557 "cvttsd2si {$src, $dst|$dst, $src}",
558 [(set R32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
559def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops R32:$dst, f128mem:$src),
560 "cvttsd2si {$src, $dst|$dst, $src}",
561 [(set R32:$dst, (int_x86_sse2_cvttsd2si
Evan Cheng91b740d2006-04-12 17:12:36 +0000562 (loadv2f64 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000563
Evan Chengd2a6d542006-04-12 23:42:44 +0000564let isTwoAddress = 1 in {
565def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
566 (ops VR128:$dst, VR128:$src1, R32:$src2),
567 "cvtsi2ss {$src2, $dst|$dst, $src2}",
568 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
569 R32:$src2))]>;
570def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
571 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
572 "cvtsi2ss {$src2, $dst|$dst, $src2}",
573 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
574 (loadi32 addr:$src2)))]>;
575}
Evan Chengd03db7a2006-04-12 05:20:24 +0000576
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000577// Comparison instructions
578let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000579def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000580 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000581 "cmp${cc}ss {$src, $dst|$dst, $src}",
582 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000583def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000584 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000585 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
586def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000587 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000588 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
589def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000590 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000591 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000592}
593
Evan Cheng470a6ad2006-02-22 02:26:30 +0000594def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000595 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000596 [(X86cmp FR32:$src1, FR32:$src2)]>;
597def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000598 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000599 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
600def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000601 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000602 [(X86cmp FR64:$src1, FR64:$src2)]>;
603def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000604 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000605 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000606
Evan Cheng0876aa52006-03-30 06:21:22 +0000607// Aliases to match intrinsics which expect XMM operand(s).
608let isTwoAddress = 1 in {
609def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
610 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
611 "cmp${cc}ss {$src, $dst|$dst, $src}",
612 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
613 VR128:$src, imm:$cc))]>;
614def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
615 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
616 "cmp${cc}ss {$src, $dst|$dst, $src}",
617 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
618 (load addr:$src), imm:$cc))]>;
619def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
620 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
621 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
622def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
623 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
624 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
625}
626
Evan Cheng6be2c582006-04-05 23:38:46 +0000627def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
628 "ucomiss {$src2, $src1|$src1, $src2}",
629 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
630def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
631 "ucomiss {$src2, $src1|$src1, $src2}",
632 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
633def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
634 "ucomisd {$src2, $src1|$src1, $src2}",
635 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
636def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
637 "ucomisd {$src2, $src1|$src1, $src2}",
638 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
639
640def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
641 "comiss {$src2, $src1|$src1, $src2}",
642 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
643def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
644 "comiss {$src2, $src1|$src1, $src2}",
645 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
646def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
647 "comisd {$src2, $src1|$src1, $src2}",
648 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
649def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
650 "comisd {$src2, $src1|$src1, $src2}",
651 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000652
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000653// Aliases of packed instructions for scalar use. These all have names that
654// start with 'Fs'.
655
656// Alias instructions that map fld0 to pxor for sse.
657// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
658def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
659 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
660 Requires<[HasSSE1]>, TB, OpSize;
661def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
662 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
663 Requires<[HasSSE2]>, TB, OpSize;
664
665// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
666// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000667def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
668 "movaps {$src, $dst|$dst, $src}", []>;
669def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
670 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000671
672// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
673// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000674def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000675 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000676 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
677def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000678 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000679 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000680
681// Alias bitwise logical operations using SSE logical ops on packed FP values.
682let isTwoAddress = 1 in {
683let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000685 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
687def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000688 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000689 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
690def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
691 "orps {$src2, $dst|$dst, $src2}", []>;
692def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
693 "orpd {$src2, $dst|$dst, $src2}", []>;
694def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000695 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
697def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000698 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000699 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000700}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000702 "andps {$src2, $dst|$dst, $src2}",
703 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 (X86loadpf32 addr:$src2)))]>;
705def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000706 "andpd {$src2, $dst|$dst, $src2}",
707 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708 (X86loadpf64 addr:$src2)))]>;
709def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
710 "orps {$src2, $dst|$dst, $src2}", []>;
711def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
712 "orpd {$src2, $dst|$dst, $src2}", []>;
713def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000714 "xorps {$src2, $dst|$dst, $src2}",
715 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000716 (X86loadpf32 addr:$src2)))]>;
717def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000718 "xorpd {$src2, $dst|$dst, $src2}",
719 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000720 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000721
Evan Cheng470a6ad2006-02-22 02:26:30 +0000722def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
723 "andnps {$src2, $dst|$dst, $src2}", []>;
724def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
725 "andnps {$src2, $dst|$dst, $src2}", []>;
726def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
727 "andnpd {$src2, $dst|$dst, $src2}", []>;
728def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
729 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000730}
731
732//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000733// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000734//===----------------------------------------------------------------------===//
735
Evan Chengc12e6c42006-03-19 09:38:54 +0000736// Some 'special' instructions
737def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
738 "#IMPLICIT_DEF $dst",
739 [(set VR128:$dst, (v4f32 (undef)))]>,
740 Requires<[HasSSE1]>;
741
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000742// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000743def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000744 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000745def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000746 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000747 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
748def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000749 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000750def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000751 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000752 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000753
Evan Cheng2246f842006-03-18 01:23:20 +0000754def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000755 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000756 [(store (v4f32 VR128:$src), addr:$dst)]>;
757def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000758 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000759 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000760
Evan Cheng2246f842006-03-18 01:23:20 +0000761def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000762 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000763def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000764 "movups {$src, $dst|$dst, $src}",
765 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000766def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000767 "movups {$src, $dst|$dst, $src}",
768 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000769def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000770 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000771def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000772 "movupd {$src, $dst|$dst, $src}",
773 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000774def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000775 "movupd {$src, $dst|$dst, $src}",
776 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777
Evan Cheng4fcb9222006-03-28 02:43:26 +0000778let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000779let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000780def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000781 "movlps {$src2, $dst|$dst, $src2}",
782 [(set VR128:$dst,
783 (v4f32 (vector_shuffle VR128:$src1,
784 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000785 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000786def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000787 "movlpd {$src2, $dst|$dst, $src2}",
788 [(set VR128:$dst,
789 (v2f64 (vector_shuffle VR128:$src1,
790 (scalar_to_vector (loadf64 addr:$src2)),
791 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000792def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000793 "movhps {$src2, $dst|$dst, $src2}",
794 [(set VR128:$dst,
795 (v4f32 (vector_shuffle VR128:$src1,
796 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000797 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000798def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
799 "movhpd {$src2, $dst|$dst, $src2}",
800 [(set VR128:$dst,
801 (v2f64 (vector_shuffle VR128:$src1,
802 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000803 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000804} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000805}
806
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000807def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000808 "movlps {$src, $dst|$dst, $src}",
809 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
810 (i32 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000811def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000812 "movlpd {$src, $dst|$dst, $src}",
813 [(store (f64 (vector_extract (v2f64 VR128:$src),
814 (i32 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000815
Evan Cheng664ade72006-04-07 21:20:58 +0000816// v2f64 extract element 1 is always custom lowered to unpack high to low
817// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000818def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000819 "movhps {$src, $dst|$dst, $src}",
820 [(store (f64 (vector_extract
821 (v2f64 (vector_shuffle
822 (bc_v2f64 (v4f32 VR128:$src)), (undef),
823 UNPCKH_shuffle_mask)), (i32 0))),
824 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000825def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000826 "movhpd {$src, $dst|$dst, $src}",
827 [(store (f64 (vector_extract
828 (v2f64 (vector_shuffle VR128:$src, (undef),
829 UNPCKH_shuffle_mask)), (i32 0))),
830 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831
Evan Cheng14aed5e2006-03-24 01:18:28 +0000832let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000833let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000834def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000835 "movlhps {$src2, $dst|$dst, $src2}",
836 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000837 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000838 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000839
Evan Cheng14aed5e2006-03-24 01:18:28 +0000840def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000841 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000842 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000843 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000844 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000845} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000846}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000847
Evan Chengd9539472006-04-14 21:59:03 +0000848def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
849 "movshdup {$src, $dst|$dst, $src}",
850 [(set VR128:$dst, (v4f32 (vector_shuffle
851 VR128:$src, (undef),
852 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000853def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000854 "movshdup {$src, $dst|$dst, $src}",
855 [(set VR128:$dst, (v4f32 (vector_shuffle
856 (loadv4f32 addr:$src), (undef),
857 MOVSHDUP_shuffle_mask)))]>;
858
859def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
860 "movsldup {$src, $dst|$dst, $src}",
861 [(set VR128:$dst, (v4f32 (vector_shuffle
862 VR128:$src, (undef),
863 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000864def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000865 "movsldup {$src, $dst|$dst, $src}",
866 [(set VR128:$dst, (v4f32 (vector_shuffle
867 (loadv4f32 addr:$src), (undef),
868 MOVSLDUP_shuffle_mask)))]>;
869
870def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
871 "movddup {$src, $dst|$dst, $src}",
872 [(set VR128:$dst, (v2f64 (vector_shuffle
873 VR128:$src, (undef),
874 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000875def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000876 "movddup {$src, $dst|$dst, $src}",
877 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000878 (scalar_to_vector (loadf64 addr:$src)),
879 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000880 SSE_splat_v2_mask)))]>;
881
Evan Cheng470a6ad2006-02-22 02:26:30 +0000882// SSE2 instructions without OpSize prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000883def CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
884 "cvtdq2ps {$src, $dst|$dst, $src}",
885 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
886 TB, Requires<[HasSSE2]>;
887def CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
888 "cvtdq2ps {$src, $dst|$dst, $src}",
889 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Evan Cheng91b740d2006-04-12 17:12:36 +0000890 (bc_v4i32 (loadv2i64 addr:$src))))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000891 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000892
893// SSE2 instructions with XS prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000894def CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
895 "cvtdq2pd {$src, $dst|$dst, $src}",
896 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
897 XS, Requires<[HasSSE2]>;
898def CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
899 "cvtdq2pd {$src, $dst|$dst, $src}",
900 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Evan Cheng91b740d2006-04-12 17:12:36 +0000901 (bc_v4i32 (loadv2i64 addr:$src))))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000902 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000903
Evan Chengd03db7a2006-04-12 05:20:24 +0000904def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
905 "cvtps2dq {$src, $dst|$dst, $src}",
906 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
907def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
908 "cvtps2dq {$src, $dst|$dst, $src}",
909 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000910 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000911// SSE2 packed instructions with XS prefix
912def CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
913 "cvttps2dq {$src, $dst|$dst, $src}",
914 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
915 XS, Requires<[HasSSE2]>;
916def CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
917 "cvttps2dq {$src, $dst|$dst, $src}",
918 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000919 (loadv4f32 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000920 XS, Requires<[HasSSE2]>;
921
Evan Cheng470a6ad2006-02-22 02:26:30 +0000922// SSE2 packed instructions with XD prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000923def CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
924 "cvtpd2dq {$src, $dst|$dst, $src}",
925 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
926 XD, Requires<[HasSSE2]>;
927def CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
928 "cvtpd2dq {$src, $dst|$dst, $src}",
929 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000930 (loadv2f64 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000931 XD, Requires<[HasSSE2]>;
932def CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
933 "cvttpd2dq {$src, $dst|$dst, $src}",
934 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
935def CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
936 "cvttpd2dq {$src, $dst|$dst, $src}",
937 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000938 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000939
940// SSE2 instructions without OpSize prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000941def CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
942 "cvtps2pd {$src, $dst|$dst, $src}",
943 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
944 TB, Requires<[HasSSE2]>;
945def CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
946 "cvtps2pd {$src, $dst|$dst, $src}",
947 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Evan Cheng91b740d2006-04-12 17:12:36 +0000948 (loadv4f32 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000949 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000950
Evan Chengd03db7a2006-04-12 05:20:24 +0000951def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
952 "cvtpd2ps {$src, $dst|$dst, $src}",
953 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
954def CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
955 "cvtpd2ps {$src, $dst|$dst, $src}",
956 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng91b740d2006-04-12 17:12:36 +0000957 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000958
Evan Chengd2a6d542006-04-12 23:42:44 +0000959// Match intrinsics which expect XMM operand(s).
960// Aliases for intrinsics
961let isTwoAddress = 1 in {
962def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
963 (ops VR128:$dst, VR128:$src1, R32:$src2),
964 "cvtsi2sd {$src2, $dst|$dst, $src2}",
965 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
966 R32:$src2))]>;
967def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
968 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
969 "cvtsi2sd {$src2, $dst|$dst, $src2}",
970 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
971 (loadi32 addr:$src2)))]>;
972def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
973 (ops VR128:$dst, VR128:$src1, VR128:$src2),
974 "cvtsd2ss {$src2, $dst|$dst, $src2}",
975 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
976 VR128:$src2))]>;
977def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
978 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
979 "cvtsd2ss {$src2, $dst|$dst, $src2}",
980 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
981 (loadv2f64 addr:$src2)))]>;
982def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
983 (ops VR128:$dst, VR128:$src1, VR128:$src2),
984 "cvtss2sd {$src2, $dst|$dst, $src2}",
985 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
986 VR128:$src2))]>, XS,
987 Requires<[HasSSE2]>;
988def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
989 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
990 "cvtss2sd {$src2, $dst|$dst, $src2}",
991 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
992 (loadv4f32 addr:$src2)))]>, XS,
993 Requires<[HasSSE2]>;
994}
995
Evan Cheng470a6ad2006-02-22 02:26:30 +0000996// Arithmetic
997let isTwoAddress = 1 in {
998let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +0000999def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001000 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001001 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
1002def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001003 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001004 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
1005def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001006 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001007 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
1008def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001009 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001010 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001011}
1012
Evan Cheng2246f842006-03-18 01:23:20 +00001013def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001014 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001015 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
1016 (load addr:$src2))))]>;
1017def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001018 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001019 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
1020 (load addr:$src2))))]>;
1021def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001022 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001023 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
1024 (load addr:$src2))))]>;
1025def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001026 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001027 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
1028 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001029
Evan Cheng2246f842006-03-18 01:23:20 +00001030def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1031 "divps {$src2, $dst|$dst, $src2}",
1032 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
1033def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1034 "divps {$src2, $dst|$dst, $src2}",
1035 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
1036 (load addr:$src2))))]>;
1037def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001038 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001039 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
1040def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001041 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001042 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
1043 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001044
Evan Cheng2246f842006-03-18 01:23:20 +00001045def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1046 "subps {$src2, $dst|$dst, $src2}",
1047 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
1048def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1049 "subps {$src2, $dst|$dst, $src2}",
1050 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
1051 (load addr:$src2))))]>;
1052def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1053 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001054 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001055def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1056 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001057 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
1058 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +00001059
1060def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
1061 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1062 "addsubps {$src2, $dst|$dst, $src2}",
1063 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1064 VR128:$src2))]>;
1065def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
1066 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1067 "addsubps {$src2, $dst|$dst, $src2}",
1068 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1069 (loadv4f32 addr:$src2)))]>;
1070def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
1071 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1072 "addsubpd {$src2, $dst|$dst, $src2}",
1073 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1074 VR128:$src2))]>;
1075def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
1076 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1077 "addsubpd {$src2, $dst|$dst, $src2}",
1078 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1079 (loadv2f64 addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001080}
1081
Evan Cheng8703be42006-04-04 19:12:30 +00001082def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}",
1083 int_x86_sse_sqrt_ps>;
1084def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}",
1085 int_x86_sse_sqrt_ps>;
1086def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1087 int_x86_sse2_sqrt_pd>;
1088def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1089 int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001090
Evan Cheng8703be42006-04-04 19:12:30 +00001091def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1092 int_x86_sse_rsqrt_ps>;
1093def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1094 int_x86_sse_rsqrt_ps>;
1095def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}",
1096 int_x86_sse_rcp_ps>;
1097def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}",
1098 int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001099
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001100let isTwoAddress = 1 in {
1101def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1102 int_x86_sse_max_ps>;
1103def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1104 int_x86_sse_max_ps>;
1105def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1106 int_x86_sse2_max_pd>;
1107def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1108 int_x86_sse2_max_pd>;
1109def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}",
1110 int_x86_sse_min_ps>;
1111def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}",
1112 int_x86_sse_min_ps>;
1113def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1114 int_x86_sse2_min_pd>;
1115def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1116 int_x86_sse2_min_pd>;
1117}
Evan Chengffcb95b2006-02-21 19:13:53 +00001118
1119// Logical
1120let isTwoAddress = 1 in {
1121let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001122def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1123 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001124 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001125def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001126 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001127 [(set VR128:$dst,
1128 (and (bc_v2i64 (v2f64 VR128:$src1)),
1129 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001130def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1131 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001132 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001133def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1134 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001135 [(set VR128:$dst,
1136 (or (bc_v2i64 (v2f64 VR128:$src1)),
1137 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001138def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1139 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001140 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001141def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1142 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001143 [(set VR128:$dst,
1144 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1145 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001146}
Evan Cheng2246f842006-03-18 01:23:20 +00001147def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1148 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001149 [(set VR128:$dst, (and VR128:$src1,
1150 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001151def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1152 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001153 [(set VR128:$dst,
1154 (and (bc_v2i64 (v2f64 VR128:$src1)),
1155 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001156def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1157 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001158 [(set VR128:$dst, (or VR128:$src1,
1159 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001160def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1161 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001162 [(set VR128:$dst,
1163 (or (bc_v2i64 (v2f64 VR128:$src1)),
1164 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001165def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1166 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001167 [(set VR128:$dst, (xor VR128:$src1,
1168 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001169def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1170 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001171 [(set VR128:$dst,
1172 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1173 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001174def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1175 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001176 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1177 (bc_v2i64 (v4i32 immAllOnesV))),
1178 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001179def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001180 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001181 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1182 (bc_v2i64 (v4i32 immAllOnesV))),
1183 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001184def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1185 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001186 [(set VR128:$dst,
1187 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1188 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1189def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001190 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001191 [(set VR128:$dst,
1192 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1193 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001194}
Evan Chengbf156d12006-02-21 19:26:52 +00001195
Evan Cheng470a6ad2006-02-22 02:26:30 +00001196let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001197def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001198 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1199 "cmp${cc}ps {$src, $dst|$dst, $src}",
1200 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1201 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001202def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001203 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1204 "cmp${cc}ps {$src, $dst|$dst, $src}",
1205 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1206 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001207def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001208 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001209 "cmp${cc}pd {$src, $dst|$dst, $src}",
1210 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1211 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001212def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001213 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001214 "cmp${cc}pd {$src, $dst|$dst, $src}",
1215 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1216 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001217}
1218
1219// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001220let isTwoAddress = 1 in {
Evan Chengb7a5c522006-04-18 21:55:35 +00001221def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001222 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001223 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001224 [(set VR128:$dst, (v4f32 (vector_shuffle
1225 VR128:$src1, VR128:$src2,
1226 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001227def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001228 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1229 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001230 [(set VR128:$dst, (v4f32 (vector_shuffle
1231 VR128:$src1, (load addr:$src2),
1232 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001233def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001234 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001235 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001236 [(set VR128:$dst, (v2f64 (vector_shuffle
1237 VR128:$src1, VR128:$src2,
1238 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001239def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001240 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001241 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001242 [(set VR128:$dst, (v2f64 (vector_shuffle
1243 VR128:$src1, (load addr:$src2),
1244 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001245
Evan Chengfd111b52006-04-19 21:15:24 +00001246let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001247def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001248 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001249 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001250 [(set VR128:$dst, (v4f32 (vector_shuffle
1251 VR128:$src1, VR128:$src2,
1252 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001253def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001254 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001255 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001256 [(set VR128:$dst, (v4f32 (vector_shuffle
1257 VR128:$src1, (load addr:$src2),
1258 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001259def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001260 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001261 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001262 [(set VR128:$dst, (v2f64 (vector_shuffle
1263 VR128:$src1, VR128:$src2,
1264 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001265def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001266 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001267 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001268 [(set VR128:$dst, (v2f64 (vector_shuffle
1269 VR128:$src1, (load addr:$src2),
1270 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001271
Evan Cheng470a6ad2006-02-22 02:26:30 +00001272def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001273 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001274 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001275 [(set VR128:$dst, (v4f32 (vector_shuffle
1276 VR128:$src1, VR128:$src2,
1277 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001278def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001279 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001280 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001281 [(set VR128:$dst, (v4f32 (vector_shuffle
1282 VR128:$src1, (load addr:$src2),
1283 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001284def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001285 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001286 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001287 [(set VR128:$dst, (v2f64 (vector_shuffle
1288 VR128:$src1, VR128:$src2,
1289 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001290def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001291 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001292 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001293 [(set VR128:$dst, (v2f64 (vector_shuffle
1294 VR128:$src1, (load addr:$src2),
1295 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001296} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001297}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001298
Evan Cheng4b1734f2006-03-31 21:29:33 +00001299// Horizontal ops
1300let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +00001301def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001302 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001303def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001304 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001305def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001306 int_x86_sse3_hadd_pd>;
Evan Chengd9539472006-04-14 21:59:03 +00001307def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001308 int_x86_sse3_hadd_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001309def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001310 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001311def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001312 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001313def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001314 int_x86_sse3_hsub_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001315def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001316 int_x86_sse3_hsub_pd>;
1317}
1318
Evan Chengbf156d12006-02-21 19:26:52 +00001319//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001320// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001321//===----------------------------------------------------------------------===//
1322
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001323// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001324def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1325 "movdqa {$src, $dst|$dst, $src}", []>;
1326def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1327 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001328 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001329def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1330 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001331 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001332def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1333 "movdqu {$src, $dst|$dst, $src}",
1334 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1335 XS, Requires<[HasSSE2]>;
1336def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1337 "movdqu {$src, $dst|$dst, $src}",
1338 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1339 XS, Requires<[HasSSE2]>;
1340def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1341 "lddqu {$src, $dst|$dst, $src}",
1342 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001343
Evan Chenga971f6f2006-03-23 01:57:24 +00001344// 128-bit Integer Arithmetic
1345let isTwoAddress = 1 in {
1346let isCommutable = 1 in {
1347def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1348 "paddb {$src2, $dst|$dst, $src2}",
1349 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1350def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1351 "paddw {$src2, $dst|$dst, $src2}",
1352 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1353def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1354 "paddd {$src2, $dst|$dst, $src2}",
1355 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001356
1357def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1358 "paddq {$src2, $dst|$dst, $src2}",
1359 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001360}
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001361def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001362 "paddb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001363 [(set VR128:$dst, (add VR128:$src1,
1364 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001365def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001366 "paddw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001367 [(set VR128:$dst, (add VR128:$src1,
1368 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001369def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001370 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001371 [(set VR128:$dst, (add VR128:$src1,
1372 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001373def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001374 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001375 [(set VR128:$dst, (add VR128:$src1,
1376 (loadv2i64 addr:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001377
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001378let isCommutable = 1 in {
1379def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1380 "paddsb {$src2, $dst|$dst, $src2}",
1381 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1382 VR128:$src2))]>;
1383def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1384 "paddsw {$src2, $dst|$dst, $src2}",
1385 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1386 VR128:$src2))]>;
1387def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1388 "paddusb {$src2, $dst|$dst, $src2}",
1389 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1390 VR128:$src2))]>;
1391def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1392 "paddusw {$src2, $dst|$dst, $src2}",
1393 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1394 VR128:$src2))]>;
1395}
1396def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1397 "paddsb {$src2, $dst|$dst, $src2}",
1398 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1399 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1400def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1401 "paddsw {$src2, $dst|$dst, $src2}",
1402 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1403 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1404def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1405 "paddusb {$src2, $dst|$dst, $src2}",
1406 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1407 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1408def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1409 "paddusw {$src2, $dst|$dst, $src2}",
1410 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1411 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1412
1413
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001414def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1415 "psubb {$src2, $dst|$dst, $src2}",
1416 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1417def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1418 "psubw {$src2, $dst|$dst, $src2}",
1419 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1420def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1421 "psubd {$src2, $dst|$dst, $src2}",
1422 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001423def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1424 "psubq {$src2, $dst|$dst, $src2}",
1425 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001426
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001427def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001428 "psubb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001429 [(set VR128:$dst, (sub VR128:$src1,
1430 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001431def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001432 "psubw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001433 [(set VR128:$dst, (sub VR128:$src1,
1434 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001435def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001436 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001437 [(set VR128:$dst, (sub VR128:$src1,
1438 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001439def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001440 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001441 [(set VR128:$dst, (sub VR128:$src1,
1442 (loadv2i64 addr:$src2)))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001443
1444def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1445 "psubsb {$src2, $dst|$dst, $src2}",
1446 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1447 VR128:$src2))]>;
1448def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1449 "psubsw {$src2, $dst|$dst, $src2}",
1450 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1451 VR128:$src2))]>;
1452def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1453 "psubusb {$src2, $dst|$dst, $src2}",
1454 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1455 VR128:$src2))]>;
1456def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1457 "psubusw {$src2, $dst|$dst, $src2}",
1458 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1459 VR128:$src2))]>;
1460
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001461def PSUBSBrm : PDI<0xE8, MRMSrcMem,
1462 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001463 "psubsb {$src2, $dst|$dst, $src2}",
1464 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1465 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001466def PSUBSWrm : PDI<0xE9, MRMSrcMem,
1467 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001468 "psubsw {$src2, $dst|$dst, $src2}",
1469 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1470 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001471def PSUBUSBrm : PDI<0xD8, MRMSrcMem,
1472 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001473 "psubusb {$src2, $dst|$dst, $src2}",
1474 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1475 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001476def PSUBUSWrm : PDI<0xD9, MRMSrcMem,
1477 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001478 "psubusw {$src2, $dst|$dst, $src2}",
1479 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1480 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001481
1482let isCommutable = 1 in {
1483def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1484 "pmulhuw {$src2, $dst|$dst, $src2}",
1485 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1486 VR128:$src2))]>;
1487def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1488 "pmulhw {$src2, $dst|$dst, $src2}",
1489 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1490 VR128:$src2))]>;
1491def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1492 "pmullw {$src2, $dst|$dst, $src2}",
1493 [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>;
1494def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1495 "pmuludq {$src2, $dst|$dst, $src2}",
1496 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1497 VR128:$src2))]>;
1498}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001499def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1500 "pmulhuw {$src2, $dst|$dst, $src2}",
1501 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1502 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1503def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1504 "pmulhw {$src2, $dst|$dst, $src2}",
1505 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1506 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1507def PMULLWrm : PDI<0xD5, MRMSrcMem,
1508 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1509 "pmullw {$src2, $dst|$dst, $src2}",
1510 [(set VR128:$dst, (v8i16 (mul VR128:$src1,
1511 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
1512def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1513 "pmuludq {$src2, $dst|$dst, $src2}",
1514 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1515 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1516
Evan Cheng00586942006-04-13 06:11:45 +00001517let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001518def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1519 "pmaddwd {$src2, $dst|$dst, $src2}",
1520 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1521 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001522}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001523def PMADDWDrm : PDI<0xF5, MRMSrcMem,
1524 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1525 "pmaddwd {$src2, $dst|$dst, $src2}",
1526 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1527 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1528
Evan Cheng00586942006-04-13 06:11:45 +00001529let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001530def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1531 "pavgb {$src2, $dst|$dst, $src2}",
1532 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1533 VR128:$src2))]>;
1534def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1535 "pavgw {$src2, $dst|$dst, $src2}",
1536 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1537 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001538}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001539def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1540 "pavgb {$src2, $dst|$dst, $src2}",
1541 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1542 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1543def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1544 "pavgw {$src2, $dst|$dst, $src2}",
1545 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1546 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001547
1548let isCommutable = 1 in {
1549def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1550 "pmaxub {$src2, $dst|$dst, $src2}",
1551 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1552 VR128:$src2))]>;
1553def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1554 "pmaxsw {$src2, $dst|$dst, $src2}",
1555 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1556 VR128:$src2))]>;
1557}
1558def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1559 "pmaxub {$src2, $dst|$dst, $src2}",
1560 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1561 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1562def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1563 "pmaxsw {$src2, $dst|$dst, $src2}",
1564 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1565 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1566
1567let isCommutable = 1 in {
1568def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1569 "pminub {$src2, $dst|$dst, $src2}",
1570 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1571 VR128:$src2))]>;
1572def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1573 "pminsw {$src2, $dst|$dst, $src2}",
1574 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1575 VR128:$src2))]>;
1576}
1577def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1578 "pminub {$src2, $dst|$dst, $src2}",
1579 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1580 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1581def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1582 "pminsw {$src2, $dst|$dst, $src2}",
1583 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1584 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1585
1586
1587let isCommutable = 1 in {
1588def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1589 "psadbw {$src2, $dst|$dst, $src2}",
1590 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1591 VR128:$src2))]>;
1592}
1593def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1594 "psadbw {$src2, $dst|$dst, $src2}",
1595 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1596 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001597}
Evan Chengc60bd972006-03-25 09:37:23 +00001598
Evan Chengff65e382006-04-04 21:49:39 +00001599let isTwoAddress = 1 in {
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001600def PSLLWrr : PDIi8<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1601 "psllw {$src2, $dst|$dst, $src2}",
1602 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1603 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001604def PSLLWrm : PDIi8<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001605 "psllw {$src2, $dst|$dst, $src2}",
1606 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1607 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1608def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1609 "psllw {$src2, $dst|$dst, $src2}",
1610 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1611 (scalar_to_vector (i32 imm:$src2))))]>;
1612def PSLLDrr : PDIi8<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1613 "pslld {$src2, $dst|$dst, $src2}",
1614 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1615 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001616def PSLLDrm : PDIi8<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001617 "pslld {$src2, $dst|$dst, $src2}",
1618 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1619 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1620def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1621 "pslld {$src2, $dst|$dst, $src2}",
1622 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1623 (scalar_to_vector (i32 imm:$src2))))]>;
1624def PSLLQrr : PDIi8<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1625 "psllq {$src2, $dst|$dst, $src2}",
1626 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1627 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001628def PSLLQrm : PDIi8<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001629 "psllq {$src2, $dst|$dst, $src2}",
1630 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1631 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1632def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1633 "psllq {$src2, $dst|$dst, $src2}",
1634 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1635 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001636def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1637 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001638
1639def PSRLWrr : PDIi8<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1640 "psrlw {$src2, $dst|$dst, $src2}",
1641 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1642 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001643def PSRLWrm : PDIi8<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001644 "psrlw {$src2, $dst|$dst, $src2}",
1645 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1646 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1647def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1648 "psrlw {$src2, $dst|$dst, $src2}",
1649 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1650 (scalar_to_vector (i32 imm:$src2))))]>;
1651def PSRLDrr : PDIi8<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1652 "psrld {$src2, $dst|$dst, $src2}",
1653 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1654 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001655def PSRLDrm : PDIi8<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001656 "psrld {$src2, $dst|$dst, $src2}",
1657 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1658 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1659def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1660 "psrld {$src2, $dst|$dst, $src2}",
1661 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1662 (scalar_to_vector (i32 imm:$src2))))]>;
1663def PSRLQrr : PDIi8<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1664 "psrlq {$src2, $dst|$dst, $src2}",
1665 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1666 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001667def PSRLQrm : PDIi8<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001668 "psrlq {$src2, $dst|$dst, $src2}",
1669 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1670 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1671def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1672 "psrlq {$src2, $dst|$dst, $src2}",
1673 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1674 (scalar_to_vector (i32 imm:$src2))))]>;
1675def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001676 "psrldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001677
1678def PSRAWrr : PDIi8<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1679 "psraw {$src2, $dst|$dst, $src2}",
1680 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1681 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001682def PSRAWrm : PDIi8<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001683 "psraw {$src2, $dst|$dst, $src2}",
1684 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1685 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1686def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1687 "psraw {$src2, $dst|$dst, $src2}",
1688 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1689 (scalar_to_vector (i32 imm:$src2))))]>;
1690def PSRADrr : PDIi8<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1691 "psrad {$src2, $dst|$dst, $src2}",
1692 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1693 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001694def PSRADrm : PDIi8<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001695 "psrad {$src2, $dst|$dst, $src2}",
1696 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1697 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1698def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1699 "psrad {$src2, $dst|$dst, $src2}",
1700 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1701 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001702}
1703
Evan Cheng506d3df2006-03-29 23:07:14 +00001704// Logical
1705let isTwoAddress = 1 in {
1706let isCommutable = 1 in {
1707def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1708 "pand {$src2, $dst|$dst, $src2}",
1709 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2b21ac62006-04-13 18:11:28 +00001710def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1711 "por {$src2, $dst|$dst, $src2}",
1712 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1713def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1714 "pxor {$src2, $dst|$dst, $src2}",
1715 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1716}
Evan Cheng506d3df2006-03-29 23:07:14 +00001717
1718def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1719 "pand {$src2, $dst|$dst, $src2}",
1720 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1721 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001722def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001723 "por {$src2, $dst|$dst, $src2}",
1724 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1725 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001726def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1727 "pxor {$src2, $dst|$dst, $src2}",
1728 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1729 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001730
1731def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1732 "pandn {$src2, $dst|$dst, $src2}",
1733 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1734 VR128:$src2)))]>;
1735
1736def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1737 "pandn {$src2, $dst|$dst, $src2}",
1738 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1739 (load addr:$src2))))]>;
1740}
1741
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001742// SSE2 Integer comparison
1743let isTwoAddress = 1 in {
1744def PCMPEQBrr : PDI<0x74, MRMSrcReg,
1745 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1746 "pcmpeqb {$src2, $dst|$dst, $src2}",
1747 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1748 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001749def PCMPEQBrm : PDI<0x74, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001750 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1751 "pcmpeqb {$src2, $dst|$dst, $src2}",
1752 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1753 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1754def PCMPEQWrr : PDI<0x75, MRMSrcReg,
1755 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1756 "pcmpeqw {$src2, $dst|$dst, $src2}",
1757 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1758 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001759def PCMPEQWrm : PDI<0x75, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001760 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1761 "pcmpeqw {$src2, $dst|$dst, $src2}",
1762 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1763 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1764def PCMPEQDrr : PDI<0x76, MRMSrcReg,
1765 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1766 "pcmpeqd {$src2, $dst|$dst, $src2}",
1767 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1768 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001769def PCMPEQDrm : PDI<0x76, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001770 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1771 "pcmpeqd {$src2, $dst|$dst, $src2}",
1772 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1773 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1774
1775def PCMPGTBrr : PDI<0x64, MRMSrcReg,
1776 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1777 "pcmpgtb {$src2, $dst|$dst, $src2}",
1778 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1779 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001780def PCMPGTBrm : PDI<0x64, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001781 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1782 "pcmpgtb {$src2, $dst|$dst, $src2}",
1783 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1784 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1785def PCMPGTWrr : PDI<0x65, MRMSrcReg,
1786 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1787 "pcmpgtw {$src2, $dst|$dst, $src2}",
1788 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1789 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001790def PCMPGTWrm : PDI<0x65, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001791 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1792 "pcmpgtw {$src2, $dst|$dst, $src2}",
1793 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1794 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1795def PCMPGTDrr : PDI<0x66, MRMSrcReg,
1796 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1797 "pcmpgtd {$src2, $dst|$dst, $src2}",
1798 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1799 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001800def PCMPGTDrm : PDI<0x66, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001801 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1802 "pcmpgtd {$src2, $dst|$dst, $src2}",
1803 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1804 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1805}
1806
Evan Cheng506d3df2006-03-29 23:07:14 +00001807// Pack instructions
1808let isTwoAddress = 1 in {
1809def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1810 VR128:$src2),
1811 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001812 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1813 VR128:$src1,
1814 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001815def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1816 i128mem:$src2),
1817 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001818 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1819 VR128:$src1,
1820 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001821def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1822 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001823 "packssdw {$src2, $dst|$dst, $src2}",
1824 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1825 VR128:$src1,
1826 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001827def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001828 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001829 "packssdw {$src2, $dst|$dst, $src2}",
1830 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1831 VR128:$src1,
1832 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001833def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1834 VR128:$src2),
1835 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001836 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1837 VR128:$src1,
1838 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001839def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001840 i128mem:$src2),
1841 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001842 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1843 VR128:$src1,
1844 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001845}
1846
1847// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001848def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001849 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1850 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1851 [(set VR128:$dst, (v4i32 (vector_shuffle
1852 VR128:$src1, (undef),
1853 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001854def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001855 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1856 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1857 [(set VR128:$dst, (v4i32 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001858 (bc_v4i32 (loadv2i64 addr:$src1)),
1859 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001860 PSHUFD_shuffle_mask:$src2)))]>;
1861
1862// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001863def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001864 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1865 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1866 [(set VR128:$dst, (v8i16 (vector_shuffle
1867 VR128:$src1, (undef),
1868 PSHUFHW_shuffle_mask:$src2)))]>,
1869 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001870def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001871 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1872 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1873 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001874 (bc_v8i16 (loadv2i64 addr:$src1)),
1875 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001876 PSHUFHW_shuffle_mask:$src2)))]>,
1877 XS, Requires<[HasSSE2]>;
1878
1879// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001880def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001881 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001882 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001883 [(set VR128:$dst, (v8i16 (vector_shuffle
1884 VR128:$src1, (undef),
1885 PSHUFLW_shuffle_mask:$src2)))]>,
1886 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001887def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001888 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001889 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001890 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001891 (bc_v8i16 (loadv2i64 addr:$src1)),
1892 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001893 PSHUFLW_shuffle_mask:$src2)))]>,
1894 XD, Requires<[HasSSE2]>;
1895
1896let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001897def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1898 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1899 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001900 [(set VR128:$dst,
1901 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1902 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001903def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1904 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1905 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001906 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001907 (v16i8 (vector_shuffle VR128:$src1,
1908 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001909 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001910def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1911 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1912 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001913 [(set VR128:$dst,
1914 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1915 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001916def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1917 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1918 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001919 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001920 (v8i16 (vector_shuffle VR128:$src1,
1921 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001922 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001923def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1924 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1925 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001926 [(set VR128:$dst,
1927 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1928 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001929def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1930 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1931 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001932 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001933 (v4i32 (vector_shuffle VR128:$src1,
1934 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001935 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001936def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1937 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001938 "punpcklqdq {$src2, $dst|$dst, $src2}",
1939 [(set VR128:$dst,
1940 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1941 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001942def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1943 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001944 "punpcklqdq {$src2, $dst|$dst, $src2}",
1945 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001946 (v2i64 (vector_shuffle VR128:$src1,
1947 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001948 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001949
1950def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1951 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001952 "punpckhbw {$src2, $dst|$dst, $src2}",
1953 [(set VR128:$dst,
1954 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1955 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001956def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1957 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001958 "punpckhbw {$src2, $dst|$dst, $src2}",
1959 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001960 (v16i8 (vector_shuffle VR128:$src1,
1961 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001962 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001963def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1964 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001965 "punpckhwd {$src2, $dst|$dst, $src2}",
1966 [(set VR128:$dst,
1967 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1968 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001969def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1970 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001971 "punpckhwd {$src2, $dst|$dst, $src2}",
1972 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001973 (v8i16 (vector_shuffle VR128:$src1,
1974 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001975 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001976def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1977 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001978 "punpckhdq {$src2, $dst|$dst, $src2}",
1979 [(set VR128:$dst,
1980 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1981 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001982def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1983 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001984 "punpckhdq {$src2, $dst|$dst, $src2}",
1985 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001986 (v4i32 (vector_shuffle VR128:$src1,
1987 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001988 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001989def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1990 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001991 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001992 [(set VR128:$dst,
1993 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1994 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001995def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1996 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001997 "punpckhqdq {$src2, $dst|$dst, $src2}",
1998 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001999 (v2i64 (vector_shuffle VR128:$src1,
2000 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002001 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002002}
Evan Cheng82521dd2006-03-21 07:09:35 +00002003
Evan Chengb067a1e2006-03-31 19:22:53 +00002004// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002005def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng8703be42006-04-04 19:12:30 +00002006 (ops R32:$dst, VR128:$src1, i32i8imm:$src2),
2007 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
2008 [(set R32:$dst, (X86pextrw (v8i16 VR128:$src1),
2009 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002010let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002011def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb067a1e2006-03-31 19:22:53 +00002012 (ops VR128:$dst, VR128:$src1, R32:$src2, i32i8imm:$src3),
2013 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00002014 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
2015 R32:$src2, (i32 imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002016def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00002017 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
2018 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2019 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00002020 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00002021 (i32 (anyext (loadi16 addr:$src2))),
2022 (i32 imm:$src3))))]>;
2023}
2024
Evan Cheng82521dd2006-03-21 07:09:35 +00002025//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00002026// Miscellaneous Instructions
2027//===----------------------------------------------------------------------===//
2028
Evan Chengc5fb2b12006-03-30 00:33:26 +00002029// Mask creation
2030def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops R32:$dst, VR128:$src),
2031 "movmskps {$src, $dst|$dst, $src}",
2032 [(set R32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
2033def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops R32:$dst, VR128:$src),
2034 "movmskpd {$src, $dst|$dst, $src}",
Evan Chenga50a0862006-04-13 00:00:23 +00002035 [(set R32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002036
2037def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops R32:$dst, VR128:$src),
2038 "pmovmskb {$src, $dst|$dst, $src}",
2039 [(set R32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2040
Evan Chengfcf5e212006-04-11 06:57:30 +00002041// Conditional store
2042def MASKMOVDQU : PDI<0xF7, RawFrm, (ops VR128:$src, VR128:$mask),
2043 "maskmovdqu {$mask, $src|$src, $mask}",
2044 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2045 Imp<[EDI],[]>;
2046
Evan Chengecac9cb2006-03-25 06:03:26 +00002047// Prefetching loads
Evan Cheng135c6a92006-04-11 17:35:57 +00002048def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002049 "prefetcht0 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002050def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002051 "prefetcht1 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002052def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002053 "prefetcht2 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002054def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002055 "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002056
2057// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00002058def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2059 "movntps {$src, $dst|$dst, $src}",
2060 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
2061def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2062 "movntpd {$src, $dst|$dst, $src}",
2063 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2064def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
2065 "movntdq {$src, $dst|$dst, $src}",
2066 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2067def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, R32:$src),
2068 "movnti {$src, $dst|$dst, $src}",
2069 [(int_x86_sse2_movnt_i addr:$dst, R32:$src)]>,
2070 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002071
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002072// Flush cache
2073def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
2074 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2075 TB, Requires<[HasSSE2]>;
2076
2077// Load, store, and memory fence
Evan Chengecac9cb2006-03-25 06:03:26 +00002078def SFENCE : I<0xAE, MRM7m, (ops),
Evan Cheng135c6a92006-04-11 17:35:57 +00002079 "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002080def LFENCE : I<0xAE, MRM5m, (ops),
2081 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2082def MFENCE : I<0xAE, MRM6m, (ops),
2083 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002084
Evan Cheng372db542006-04-08 00:47:44 +00002085// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002086def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00002087 "ldmxcsr $src",
2088 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
2089def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
2090 "stmxcsr $dst",
2091 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00002092
Evan Chengd9539472006-04-14 21:59:03 +00002093// Thread synchronization
2094def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
2095 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,
2096 TB, Requires<[HasSSE3]>;
2097def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
2098 [(int_x86_sse3_mwait ECX, EAX)]>,
2099 TB, Requires<[HasSSE3]>;
2100
Evan Chengc653d482006-03-24 22:28:37 +00002101//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00002102// Alias Instructions
2103//===----------------------------------------------------------------------===//
2104
Evan Chengffea91e2006-03-26 09:53:12 +00002105// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00002106// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Chengffea91e2006-03-26 09:53:12 +00002107def V_SET0_PI : PDI<0xEF, MRMInitReg, (ops VR128:$dst),
2108 "pxor $dst, $dst",
2109 [(set VR128:$dst, (v2i64 immAllZerosV))]>;
2110def V_SET0_PS : PSI<0x57, MRMInitReg, (ops VR128:$dst),
2111 "xorps $dst, $dst",
2112 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2113def V_SET0_PD : PDI<0x57, MRMInitReg, (ops VR128:$dst),
2114 "xorpd $dst, $dst",
2115 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002116
Evan Chenga0b3afb2006-03-27 07:00:16 +00002117def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
2118 "pcmpeqd $dst, $dst",
2119 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2120
Evan Cheng11e15b32006-04-03 20:53:28 +00002121// FR32 / FR64 to 128-bit vector conversion.
2122def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
2123 "movss {$src, $dst|$dst, $src}",
2124 [(set VR128:$dst,
2125 (v4f32 (scalar_to_vector FR32:$src)))]>;
2126def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
2127 "movss {$src, $dst|$dst, $src}",
2128 [(set VR128:$dst,
2129 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
2130def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
2131 "movsd {$src, $dst|$dst, $src}",
2132 [(set VR128:$dst,
2133 (v2f64 (scalar_to_vector FR64:$src)))]>;
2134def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
2135 "movsd {$src, $dst|$dst, $src}",
2136 [(set VR128:$dst,
2137 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2138
2139def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, R32:$src),
2140 "movd {$src, $dst|$dst, $src}",
2141 [(set VR128:$dst,
2142 (v4i32 (scalar_to_vector R32:$src)))]>;
2143def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2144 "movd {$src, $dst|$dst, $src}",
2145 [(set VR128:$dst,
2146 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2147// SSE2 instructions with XS prefix
2148def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
2149 "movq {$src, $dst|$dst, $src}",
2150 [(set VR128:$dst,
2151 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
2152 Requires<[HasSSE2]>;
2153def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2154 "movq {$src, $dst|$dst, $src}",
2155 [(set VR128:$dst,
2156 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2157 Requires<[HasSSE2]>;
2158// FIXME: may not be able to eliminate this movss with coalescing the src and
2159// dest register classes are different. We really want to write this pattern
2160// like this:
2161// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (i32 0))),
2162// (f32 FR32:$src)>;
2163def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
2164 "movss {$src, $dst|$dst, $src}",
2165 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
2166 (i32 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00002167def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002168 "movss {$src, $dst|$dst, $src}",
2169 [(store (f32 (vector_extract (v4f32 VR128:$src),
2170 (i32 0))), addr:$dst)]>;
2171def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
2172 "movsd {$src, $dst|$dst, $src}",
2173 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2174 (i32 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00002175def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
2176 "movsd {$src, $dst|$dst, $src}",
2177 [(store (f64 (vector_extract (v2f64 VR128:$src),
2178 (i32 0))), addr:$dst)]>;
Evan Chengdf2a1902006-04-18 18:19:00 +00002179def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops R32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002180 "movd {$src, $dst|$dst, $src}",
2181 [(set R32:$dst, (vector_extract (v4i32 VR128:$src),
2182 (i32 0)))]>;
2183def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
2184 "movd {$src, $dst|$dst, $src}",
2185 [(store (i32 (vector_extract (v4i32 VR128:$src),
2186 (i32 0))), addr:$dst)]>;
2187
2188// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00002189// Three operand (but two address) aliases.
2190let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002191def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002192 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002193def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002194 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002195
Evan Chengfd111b52006-04-19 21:15:24 +00002196let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002197def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2198 "movss {$src2, $dst|$dst, $src2}",
2199 [(set VR128:$dst,
2200 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002201 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002202def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2203 "movsd {$src2, $dst|$dst, $src2}",
2204 [(set VR128:$dst,
2205 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002206 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002207}
Evan Chengfd111b52006-04-19 21:15:24 +00002208}
Evan Cheng82521dd2006-03-21 07:09:35 +00002209
Evan Cheng397edef2006-04-11 22:28:25 +00002210// Store / copy lower 64-bits of a XMM register.
2211def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
2212 "movq {$src, $dst|$dst, $src}",
2213 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2214
Evan Cheng11e15b32006-04-03 20:53:28 +00002215// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00002216// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00002217let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002218def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002219 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002220 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
2221 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
2222 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002223def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002224 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002225 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
2226 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2227 MOVL_shuffle_mask)))]>;
2228// movd / movq to XMM register zero-extends
2229def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, R32:$src),
2230 "movd {$src, $dst|$dst, $src}",
2231 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
2232 (v4i32 (scalar_to_vector R32:$src)),
2233 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002234def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2235 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002236 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
2237 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2238 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002239// Moving from XMM to XMM but still clear upper 64 bits.
2240def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
2241 "movq {$src, $dst|$dst, $src}",
2242 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2243 XS, Requires<[HasSSE2]>;
2244def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2245 "movq {$src, $dst|$dst, $src}",
2246 [(set VR128:$dst, (int_x86_sse2_movl_dq
2247 (bc_v4i32 (loadv2i64 addr:$src))))]>,
2248 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002249}
Evan Cheng48090aa2006-03-21 23:01:21 +00002250
2251//===----------------------------------------------------------------------===//
2252// Non-Instruction Patterns
2253//===----------------------------------------------------------------------===//
2254
2255// 128-bit vector undef's.
2256def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2257def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2258def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2259def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2260def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2261
Evan Chengffea91e2006-03-26 09:53:12 +00002262// 128-bit vector all zero's.
2263def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0_PI))>, Requires<[HasSSE2]>;
2264def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0_PI))>, Requires<[HasSSE2]>;
2265def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0_PI))>, Requires<[HasSSE2]>;
2266
Evan Chenga0b3afb2006-03-27 07:00:16 +00002267// 128-bit vector all one's.
2268def : Pat<(v16i8 immAllOnesV), (v16i8 (V_SETALLONES))>, Requires<[HasSSE2]>;
2269def : Pat<(v8i16 immAllOnesV), (v8i16 (V_SETALLONES))>, Requires<[HasSSE2]>;
2270def : Pat<(v4i32 immAllOnesV), (v4i32 (V_SETALLONES))>, Requires<[HasSSE2]>;
2271def : Pat<(v2i64 immAllOnesV), (v2i64 (V_SETALLONES))>, Requires<[HasSSE2]>;
2272def : Pat<(v4f32 immAllOnesV), (v4f32 (V_SETALLONES))>, Requires<[HasSSE1]>;
2273
Evan Cheng48090aa2006-03-21 23:01:21 +00002274// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00002275def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002276 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002277def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002278 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002279def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002280 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002281
2282// Scalar to v8i16 / v16i8. The source may be a R32, but only the lower 8 or
2283// 16-bits matter.
Evan Chenga2137b52006-04-25 00:50:01 +00002284def : Pat<(v8i16 (X86s2vec R32:$src)), (v8i16 (MOVDI2PDIrr R32:$src))>,
Evan Chengffea91e2006-03-26 09:53:12 +00002285 Requires<[HasSSE2]>;
Evan Chenga2137b52006-04-25 00:50:01 +00002286def : Pat<(v16i8 (X86s2vec R32:$src)), (v16i8 (MOVDI2PDIrr R32:$src))>,
Evan Chengffea91e2006-03-26 09:53:12 +00002287 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002288
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002289// bit_convert
Evan Cheng475aecf2006-03-29 03:04:49 +00002290def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>,
2291 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002292def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>,
2293 Requires<[HasSSE2]>;
2294def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>,
2295 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002296def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>,
2297 Requires<[HasSSE2]>;
2298def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>,
2299 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002300def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2301 Requires<[HasSSE2]>;
2302def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
2303 Requires<[HasSSE2]>;
2304def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
2305 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002306def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>,
2307 Requires<[HasSSE2]>;
2308def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>,
2309 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002310def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2311 Requires<[HasSSE2]>;
2312def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>,
2313 Requires<[HasSSE2]>;
2314def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
2315 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002316def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>,
2317 Requires<[HasSSE2]>;
2318def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>,
2319 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002320def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2321 Requires<[HasSSE2]>;
2322def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>,
2323 Requires<[HasSSE2]>;
2324def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
2325 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002326def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>,
2327 Requires<[HasSSE2]>;
2328def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>,
2329 Requires<[HasSSE2]>;
2330def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002331 Requires<[HasSSE2]>;
2332def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>,
2333 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002334def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>,
2335 Requires<[HasSSE2]>;
2336def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>,
2337 Requires<[HasSSE2]>;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002338def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>,
2339 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002340def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>,
2341 Requires<[HasSSE2]>;
2342def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>,
2343 Requires<[HasSSE2]>;
2344def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>,
2345 Requires<[HasSSE2]>;
2346def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>,
2347 Requires<[HasSSE2]>;
2348def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>,
2349 Requires<[HasSSE2]>;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002350
Evan Cheng017dcc62006-04-21 01:05:10 +00002351// Move scalar to XMM zero-extended
2352// movd to XMM register zero-extends
2353let AddedComplexity = 20 in {
2354def : Pat<(v8i16 (vector_shuffle immAllZerosV,
2355 (v8i16 (X86s2vec R32:$src)), MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002356 (v8i16 (MOVZDI2PDIrr R32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002357def : Pat<(v16i8 (vector_shuffle immAllZerosV,
2358 (v16i8 (X86s2vec R32:$src)), MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002359 (v16i8 (MOVZDI2PDIrr R32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002360// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2361def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2362 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002363 (v2f64 (MOVLSD2PDrr (V_SET0_PD), FR64:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002364def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2365 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002366 (v4f32 (MOVLSS2PSrr (V_SET0_PS), FR32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002367}
Evan Chengbc4832b2006-03-24 23:15:12 +00002368
Evan Chengb9df0ca2006-03-22 02:53:00 +00002369// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002370let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00002371def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Evan Cheng691c9232006-03-29 19:02:40 +00002372 (v2f64 (UNPCKLPDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00002373def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Evan Cheng475aecf2006-03-29 03:04:49 +00002374 (v2i64 (PUNPCKLQDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002375}
Evan Cheng475aecf2006-03-29 03:04:49 +00002376
Evan Cheng691c9232006-03-29 19:02:40 +00002377// Splat v4f32
2378def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002379 (v4f32 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm))>,
Evan Cheng691c9232006-03-29 19:02:40 +00002380 Requires<[HasSSE1]>;
2381
Evan Chengb7a5c522006-04-18 21:55:35 +00002382// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00002383// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00002384def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002385 SHUFP_unary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002386 (v4f32 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm))>,
Evan Cheng56e73012006-04-10 21:42:19 +00002387 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002388// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00002389def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002390 SHUFP_unary_shuffle_mask:$sm),
2391 (v4f32 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002392 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002393// Special binary v4i32 shuffle cases with SHUFPS.
2394def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2395 PSHUFD_binary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002396 (v4i32 (SHUFPSrri VR128:$src1, VR128:$src2,
Evan Cheng3d60df42006-04-10 22:35:16 +00002397 PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00002398def : Pat<(vector_shuffle (v4i32 VR128:$src1),
2399 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002400 (v4i32 (SHUFPSrmi VR128:$src1, addr:$src2,
Evan Cheng3d60df42006-04-10 22:35:16 +00002401 PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002402
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002403// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00002404let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002405def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2406 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002407 (v4f32 (UNPCKLPSrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002408def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2409 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002410 (v16i8 (PUNPCKLBWrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002411def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2412 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002413 (v8i16 (PUNPCKLWDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002414def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2415 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002416 (v4i32 (PUNPCKLDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002417}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002418
Evan Chengfd111b52006-04-19 21:15:24 +00002419let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00002420// vector_shuffle v1, <undef> <1, 1, 3, 3>
2421def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2422 MOVSHDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002423 (v4i32 (MOVSHDUPrr VR128:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002424def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2425 MOVSHDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002426 (v4i32 (MOVSHDUPrm addr:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002427
2428// vector_shuffle v1, <undef> <0, 0, 2, 2>
2429def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2430 MOVSLDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002431 (v4i32 (MOVSLDUPrr VR128:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002432def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2433 MOVSLDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002434 (v4i32 (MOVSLDUPrm addr:$src))>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002435}
Evan Chengd9539472006-04-14 21:59:03 +00002436
Evan Chengfd111b52006-04-19 21:15:24 +00002437let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002438// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2439def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2440 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002441 (v4i32 (MOVLHPSrr VR128:$src1, VR128:$src2))>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002442
2443// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2444def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2445 MOVHLPS_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002446 (v4i32 (MOVHLPSrr VR128:$src1, VR128:$src2))>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002447
2448// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2449// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00002450def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2451 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002452 (v4f32 (MOVLPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002453def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2454 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002455 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002456def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2457 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002458 (v4f32 (MOVHPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002459def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2460 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002461 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002462
Evan Chengf66a0942006-04-19 18:20:17 +00002463def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2464 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002465 (v4i32 (MOVLPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002466def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2467 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002468 (v2i64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002469def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2470 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002471 (v4i32 (MOVHPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002472def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2473 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002474 (v2i64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002475
2476// Setting the lowest element in the vector.
2477def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2478 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002479 (v4i32 (MOVLPSrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002480def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002481 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002482 (v2i64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002483
Evan Cheng9e062ed2006-05-03 20:32:03 +00002484// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2485def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2486 MOVLP_shuffle_mask)),
2487 (v4f32 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2488def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2489 MOVLP_shuffle_mask)),
2490 (v4i32 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2491
Evan Chenga7fc6422006-04-24 23:34:56 +00002492// Set lowest element and zero upper elements.
2493def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2494 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2495 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002496 (v2i64 (MOVZQI2PQIrm addr:$src))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002497}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002498
Evan Chenga7fc6422006-04-24 23:34:56 +00002499// FIXME: Temporary workaround since 2-wide shuffle is broken.
2500def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002501 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002502def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002503 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002504def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002505 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002506def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002507 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2508 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002509def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002510 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2511 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002512def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002513 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002514def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002515 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002516def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002517 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002518def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002519 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002520def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002521 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002522def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002523 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002524def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002525 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002526def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2527 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2528
Evan Chengff65e382006-04-04 21:49:39 +00002529// 128-bit logical shifts
2530def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002531 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2532 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002533def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002534 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2535 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002536
Evan Cheng2c3ae372006-04-12 21:21:57 +00002537// Some special case pandn patterns.
2538def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2539 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002540 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002541def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2542 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002543 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002544def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2545 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002546 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002547
Evan Cheng2c3ae372006-04-12 21:21:57 +00002548def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2549 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002550 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002551def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2552 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002553 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002554def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2555 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002556 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;